#### **Features**

- High-performance, Low-power AVR ® 8-bit Microcontroller
- RISC Architecture
  - 118 Powerful Instructions Most Single Clock Cycle Execution
  - 32 x 8 General Purpose Working Registers
  - Fully Static Operation
  - Up to 16 MIPS Throughput at 16 MHz
- Data and Non-volatile Program Memory
  - 2K Bytes of In-System Programmable Program Memory Flash Endurance: 10,000 Write/Erase Cycles
  - 128 Bytes of In-System Programmable EEPROM Endurance: 100,000 Write/Erase Cycles
  - 128 Bytes Internal SRAM
  - Programming Lock for Flash Program and EEPROM Data Security
- Peripheral Features
  - 8-bit Timer/Counter with Separate Prescaler
  - 8-bit High-speed Timer with Separate Prescaler
    - 2 High Frequency PWM Outputs with Separate Output Compare Registers Non-overlapping Inverted PWM Output Pins
  - Universal Serial Interface with Start Condition Detector
  - 10-bit ADC
    - 11 Single Ended Channels
    - 8 Differential ADC Channels
    - 7 Differential ADC Channel Pairs with Programmable Gain (1x, 20x)
  - On-chip Analog Comparator
  - External Interrupt
  - Pin Change Interrupt on 11 Pins
  - Programmable Watchdog Timer with Separate On-chip Oscillator
- Special Microcontroller Features
  - Low Power Idle, Noise Reduction, and Power-down Modes
  - Power-on Reset and Programmable Brown-out Detection
  - External and Internal Interrupt Sources
  - In-System Programmable via SPI Port
  - Internal Calibrated RC Oscillator
- I/O and Packages
  - 20-lead PDIP/SOIC: 16 Programmable I/O Lines
- Operating Voltages
  - 2.7V 5.5V for ATtiny26L
  - 4.5V 5.5V for ATtiny26
- Speed Grades
  - 0 8 MHz for ATtiny26L
  - 0 16 MHz for ATtiny26



8-bit AVR®
Microcontroller
with 2K Bytes
Flash

ATtiny26 ATtiny26L

**Preliminary** 

**Summary** 



Rev. 1477DS-AVR-06/03



# **Pin Configuration**





#### **Disclaimer**

Typical values contained in this data sheet are based on simulations and characterization of other AVR microcontrollers manufactured on the same process technology. Min and Max values will be available after the device is characterized.

# **Description**

The ATtiny26(L) is a low-power CMOS 8-bit microcontroller based on the *AVR* enhanced RISC architecture. By executing powerful instructions in a single clock cycle, the ATtiny26(L) achieves throughputs approaching 1 MIPS per MHz allowing the system designer to optimize power consumption versus processing speed.

The AVR core combines a rich instruction set with 32 general purpose working registers. All the 32 registers are directly connected to the Arithmetic Logic Unit (ALU), allowing two independent registers to be accessed in one single instruction executed in one clock cycle. The resulting architecture is more code efficient while achieving throughputs up to ten times faster than conventional CISC microcontrollers. The ATtiny26(L) has a high precision ADC with up to 11 single ended channels and 8 differential channels. Seven differential channels have an optional gain of 20x. Four out of the seven differential channels, which have the optional gain, can be used at the same time. The ATtiny26(L) also has a high frequency 8-bit PWM module with two independent outputs. Two of the PWM outputs have inverted non-overlapping output pins ideal for synchronous rectification. The Universal Serial Interface of the ATtiny26(L) allows efficient software implementation of TWI (Two-wire Serial Interface) or SM-bus interface. These features allow for highly integrated battery charger and lighting ballast applications, low-end thermostats, and firedetectors, among other applications.

The ATtiny26(L) provides 2K bytes of Flash, 128 bytes EEPROM, 128 bytes SRAM, up to 16 general purpose I/O lines, 32 general purpose working registers, two 8-bit Timer/Counters, one with PWM outputs, internal and external Oscillators, internal and external interrupts, programmable Watchdog Timer, 11-channel, 10-bit Analog to Digital Converter with two differential voltage input gain stages, and four software selectable power saving modes. The Idle mode stops the CPU while allowing the Timer/Counters and interrupt system to continue functioning. The ATtiny26(L) also has a dedicated ADC Noise Reduction mode for reducing the noise in ADC conversion. In this sleep mode, only the ADC is functioning. The Power-down mode saves the register contents but freezes the oscillators, disabling all other chip functions until the next interrupt or hardware reset. The Standby mode is the same as the Power-down mode, but external oscillators are enabled. The wakeup or interrupt on pin change features enable the ATtiny26(L) to be highly responsive to external events, still featuring the lowest power consumption while in the Power-down mode.

The device is manufactured using Atmel's high density non-volatile memory technology. By combining an enhanced RISC 8-bit CPU with Flash on a monolithic chip, the ATtiny26(L) is a powerful microcontroller that provides a highly flexible and cost effective solution to many embedded control applications.

The ATtiny26(L) AVR is supported with a full suite of program and system development tools including: Macro assemblers, program debugger/simulators, In-circuit emulators, and evaluation kits.





## **Block Diagram**

Figure 1. The ATtiny26(L) Block Diagram



## **Pin Descriptions**

VCC Digital supply voltage pin.

**GND** Digital ground pin.

AVCC is the supply voltage pin for Port A and the A/D Converter (ADC). It should be

externally connected to  $V_{CC}$ , even if the ADC is not used. If the ADC is used, it should be connected to  $V_{CC}$  through a low-pass filter. See page 77 for details on operating of the

ADC.

Port A (PA7..PA0) Port A is an 8-bit general purpose I/O port. PA7..PA0 are all I/O pins that can provide

internal pull-ups (selected for each bit). Port A has alternate functions as analog inputs for the ADC and analog comparator and pin change interrupt as described in "Alternate

Port Functions" on page 95.

Port B (PB7..PB0) Port B is an 8-bit general purpose I/O port. PB6..0 are all I/O pins that can provide inter-

nal pull-ups (selected for each bit). PB7 is an I/O pin if not used as the reset. To use pin PB7 as an I/O pin, instead of RESET pin, program ("0") RSTDISBL Fuse. Port B has alternate functions for the ADC, clocking, timer counters, USI, SPI programming, and

pin change interrupt as described in "Alternate Port Functions" on page 95.

An External Reset is generated by a low level on the PB7/RESET pin. Reset pulses longer than 50 ns will generate a reset, even if the clock is not running. Shorter pulses

are not guaranteed to generate a reset.

XTAL1 Input to the inverting oscillator amplifier and input to the internal clock operating circuit.

**XTAL2** Output from the inverting oscillator amplifier.





# ATtiny26(L) Register Summary

| Address                    | Name                 | Bit 7  | Bit 6  | Bit 5     | Bit 4              | Bit 3            | Bit 2       | Bit 1    | Bit 0   | Page |
|----------------------------|----------------------|--------|--------|-----------|--------------------|------------------|-------------|----------|---------|------|
| \$3F (\$5F)                | SREG                 | I      | Т      | Н         | S                  | V                | N           | Z        | С       | 18   |
| \$3E (\$5E)                | Reserved             |        |        |           | •                  | •                |             | •        |         |      |
| \$3D (\$5D)                | SP                   | SP7    | SP6    | SP5       | SP4                | SP3              | SP2         | SP1      | SP0     | 19   |
| \$3C (\$5C)                | Reserved             |        |        |           |                    |                  |             |          |         |      |
| \$3B (\$5B)                | GIMSK                | -      | INT0   | PCIE1     | PCIE0              | -                | -           | -        | -       | 34   |
| \$3A (\$5A)                | GIFR                 | -      | INTF0  | PCIF      | -                  | -                | -           | -        | -       | 35   |
| \$39 (\$59)                | TIMSK                | -      | OCIE1A | OCIE1B    | -                  | -                | TOIE1       | TOIE0    | -       | 36   |
| \$38 (\$58)                | TIFR                 | -      | OCF1A  | OCF1B     | -                  | -                | TOV1        | TOV0     | -       | 37   |
| \$37 (\$57)                | Reserved             |        |        |           |                    |                  |             |          |         |      |
| \$36 (\$56)                | Reserved             |        |        | ,         | 1                  | 1                | ,           |          |         |      |
| \$35 (\$55)                | MCUCR                | -      | PUD    | SE        | SM1                | SM0              | -           | ISC01    | ISC00   | 39   |
| \$34 (\$54)                | MCUSR                | -      | -      | -         | -                  | WDRF             | BORF        | EXTRF    | PORF    | 33   |
| \$33 (\$53)                | TCCR0                | -      | -      | -         | -                  | PSR0             | CS02        | CS01     | CS00    | 46   |
| \$32 (\$52)                | TCNT0                |        |        |           |                    | inter0 (8-Bit)   |             |          |         | 47   |
| \$31 (\$51)                | OSCCAL               |        |        |           | l                  | bration Register |             |          |         | 31   |
| \$30 (\$50)                | TCCR1A               | COM1A1 | COM1A0 | COM1B1    | COM1B0             | FOC1A            | FOC1B       | PWM1A    | PWM1B   | 50   |
| \$2F (\$4F)                | TCCR1B               | CTC1   | PSR1   | -         |                    | CS13             | CS12        | CS11     | CS10    | 51   |
| \$2E (\$4E)                | TCNT1                |        |        | T: (0     |                    | nter1 (8-Bit)    | A (0 D')    |          |         | 52   |
| \$2D (\$4D)                | OCR1A                |        |        |           | •                  | Compare Registe  | , ,         |          |         | 52   |
| \$2C (\$4C)                | OCR1B                |        |        |           |                    | Compare Registe  |             |          |         | 53   |
| \$2B (\$4B)                | OCR1C                |        |        | Timer/Co  | bunteri Output C   | Compare Registe  | r C (8-Bit) |          |         | 53   |
| \$2A (\$4A)                | Reserved<br>PLLCSR   |        | 1      | I .       |                    |                  | DCKE        | DUE      | DI OCK  |      |
| \$29 (\$49)<br>\$28 (\$48) | Reserved             | -      | -      | -         | -                  | -                | PCKE        | PLLE     | PLOCK   |      |
| \$20 (\$40)                | Reserved             |        |        |           |                    |                  |             |          |         |      |
| \$26 (\$46)                | Reserved             |        |        |           |                    |                  |             |          |         |      |
| \$25 (\$45)                | Reserved             |        |        |           |                    |                  |             |          |         |      |
| \$24 (\$44)                | Reserved             |        |        |           |                    |                  |             |          |         |      |
| \$23 (\$43)                | Reserved             |        |        |           |                    |                  |             |          |         |      |
| \$22 (\$42)                | Reserved             |        |        |           |                    |                  |             |          |         |      |
| \$21 (\$41)                | WDTCR                | -      | -      | -         | WDCE               | WDE              | WDP2        | WDP1     | WDP0    | 58   |
| \$20 (\$40)                | Reserved             |        |        |           |                    |                  |             |          |         |      |
| \$1F (\$3F)                | Reserved             |        |        |           |                    |                  |             |          |         |      |
| \$1E (\$3E)                | EEAR                 | -      | EEAR6  | EEAR5     | EEAR4              | EEAR3            | EEAR2       | EEAR1    | EEAR0   | 60   |
| \$1D (\$3D)                | EEDR                 |        |        |           | EEPROM Data        | Register (8-Bit) |             |          |         | 60   |
| \$1C (\$3C)                | EECR                 | -      | -      | -         | -                  | EERIE            | EEMWE       | EEWE     | EERE    | 60   |
| \$1B (\$3B)                | PORTA                | PORTA7 | PORTA6 | PORTA5    | PORTA4             | PORTA3           | PORTA2      | PORTA1   | PORTA0  |      |
| \$1A (\$3A)                | DDRA                 | DDA7   | DDA6   | DDA5      | DDA4               | DDA3             | DDA2        | DDA1     | DDA0    |      |
| \$19 (\$39)                | PINA                 | PINA7  | PINA6  | PINA5     | PINA4              | PINA3            | PINA2       | PINA1    | PINA0   |      |
| \$18 (\$38)                | PORTB                | PORTB7 | PORTB6 | PORTB5    | PORTB4             | PORTB3           | PORTB2      | PORTB1   | PORTB0  |      |
| \$17 (\$37)                | DDRB                 | DDB7   | DDB6   | DDB5      | DDB4               | DDB3             | DDB2        | DDB1     | DDB0    |      |
| \$16 (\$36)                | PINB                 | PINB7  | PINB6  | PINB5     | PINB4              | PINB3            | PINB2       | PINB1    | PINB0   |      |
| \$15 (\$35)                | Reserved             |        |        |           |                    |                  |             |          |         |      |
| \$14 (\$34)                | Reserved             |        |        |           |                    |                  |             |          |         |      |
| \$13 (\$33)<br>\$13 (\$33) | Reserved             |        |        |           |                    |                  |             |          |         |      |
| \$12 (\$32)<br>\$11 (\$31) | Reserved             |        |        |           |                    |                  |             |          |         |      |
| \$11 (\$31)<br>\$10 (\$30) | Reserved<br>Reserved |        |        |           |                    |                  |             |          |         |      |
| \$10 (\$30)<br>\$0F (\$2F) | USIDR                |        |        | Univer    | sal Serial Interfe | ice Data Registe | r (8-Rit)   |          |         | 64   |
| \$0F (\$2F)<br>\$0E (\$2E) | USISR                | USISIF | USIOIF | USIPF     | USIDC              | USICNT3          | USICNT2     | USICNT1  | USICNT0 | 64   |
| \$0D (\$2D)                | USICR                | USISIE | USIOIE | USIWM1    | USIWM0             | USICS1           | USICS0      | USICLK   | USITC   | 65   |
| \$0C (\$2C)                | Reserved             | SOIOIL | JOIOIL | 33.771111 | 1 33.771110        |                  | 33.000      | I SSIOEK | 33110   | 30   |
| \$0B (\$2)B                | Reserved             |        |        |           |                    |                  |             |          |         |      |
| \$0A (\$2A)                | Reserved             |        |        |           |                    |                  |             |          |         |      |
| \$09 (\$29)                | Reserved             |        |        |           |                    |                  |             |          |         |      |
| \$08 (\$28)                | ACSR                 | ACD    | ACBG   | ACO       | ACI                | ACIE             | ACME        | ACIS1    | ACIS0   | 74   |
| \$07 (\$27)                | ADMUX                | REFS1  | REFS0  | ADLAR     | MUX4               | MUX3             | MUX2        | MUX1     | MUX0    | 84   |
| \$06 (\$26)                | ADCSR                | ADEN   | ADSC   | ADFR      | ADIF               | ADIE             | ADPS2       | ADPS1    | ADPS0   | 86   |
| \$05 (\$25)                | ADCH                 |        |        |           | ADC Data Re        | gister High Byte |             |          |         | 87   |
| \$04 (\$24)                | ADCL                 |        |        |           | ADC Data Re        | gister Low Byte  |             |          |         | 87   |
| •••                        | Reserved             |        |        |           |                    |                  |             |          |         |      |
| \$00 (\$20)                | Reserved             |        |        |           |                    |                  |             |          |         |      |

# **Instruction Set Summary**

| Mnemonic                                                              | Operands                                   | Description                                                                                                                                                                                                                                                                                                                                                   | Operation                                                                                                                                                                                                                                                                                                                                                                                                                  | Flags                                   | # Clocks                                                    |
|-----------------------------------------------------------------------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-------------------------------------------------------------|
| ARITHMETIC AND                                                        | LOGIC INSTRUCTION                          | NS                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                            |                                         |                                                             |
| ADD                                                                   | Rd, Rr                                     | Add Two Registers                                                                                                                                                                                                                                                                                                                                             | $Rd \leftarrow Rd + Rr$                                                                                                                                                                                                                                                                                                                                                                                                    | Z,C,N,V,H                               | 1                                                           |
| ADC                                                                   | Rd, Rr                                     | Add with Carry Two Registers                                                                                                                                                                                                                                                                                                                                  | $Rd \leftarrow Rd + Rr + C$                                                                                                                                                                                                                                                                                                                                                                                                | Z,C,N,V,H                               | 1                                                           |
| ADIW                                                                  | Rdl, K                                     | Add Immediate to Word                                                                                                                                                                                                                                                                                                                                         | Rdh:Rdl ← Rdh:Rdl + K                                                                                                                                                                                                                                                                                                                                                                                                      | Z,C,N,V,S                               | 2                                                           |
| SUB                                                                   | Rd, Rr                                     | Subtract Two Registers                                                                                                                                                                                                                                                                                                                                        | $Rd \leftarrow Rd - Rr$                                                                                                                                                                                                                                                                                                                                                                                                    | Z,C,N,V,H                               | 1                                                           |
| SUBI                                                                  | Rd, K                                      | Subtract Constant from Register                                                                                                                                                                                                                                                                                                                               | $Rd \leftarrow Rd - K$                                                                                                                                                                                                                                                                                                                                                                                                     | Z,C,N,V,H                               | 1                                                           |
| SBC                                                                   | Rd, Rr                                     | Subtract with Carry Two Registers                                                                                                                                                                                                                                                                                                                             | $Rd \leftarrow Rd - Rr - C$                                                                                                                                                                                                                                                                                                                                                                                                | Z,C,N,V,H                               | 1                                                           |
| SBCI                                                                  | Rd, K                                      | Subtract with Carry Constant from Reg.                                                                                                                                                                                                                                                                                                                        | $Rd \leftarrow Rd - K - C$                                                                                                                                                                                                                                                                                                                                                                                                 | Z,C,N,V,H                               | 1                                                           |
| SBIW                                                                  | Rdl, K                                     | Subtract Immediate from Word                                                                                                                                                                                                                                                                                                                                  | $Rdh : Rdl \leftarrow Rdh : Rdl - K$                                                                                                                                                                                                                                                                                                                                                                                       | Z,C,N,V,S                               | 2                                                           |
| AND                                                                   | Rd, Rr                                     | Logical AND Registers                                                                                                                                                                                                                                                                                                                                         | $Rd \leftarrow Rd \bullet Rr$                                                                                                                                                                                                                                                                                                                                                                                              | Z,N,V                                   | 1                                                           |
| ANDI                                                                  | Rd, K                                      | Logical AND Register and Constant                                                                                                                                                                                                                                                                                                                             | $Rd \leftarrow Rd \bullet K$                                                                                                                                                                                                                                                                                                                                                                                               | Z,N,V                                   | 1                                                           |
| OR                                                                    | Rd, Rr                                     | Logical OR Registers                                                                                                                                                                                                                                                                                                                                          | $Rd \leftarrow Rd v Rr$                                                                                                                                                                                                                                                                                                                                                                                                    | Z,N,V                                   | 1                                                           |
| ORI                                                                   | Rd, K                                      | Logical OR Register and Constant                                                                                                                                                                                                                                                                                                                              | $Rd \leftarrow Rd v K$                                                                                                                                                                                                                                                                                                                                                                                                     | Z,N,V                                   | 1                                                           |
| EOR                                                                   | Rd, Rr                                     | Exclusive OR Registers                                                                                                                                                                                                                                                                                                                                        | $Rd \leftarrow Rd \oplus Rr$                                                                                                                                                                                                                                                                                                                                                                                               | Z,N,V                                   | 1                                                           |
| COM                                                                   | Rd                                         | One's Complement                                                                                                                                                                                                                                                                                                                                              | Rd ← \$FF - Rd                                                                                                                                                                                                                                                                                                                                                                                                             | Z,C,N,V                                 | 1                                                           |
| NEG                                                                   | Rd                                         | Two's Complement                                                                                                                                                                                                                                                                                                                                              | Rd ← \$00 - Rd                                                                                                                                                                                                                                                                                                                                                                                                             | Z,C,N,V,H                               | 1                                                           |
| SBR                                                                   | Rd, K                                      | Set Bit(s) in Register                                                                                                                                                                                                                                                                                                                                        | $Rd \leftarrow Rd v K$                                                                                                                                                                                                                                                                                                                                                                                                     | Z,N,V                                   | 1                                                           |
| CBR                                                                   | Rd, K                                      | Clear Bit(s) in Register                                                                                                                                                                                                                                                                                                                                      | $Rd \leftarrow Rd \bullet (\$FF - K)$                                                                                                                                                                                                                                                                                                                                                                                      | Z,N,V                                   | 1                                                           |
| INC                                                                   | Rd                                         | Increment                                                                                                                                                                                                                                                                                                                                                     | Rd ← Rd + 1                                                                                                                                                                                                                                                                                                                                                                                                                | Z,N,V                                   | 1                                                           |
| DEC                                                                   | Rd                                         | Decrement                                                                                                                                                                                                                                                                                                                                                     | Rd ← Rd - 1                                                                                                                                                                                                                                                                                                                                                                                                                | Z,N,V                                   | 1                                                           |
| TST                                                                   | Rd                                         | Test for Zero or Minus                                                                                                                                                                                                                                                                                                                                        | $Rd \leftarrow Rd \bullet Rd$                                                                                                                                                                                                                                                                                                                                                                                              | Z,N,V                                   | 1                                                           |
| CLR                                                                   | Rd                                         | Clear Register                                                                                                                                                                                                                                                                                                                                                | $Rd \leftarrow Rd \oplus Rd$                                                                                                                                                                                                                                                                                                                                                                                               | Z,N,V                                   | 1                                                           |
| SER                                                                   | Rd                                         | Set Register                                                                                                                                                                                                                                                                                                                                                  | Rd ← \$FF                                                                                                                                                                                                                                                                                                                                                                                                                  | None                                    | 1                                                           |
| BRANCH INSTRU                                                         | CTIONS                                     | ·                                                                                                                                                                                                                                                                                                                                                             | ·                                                                                                                                                                                                                                                                                                                                                                                                                          | •                                       | '                                                           |
| RJMP                                                                  | k                                          | Relative Jump                                                                                                                                                                                                                                                                                                                                                 | PC ← PC + k + 1                                                                                                                                                                                                                                                                                                                                                                                                            | None                                    | 2                                                           |
| IJMP                                                                  |                                            | Indirect Jump to (Z)                                                                                                                                                                                                                                                                                                                                          | PC ← Z                                                                                                                                                                                                                                                                                                                                                                                                                     | None                                    | 2                                                           |
| RCALL                                                                 | k                                          | Relative Subroutine Call                                                                                                                                                                                                                                                                                                                                      | PC ← PC + k + 1                                                                                                                                                                                                                                                                                                                                                                                                            | None                                    | 3                                                           |
| ICALL                                                                 |                                            | Indirect Call to (Z)                                                                                                                                                                                                                                                                                                                                          | PC ← Z                                                                                                                                                                                                                                                                                                                                                                                                                     | None                                    | 3                                                           |
| RET                                                                   |                                            | Subroutine Return                                                                                                                                                                                                                                                                                                                                             | PC ← STACK                                                                                                                                                                                                                                                                                                                                                                                                                 | None                                    | 4                                                           |
| RETI                                                                  |                                            | Interrupt Return                                                                                                                                                                                                                                                                                                                                              | PC ← STACK                                                                                                                                                                                                                                                                                                                                                                                                                 | 1                                       | 4                                                           |
| CPSE                                                                  | Rd, Rr                                     | Compare, Skip if Equal                                                                                                                                                                                                                                                                                                                                        | if (Rd = Rr) PC ← PC + 2 or 3                                                                                                                                                                                                                                                                                                                                                                                              | None                                    | 1/2/3                                                       |
| CP                                                                    | Rd, Rr                                     | Compare                                                                                                                                                                                                                                                                                                                                                       | Rd - Rr                                                                                                                                                                                                                                                                                                                                                                                                                    | Z,N,V,C,H                               | 1                                                           |
| CPC                                                                   | Rd, Rr                                     | Compare with Carry                                                                                                                                                                                                                                                                                                                                            | Rd - Rr - C                                                                                                                                                                                                                                                                                                                                                                                                                | Z,N,V,C,H                               | 1                                                           |
| CPI                                                                   | Rd, K                                      | Compare Register with Immediate                                                                                                                                                                                                                                                                                                                               | Rd - K                                                                                                                                                                                                                                                                                                                                                                                                                     | Z,N,V,C,H                               | 1                                                           |
| SBRC                                                                  | Rr, b                                      | Skip if Bit in Register Cleared                                                                                                                                                                                                                                                                                                                               | if $(Rr(b) = 0) PC \leftarrow PC + 2 \text{ or } 3$                                                                                                                                                                                                                                                                                                                                                                        | None                                    | 1/2/3                                                       |
| SBRS                                                                  | Rr, b                                      | Skip if Bit in Register is Set                                                                                                                                                                                                                                                                                                                                | if $(Rr(b) = 1) PC \leftarrow PC + 2 \text{ or } 3$                                                                                                                                                                                                                                                                                                                                                                        | None                                    | 1/2/3                                                       |
| SBIC                                                                  | P, b                                       | Skip if Bit in I/O Register Cleared                                                                                                                                                                                                                                                                                                                           | if $(P(b) = 0) PC \leftarrow PC + 2 \text{ or } 3$                                                                                                                                                                                                                                                                                                                                                                         | None                                    | 1/2/3                                                       |
| SBIS                                                                  | P, b                                       | Skip if Bit in I/O Register is Set                                                                                                                                                                                                                                                                                                                            | if $(P(b) = 1) PC \leftarrow PC + 2 \text{ or } 3$                                                                                                                                                                                                                                                                                                                                                                         | None                                    | 1/2/3                                                       |
| BRBS                                                                  | s, k                                       | Branch if Status Flag Set                                                                                                                                                                                                                                                                                                                                     | if $(SREG(s) = 1)$ then $PC \leftarrow PC + k + 1$                                                                                                                                                                                                                                                                                                                                                                         | None                                    | 1/2                                                         |
| BRBC                                                                  | s, k                                       | Branch if Status Flag Cleared                                                                                                                                                                                                                                                                                                                                 | if (SREG(s) = 0) then PC $\leftarrow$ PC + k + 1                                                                                                                                                                                                                                                                                                                                                                           | None                                    | 1/2                                                         |
| BREQ                                                                  | k                                          | Branch if Equal                                                                                                                                                                                                                                                                                                                                               | if $(Z = 1)$ then $PC \leftarrow PC + k + 1$                                                                                                                                                                                                                                                                                                                                                                               | None                                    | 1/2                                                         |
| BRNE                                                                  | k                                          | Branch if Not Equal                                                                                                                                                                                                                                                                                                                                           | if $(Z = 0)$ then $PC \leftarrow PC + k + 1$                                                                                                                                                                                                                                                                                                                                                                               | None                                    | 1/2                                                         |
| BRCS                                                                  | k                                          | Branch if Carry Set                                                                                                                                                                                                                                                                                                                                           | if (C = 1) then PC ← PC + k + 1                                                                                                                                                                                                                                                                                                                                                                                            | None                                    | 1/2                                                         |
| BRCC                                                                  | k                                          | Branch if Carry Cleared                                                                                                                                                                                                                                                                                                                                       | if (C = 0) then PC $\leftarrow$ PC + k + 1                                                                                                                                                                                                                                                                                                                                                                                 | None                                    | 1/2                                                         |
| BRSH                                                                  | k                                          | Branch if Same or Higher                                                                                                                                                                                                                                                                                                                                      | if (C = 0) then PC $\leftarrow$ PC + k + 1                                                                                                                                                                                                                                                                                                                                                                                 | None                                    | 1/2                                                         |
| BRLO                                                                  | k                                          | Branch if Lower                                                                                                                                                                                                                                                                                                                                               | if (C = 1) then PC $\leftarrow$ PC + k + 1                                                                                                                                                                                                                                                                                                                                                                                 | None                                    | 1/2                                                         |
| BRMI                                                                  | k                                          | Branch if Minus                                                                                                                                                                                                                                                                                                                                               | if (N = 1) then PC $\leftarrow$ PC + k + 1                                                                                                                                                                                                                                                                                                                                                                                 | None                                    | 1/2                                                         |
| BRPL                                                                  | k                                          | Branch if Plus                                                                                                                                                                                                                                                                                                                                                | if (N = 0) then PC ← PC + k + 1                                                                                                                                                                                                                                                                                                                                                                                            | None                                    | 1/2                                                         |
|                                                                       | _                                          | Branch if Greater or Equal, Signed                                                                                                                                                                                                                                                                                                                            | if (N ⊕ V = 0) then PC ← PC + k + 1                                                                                                                                                                                                                                                                                                                                                                                        | None                                    | 1/2                                                         |
| BRGE                                                                  | l k                                        | Dialicii ii Greatei di Eduali Sidhed                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                            |                                         |                                                             |
| BRGE<br>BRLT                                                          | k                                          | 1 1 2                                                                                                                                                                                                                                                                                                                                                         | if $(N \oplus V = 1)$ then $PC \leftarrow PC + k + 1$                                                                                                                                                                                                                                                                                                                                                                      | None                                    | 1/2                                                         |
| BRLT                                                                  | k                                          | Branch if Less than Zero, Signed                                                                                                                                                                                                                                                                                                                              | if $(N \oplus V = 1)$ then PC $\leftarrow$ PC + k + 1<br>if $(H = 1)$ then PC $\leftarrow$ PC + k + 1                                                                                                                                                                                                                                                                                                                      | None<br>None                            | 1/2                                                         |
| BRLT<br>BRHS                                                          | k<br>k                                     | Branch if Less than Zero, Signed Branch if Half-carry Flag Set                                                                                                                                                                                                                                                                                                | if (H = 1) then PC ← PC + k + 1                                                                                                                                                                                                                                                                                                                                                                                            | None                                    | 1/2                                                         |
| BRLT<br>BRHS<br>BRHC                                                  | k<br>k<br>k                                | Branch if Less than Zero, Signed Branch if Half-carry Flag Set Branch if Half-carry Flag Cleared                                                                                                                                                                                                                                                              | if (H = 1) then PC $\leftarrow$ PC + k + 1<br>if (H = 0) then PC $\leftarrow$ PC + k + 1                                                                                                                                                                                                                                                                                                                                   | None<br>None                            | 1/2<br>1/2                                                  |
| BRHS<br>BRHC<br>BRTS                                                  | k<br>k<br>k                                | Branch if Less than Zero, Signed Branch if Half-carry Flag Set Branch if Half-carry Flag Cleared Branch if T-flag Set                                                                                                                                                                                                                                         | if (H = 1) then PC $\leftarrow$ PC + k + 1<br>if (H = 0) then PC $\leftarrow$ PC + k + 1<br>if (T = 1) then PC $\leftarrow$ PC + k + 1                                                                                                                                                                                                                                                                                     | None<br>None<br>None                    | 1/2<br>1/2<br>1/2                                           |
| BRLT BRHS BRHC BRTS BRTC                                              | k<br>k<br>k<br>k                           | Branch if Less than Zero, Signed Branch if Half-carry Flag Set Branch if Half-carry Flag Cleared Branch if T-flag Set Branch if T-flag Cleared                                                                                                                                                                                                                | if (H = 1) then PC $\leftarrow$ PC + k + 1<br>if (H = 0) then PC $\leftarrow$ PC + k + 1<br>if (T = 1) then PC $\leftarrow$ PC + k + 1<br>if (T = 0) then PC $\leftarrow$ PC + k + 1                                                                                                                                                                                                                                       | None<br>None<br>None                    | 1/2<br>1/2<br>1/2<br>1/2                                    |
| BRLT BRHS BRHC BRTS BRTC BRVS                                         | k<br>k<br>k<br>k<br>k                      | Branch if Less than Zero, Signed Branch if Half-carry Flag Set Branch if Half-carry Flag Cleared Branch if T-flag Set Branch if T-flag Cleared Branch if T-flag Cleared Branch if Overflow Flag is Set                                                                                                                                                        | if (H = 1) then PC $\leftarrow$ PC + k + 1<br>if (H = 0) then PC $\leftarrow$ PC + k + 1<br>if (T = 1) then PC $\leftarrow$ PC + k + 1<br>if (T = 0) then PC $\leftarrow$ PC + k + 1<br>if (V = 1) then PC $\leftarrow$ PC + k + 1                                                                                                                                                                                         | None None None None None                | 1/2<br>1/2<br>1/2<br>1/2<br>1/2                             |
| BRLT BRHS BRHC BRTS BRTC BRVS BRVC                                    | k                                          | Branch if Less than Zero, Signed Branch if Half-carry Flag Set Branch if Half-carry Flag Cleared Branch if T-flag Set Branch if T-flag Cleared Branch if Overflow Flag is Set Branch if Overflow Flag is Cleared                                                                                                                                              | if (H = 1) then PC $\leftarrow$ PC + k + 1<br>if (H = 0) then PC $\leftarrow$ PC + k + 1<br>if (T = 1) then PC $\leftarrow$ PC + k + 1<br>if (T = 0) then PC $\leftarrow$ PC + k + 1<br>if (V = 1) then PC $\leftarrow$ PC + k + 1<br>if (V = 0) then PC $\leftarrow$ PC + k + 1                                                                                                                                           | None None None None None None None      | 1/2<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2               |
| BRLT BRHS BRHC BRTS BRTC BRVS BRVC BRIE                               | k                                          | Branch if Less than Zero, Signed Branch if Half-carry Flag Set Branch if Half-carry Flag Cleared Branch if T-flag Set Branch if T-flag Cleared Branch if Overflow Flag is Set Branch if Overflow Flag is Cleared Branch if Interrupt Enabled                                                                                                                  | if (H = 1) then $PC \leftarrow PC + k + 1$<br>if (H = 0) then $PC \leftarrow PC + k + 1$<br>if (T = 1) then $PC \leftarrow PC + k + 1$<br>if (T = 0) then $PC \leftarrow PC + k + 1$<br>if (V = 1) then $PC \leftarrow PC + k + 1$<br>if (V = 0) then $PC \leftarrow PC + k + 1$<br>if (I = 1) then $PC \leftarrow PC + k + 1$                                                                                             | None None None None None None None None | 1/2<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2        |
| BRLT BRHS BRHC BRTS BRTC BRVS BRVC BRIE BRID                          | k                                          | Branch if Less than Zero, Signed Branch if Half-carry Flag Set Branch if Half-carry Flag Cleared Branch if T-flag Set Branch if T-flag Cleared Branch if Overflow Flag is Set Branch if Overflow Flag is Cleared                                                                                                                                              | if (H = 1) then PC $\leftarrow$ PC + k + 1<br>if (H = 0) then PC $\leftarrow$ PC + k + 1<br>if (T = 1) then PC $\leftarrow$ PC + k + 1<br>if (T = 0) then PC $\leftarrow$ PC + k + 1<br>if (V = 1) then PC $\leftarrow$ PC + k + 1<br>if (V = 0) then PC $\leftarrow$ PC + k + 1                                                                                                                                           | None None None None None None None      | 1/2<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2               |
| BRLT BRHS BRHC BRTS BRTC BRVS BRVC BRIE BRID DATA TRANSFER            | k k k k k k k k k nstructions              | Branch if Less than Zero, Signed Branch if Half-carry Flag Set Branch if Half-carry Flag Cleared Branch if T-flag Set Branch if T-flag Cleared Branch if Overflow Flag is Set Branch if Overflow Flag is Cleared Branch if Interrupt Enabled Branch if Interrupt Disabled                                                                                     | if (H = 1) then PC $\leftarrow$ PC + k + 1<br>if (H = 0) then PC $\leftarrow$ PC + k + 1<br>if (T = 1) then PC $\leftarrow$ PC + k + 1<br>if (T = 0) then PC $\leftarrow$ PC + k + 1<br>if (V = 1) then PC $\leftarrow$ PC + k + 1<br>if (V = 0) then PC $\leftarrow$ PC + k + 1<br>if (I = 1) then PC $\leftarrow$ PC + k + 1<br>if (I = 0) then PC $\leftarrow$ PC + k + 1                                               | None None None None None None None None | 1/2<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2 |
| BRLT BRHS BRHC BRTS BRTC BRVS BRVC BRIE BRID DATA TRANSFER            | k k k k k k k k instructions               | Branch if Less than Zero, Signed Branch if Half-carry Flag Set Branch if Half-carry Flag Cleared Branch if T-flag Set Branch if T-flag Set Branch if Overflow Flag is Set Branch if Overflow Flag is Cleared Branch if Interrupt Enabled Branch if Interrupt Disabled  Move between Registers                                                                 | if (H = 1) then PC $\leftarrow$ PC + k + 1<br>if (H = 0) then PC $\leftarrow$ PC + k + 1<br>if (T = 1) then PC $\leftarrow$ PC + k + 1<br>if (T = 0) then PC $\leftarrow$ PC + k + 1<br>if (V = 1) then PC $\leftarrow$ PC + k + 1<br>if (V = 0) then PC $\leftarrow$ PC + k + 1<br>if (I = 1) then PC $\leftarrow$ PC + k + 1<br>if (I = 0) then PC $\leftarrow$ PC + k + 1<br>Rd $\leftarrow$ Rr                         | None None None None None None None None | 1/2<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2 |
| BRLT BRHS BRHC BRTS BRTC BRVS BRVC BRIE BRID DATA TRANSFER MOV LDI    | k k k k k k k k k nSTRUCTIONS Rd, Rr Rd, K | Branch if Less than Zero, Signed Branch if Half-carry Flag Set Branch if Half-carry Flag Cleared Branch if T-flag Set Branch if T-flag Set Branch if Overflow Flag is Set Branch if Overflow Flag is Cleared Branch if Interrupt Enabled Branch if Interrupt Disabled  Move between Registers Load Immediate                                                  | if (H = 1) then $PC \leftarrow PC + k + 1$<br>if (H = 0) then $PC \leftarrow PC + k + 1$<br>if (T = 1) then $PC \leftarrow PC + k + 1$<br>if (T = 0) then $PC \leftarrow PC + k + 1$<br>if (V = 1) then $PC \leftarrow PC + k + 1$<br>if (V = 0) then $PC \leftarrow PC + k + 1$<br>if (I = 1) then $PC \leftarrow PC + k + 1$<br>if (I = 0) then $PC \leftarrow PC + k + 1$<br>if (I = 0) then $PC \leftarrow PC + k + 1$ | None None None None None None None None | 1/2 1/2 1/2 1/2 1/2 1/2 1/2 1/2 1/2 1/2                     |
| BRLT BRHS BRHC BRTS BRTC BRVS BRVC BRIE BRID DATA TRANSFER MOV LDI LD | k k k k k k k k K K K K R K R K R R R R    | Branch if Less than Zero, Signed Branch if Half-carry Flag Set Branch if Half-carry Flag Cleared Branch if T-flag Set Branch if T-flag Set Branch if Overflow Flag is Set Branch if Overflow Flag is Cleared Branch if Overflow Flag is Cleared Branch if Interrupt Enabled Branch if Interrupt Disabled  Move between Registers Load Immediate Load Indirect | if (H = 1) then $PC \leftarrow PC + k + 1$<br>if (H = 0) then $PC \leftarrow PC + k + 1$<br>if (T = 1) then $PC \leftarrow PC + k + 1$<br>if (T = 0) then $PC \leftarrow PC + k + 1$<br>if (V = 1) then $PC \leftarrow PC + k + 1$<br>if (V = 0) then $PC \leftarrow PC + k + 1$<br>if (I = 1) then $PC \leftarrow PC + k + 1$<br>if (I = 0) then $PC \leftarrow PC + k + 1$<br>if (I = 0) then $PC \leftarrow PC + k + 1$ | None None None None None None None None | 1/2 1/2 1/2 1/2 1/2 1/2 1/2 1/2 1/2 1/2                     |
| BRLT BRHS BRHC BRTS BRTC BRVS BRVC BRIE BRID DATA TRANSFER MOV LDI    | k k k k k k k k k nSTRUCTIONS Rd, Rr Rd, K | Branch if Less than Zero, Signed Branch if Half-carry Flag Set Branch if Half-carry Flag Cleared Branch if T-flag Set Branch if T-flag Set Branch if Overflow Flag is Set Branch if Overflow Flag is Cleared Branch if Interrupt Enabled Branch if Interrupt Disabled  Move between Registers Load Immediate                                                  | if (H = 1) then $PC \leftarrow PC + k + 1$<br>if (H = 0) then $PC \leftarrow PC + k + 1$<br>if (T = 1) then $PC \leftarrow PC + k + 1$<br>if (T = 0) then $PC \leftarrow PC + k + 1$<br>if (V = 1) then $PC \leftarrow PC + k + 1$<br>if (V = 0) then $PC \leftarrow PC + k + 1$<br>if (I = 1) then $PC \leftarrow PC + k + 1$<br>if (I = 0) then $PC \leftarrow PC + k + 1$<br>if (I = 0) then $PC \leftarrow PC + k + 1$ | None None None None None None None None | 1/2 1/2 1/2 1/2 1/2 1/2 1/2 1/2 1/2 1/2                     |





# **Instruction Set Summary (Continued)**

| Mnemonic        | Operands | Description                      | Operation                                                                                     | Flags   | # Clocks |
|-----------------|----------|----------------------------------|-----------------------------------------------------------------------------------------------|---------|----------|
| LD              | Rd, Y    | Load Indirect                    | $Rd \leftarrow (Y)$                                                                           | None    | 2        |
| LD              | Rd, Y+   | Load Indirect and Post-inc.      | $Rd \leftarrow (Y), Y \leftarrow Y + 1$                                                       | None    | 2        |
| LD              | Rd, -Y   | Load Indirect and Pre-dec.       | $Y \leftarrow Y - 1$ , $Rd \leftarrow (Y)$                                                    | None    | 2        |
| LDD             | Rd,Y+q   | Load Indirect with Displacement  | $Rd \leftarrow (Y + q)$                                                                       | None    | 2        |
| LD              | Rd, Z    | Load Indirect                    | $Rd \leftarrow (Z)$                                                                           | None    | 2        |
| LD              | Rd, Z+   | Load Indirect and Post-inc.      | $Rd \leftarrow (Z), Z \leftarrow Z + 1$                                                       | None    | 2        |
| LD              | Rd, -Z   | Load Indirect and Pre-dec.       | $Z \leftarrow Z - 1$ , $Rd \leftarrow (Z)$                                                    | None    | 2        |
| LDD             | Rd, Z+q  | Load Indirect with Displacement  | $Rd \leftarrow (Z + q)$                                                                       | None    | 2        |
| LDS             | Rd, k    | Load Direct from SRAM            | $Rd \leftarrow (k)$                                                                           | None    | 2        |
| ST              | X, Rr    | Store Indirect                   | (X) ← Rr                                                                                      | None    | 2        |
| ST              | X+, Rr   | Store Indirect and Post-inc.     | $(X) \leftarrow Rr, X \leftarrow X + 1$                                                       | None    | 2        |
| ST              | -X, Rr   | Store Indirect and Pre-dec.      | $X \leftarrow X - 1$ , $(X) \leftarrow Rr$                                                    | None    | 2        |
| ST              | Y, Rr    | Store Indirect                   | (Y) ← Rr                                                                                      | None    | 2        |
| ST              | Y+, Rr   | Store Indirect and Post-inc.     | $(Y) \leftarrow Rr, Y \leftarrow Y + 1$                                                       | None    | 2        |
| ST              | -Y, Rr   | Store Indirect and Pre-dec.      | $Y \leftarrow Y - 1$ , $(Y) \leftarrow Rr$                                                    | None    | 2        |
| STD             | Y+q, Rr  | Store Indirect with Displacement | $(Y + q) \leftarrow Rr$                                                                       | None    | 2        |
| ST              | Z, Rr    | Store Indirect                   | (Z) ← Rr                                                                                      | None    | 2        |
| ST              | Z+, Rr   | Store Indirect and Post-inc.     | $(Z) \leftarrow Rr, Z \leftarrow Z + 1$                                                       | None    | 2        |
| ST              | -Z, Rr   | Store Indirect and Pre-dec.      | $Z \leftarrow Z - 1$ , $(Z) \leftarrow Rr$                                                    | None    | 2        |
| STD             | Z+q, Rr  | Store Indirect with Displacement | (Z + q) ← Rr                                                                                  | None    | 2        |
| STS             | k, Rr    | Store Direct to SRAM             | (k) ← Rr                                                                                      | None    | 2        |
| LPM             | 1,11     | Load Program Memory              | R0 ← (Z)                                                                                      | None    | 3        |
| LPM             | Rd, Z    | Load Program Memory              | $Rd \leftarrow (Z)$                                                                           | None    | 3        |
| LPM             | Rd, Z+   | Load Program Memory and Post-Inc | $Rd \leftarrow (Z), Z \leftarrow Z+1$                                                         | None    | 3        |
| IN              | Rd, P    | In Port                          | Rd ← P                                                                                        | None    | 1        |
| OUT             | P, Rr    | Out Port                         | P ← Rr                                                                                        | None    | 1        |
| PUSH            | Rr       | Push Register on Stack           | STACK ← Rr                                                                                    | None    | 2        |
| POP             | Rd       | Pop Register from Stack          | Rd ← STACK                                                                                    | None    | 2        |
| BIT AND BIT-TES | -        | 1 op register from etask         | na v omon                                                                                     | 140110  |          |
| SBI             | P, b     | Set Bit in I/O Register          | I/O(P,b) ← 1                                                                                  | None    | 2        |
| CBI             | P, b     | Clear Bit in I/O Register        | $I/O(P,b) \leftarrow 0$                                                                       | None    | 2        |
| LSL             | Rd       | Logical Shift Left               | $Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0$                                                | Z,C,N,V | 1        |
| LSR             | Rd       | Logical Shift Right              | $Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0$ $Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0$ | Z,C,N,V | 1        |
| ROL             | Rd       | Rotate Left through Carry        | $Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7)$                            | Z,C,N,V | 1        |
| ROR             | Rd       | Rotate Right through Carry       | $Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0)$                            | Z,C,N,V | 1        |
| ASR             | Rd       | Arithmetic Shift Right           | $Rd(n) \leftarrow Rd(n+1), n = 06$                                                            | Z,C,N,V | 1        |
| SWAP            | Rd       | Swap Nibbles                     | $Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30)$                                          | None    | 1        |
| BSET            | s        | Flag Set                         | SREG(s) ← 1                                                                                   | SREG(s) | 1        |
| BCLR            | s        | Flag Clear                       | $SREG(s) \leftarrow 0$                                                                        | SREG(s) | 1        |
| BST             | Rr, b    | Bit Store from Register to T     | $T \leftarrow Rr(b)$                                                                          | T       | 1        |
| BLD             | Rd, b    | Bit Load from T to Register      | $Rd(b) \leftarrow T$                                                                          | None    | 1        |
| SEC             | IXU, D   | Set Carry                        | C ← 1                                                                                         | C       | 1        |
| CLC             |          | Clear Carry                      | C ← 0                                                                                         | C       | 1        |
| SEN             |          | Set Negative Flag                | N ← 1                                                                                         | N       | 1        |
| CLN             |          |                                  |                                                                                               | N       | 1        |
|                 |          | Clear Negative Flag              | N ← 0<br>7 ← 1                                                                                |         |          |
| SEZ             |          | Set Zero Flag                    | Z←1                                                                                           | Z       | 1 1      |
| CLZ             |          | Clear Zero Flag                  | Z ← 0                                                                                         |         | 1        |
| SEI             |          | Global Interrupt Enable          | 1 ← 1                                                                                         | 1       | 1        |
| CLI             |          | Global Interrupt Disable         | 1 ← 0                                                                                         | I       | 1        |
| SES             |          | Set Signed Test Flag             | S ← 1                                                                                         | S       | 1        |
| CLS             |          | Clear Signed Test Flag           | S ← 0                                                                                         | S       | 1        |
| SEV             |          | Set Two's Complement Overflow    | V ← 1                                                                                         | V       | 1        |
| CLV             |          | Clear Two's Complement Overflow  | V ← 0                                                                                         | V       | 1        |
| SET             |          | Set T in SREG                    | T ← 1                                                                                         | T       | 1        |
| CLT             |          | Clear T in SREG                  | T ← 0                                                                                         | Т       | 1        |
| SEH             |          | Set Half-carry Flag in SREG      | H ← 1                                                                                         | Н       | 1        |
| CLH             |          | Clear Half-carry Flag in SREG    | H ← 0                                                                                         | H       | 1        |
| NOP             |          | No Operation                     |                                                                                               | None    | 1        |
| SLEEP           |          | Sleep                            | (see specific descr. for Sleep function)                                                      | None    | 1        |
| WDR             |          | Watchdog Reset                   | (see specific descr. for WDR/timer)                                                           | None    | 1        |

# Ordering Information<sup>(1)</sup>

| Speed (MHz) | Power Supply | Ordering Code                                   | Package               | Operation Range               |
|-------------|--------------|-------------------------------------------------|-----------------------|-------------------------------|
| 8           | 2.7 - 5.5V   | ATtiny26L-8PC<br>ATtiny26L-8SC<br>ATtiny26L-8MC | 20P3<br>20S<br>32M1-A | Commercial<br>(0°C to 70°C)   |
|             |              | ATtiny26L-8PI<br>ATtiny26L-8SI<br>ATtiny26L-8MI | 20P3<br>20S<br>32M1-A | Industrial<br>(-40°C to 85°C) |
| 16          | 4.5 - 5.5V   | ATtiny26-16PC<br>ATtiny26-16SC<br>ATtiny26-16MC | 20P3<br>20S<br>32M1-A | Commercial<br>(0°C to 70°C)   |
|             |              | ATtiny26-16PI<br>ATtiny26-16SI<br>ATtiny26-16MI | 20P3<br>20S<br>32M1-A | Industrial<br>(-40°C to 85°C) |

Note: 1. This device can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.

| Package Type |                                                                             |  |  |  |  |
|--------------|-----------------------------------------------------------------------------|--|--|--|--|
| 20P3         | 20-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)                    |  |  |  |  |
| 20S          | 20-lead, 0.300" Wide, Plastic Gull Wing Small Outline (SOIC)                |  |  |  |  |
| 32M1-A       | 32-pad, 5 x 5 x 1.0 body, Lead Pitch 0.50 mm Micro Lead Frame Package (MLF) |  |  |  |  |





# **Packaging Information**

## 20P3







Notes:

- 1. This package conforms to JEDEC reference MS-001, Variation AD.
- Dimensions D and E1 do not include mold Flash or Protrusion. Mold Flash or Protrusion shall not exceed 0.25 mm (0.010").

# COMMON DIMENSIONS

(Unit of Measure = mm)

| SYMBOL | MIN    | NOM     | MAX    | NOTE   |
|--------|--------|---------|--------|--------|
| Α      | _      | _       | 5.334  |        |
| A1     | 0.381  | _       | _      |        |
| D      | 25.984 | _       | 25.493 | Note 2 |
| Е      | 7.620  | _       | 8.255  |        |
| E1     | 6.096  | _       | 7.112  | Note 2 |
| В      | 0.356  | _       | 0.559  |        |
| B1     | 1.270  | _       | 1.551  |        |
| L      | 2.921  | _       | 3.810  |        |
| С      | 0.203  | _       | 0.356  |        |
| eB     | _      | _       | 10.922 |        |
| eC     | 0.000  | _       | 1.524  |        |
| е      |        | 2.540 7 | YP     |        |

09/28/01

<u>AIMEL</u>

2325 Orchard Parkway San Jose, CA 95131 **TITLE 20P3**, 20-lead (0.300"/7.62 mm Wide) Plastic Dual Inline Package (PDIP)

DRAWING NO. REV. 20P3 B

#### **20S**



Top View



Side View



#### **COMMON DIMENSIONS**

(Unit of Measure = inches)

| SYMBOL | MIN    | NOM     | MAX    | NOTE |
|--------|--------|---------|--------|------|
| Α      | 0.0926 |         | 0.1043 |      |
| A1     | 0.0040 |         | 0.0118 |      |
| b      | 0.0130 |         | 0.0200 | 4    |
| С      | 0.0091 |         | 0.0125 |      |
| D      | 0.4961 |         | 0.5118 | 1    |
| Е      | 0.2914 |         | 0.2992 | 2    |
| Н      | 0.3940 |         | 0.4190 |      |
| L      | 0.0160 |         | 0.050  | 3    |
| е      | 0.     | 050 BSC |        |      |

Notes: 1. This drawing is for general information only; refer to JEDEC Drawing MS-013, Variation AC for additional information.
2. Dimension "D" does not include mold Flash, protrusions or gate burrs. Mold Flash, protrusions and gate burrs shall not exceed 0.15 mm (0.006") per side.

3. Dimension "E" does not include inter-lead Flash or protrusion. Inter-lead Flash and protrusions shall not exceed 0.25 mm (0.010") per side.
"L" is the length of the terminal for soldering to a substrate.

 4. "L" is the length of the terminal for soldering to a substrate.
 5. The lead width "b", as measured 0.36 mm (0.014") or greater above the seating plane, shall not exceed a maximum value of 0.61 mm 1/9/02 (0.024") per side.



2325 Orchard Parkway San Jose, CA 95131

TITLE 20S2, 20-lead, 0.300" Wide Body, Plastic Gull Wing Small Outline Package (SOIC)

DRAWING NO. REV. 20S2 Α





#### 32M1-A



# Data Sheet Change Log for ATtiny26

Please note that the referring page numbers in this section are referred to this document. The referring revision in this section are referring to the document revision.

## Changes from Rev. 1477A-03/02 to Rev. 1477B-04/02

- 1. Removed all references to Power Save sleep mode in the section "System Clock and Clock Options" on page 25.
- 2. Updated the section "Analog to Digital Converter" on page 77 with more details on how to read the conversion result for both differential and single-ended conversion.
- 3. Updated "Ordering Information<sup>(1)</sup>" on page 9 and added MLF package information.

# Changes from Rev. 1477B-04/02 to Rev. 1477C-09/02

1. Changed the Endurance on the Flash to 10,000 Write/Erase Cycles.

## Changes from Rev. 1477C-09/02 to Rev. 1477D-05/03

- 1. Updated "Packaging Information" on page 10.
- Removed ADHSM from "ADC Characteristics Preliminary Data" on page 128.
- 3. Added section "EEPROM Write During Power-down Sleep Mode" on page 62.
- 4. Added section "Default Clock Source" on page 28.
- 5. Corrected PLL Lock value in the "Bit 0 PLOCK: PLL Lock Detector" on page 54.
- 6. Added information about conversion time when selecting differential channels on page 80.
- 7. Corrected (DDxn, PORTxn) value on page 92.
- 8. Added section "Unconnected Pins" on page 95.
- 9. Added note for RSTDISBL Fuse in Table 49 on page 107.
- 10. Corrected DATA value in Figure 61 on page 115.
- 11. Added WD\_FUSE period in Table 59 on page 122.
- 12. Updated "ADC Characteristics Preliminary Data" on page 128 and added Table 64, "ADC Characteristics, Differential Channels," on page 129.
- 13. Updated "ATtiny26 Typical Characteristics Preliminary Data" on page 130.
- 14. Added LPM Rd, Z and LPM Rd, Z+ in "Instruction Set Summary" on page 7.





## **Atmel Corporation**

2325 Orchard Parkway San Jose, CA 95131 Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

#### Regional Headquarters

#### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland

Tel: (41) 26-426-5555 Fax: (41) 26-426-5500

#### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong

Tel: (852) 2721-9778 Fax: (852) 2722-1369

#### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan

Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

#### **Atmel Operations**

#### Memory

2325 Orchard Parkway San Jose, CA 95131 Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

#### Microcontrollers

2325 Orchard Parkway San Jose, CA 95131 Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

La Chantrerie BP 70602

44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60

#### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00

Fax: (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906

Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland

Tel: (44) 1355-803-000 Fax: (44) 1355-242-743

#### RF/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906

Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

#### Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom

Avenue de Rochepleine

BP 123

38521 Saint-Egreve Cedex, France

Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80

e-mail
literature@atmel.com

Web Site http://www.atmel.com

**Disclaimer:** Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.

© Atmel Corporation 2003. All rights reserved. Atmel<sup>®</sup> and combinations thereof, AVR<sup>®</sup> are the registered trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be the trademarks of others.

