

# IR4426/IR4427/IR4428

### **DUAL LOW SIDE DRIVER**

#### **Features**

- Gate drive supply range from 6 to 20V
- CMOS Schmitt-triggered inputs
- Matched propagation delay for both channels
- Outputs out of phase with inputs (IR4426)
- Outputs in phase with inputs (IR4427)
- OutputA out of phase with inputA and OutputB in phase with inputB (IR4428)

### **Descriptions**

The IR4426/IR4427/IR4428 is a low voltage, high speed power MOSFET and IGBT driver. Proprietary latch immune CMOS technologies enable ruggedized monolithic construction. Logic inputs are compatible with standard CMOS or LSTTL outputs. The output drivers feature a high pulse current buffer stage designed for minimum driver cross-conduction. Propagation delays between two channels are matched.

## **Product Summary**

I<sub>O+/-</sub> 1.5A / 1.5A V<sub>OUT</sub> 6V - 20V t<sub>on/off</sub> (typ.) 85 & 65 ns

### **Packages**



### **Block Diagram**



### **Absolute Maximum Ratings**

Absolute maximum ratings indicate sustained limits beyond which damage to the device may occur. All voltage parameters are absolute voltages referenced to GND. The thermal resistance and power dissipation ratings are measured under board mounted and still air conditions.

| Symbol            | Definition                                         |               | Min. | Max.                 | Units  |  |
|-------------------|----------------------------------------------------|---------------|------|----------------------|--------|--|
| Vs                | Fixed supply voltage                               |               | -0.3 | 25                   |        |  |
| Vo                | Output voltage                                     |               | -0.3 | V <sub>S</sub> + 0.3 | V      |  |
| V <sub>IN</sub>   | Logic input voltage                                |               | -0.3 | V <sub>S</sub> + 0.3 |        |  |
| PD                | Package power dissipation @ T <sub>A</sub> ≤ +25°C | (8 Lead PDIP) | _    | 1.0                  |        |  |
|                   | _                                                  | (8 lead SOIC) | _    | 0.625                | W      |  |
| Rth <sub>JA</sub> | Thermal resistance, junction to ambient            | (8 lead PDIP) | _    | 125                  | °C/W   |  |
|                   | _                                                  | (8 lead SOIC) | _    | 200                  | - C/VV |  |
| TJ                | Junction temperature                               |               | _    | 150                  |        |  |
| T <sub>S</sub>    | Storage temperature                                |               | -55  | 150                  | °C     |  |
| TL                | Lead temperature (soldering, 10 seconds)           |               | _    | 300                  | Ī      |  |

### **Recommended Operating Conditions**

The input/output logic timing diagram is shown in figure 1. For proper operation the device should be used within the recommended conditions. All voltage parameters are absolute voltages referenced to GND.

| Symbol          | Definition           | Min. | Max. | Units |
|-----------------|----------------------|------|------|-------|
| Vs              | Fixed supply voltage | 6    | 20   |       |
| Vo              | Output voltage       | 0    | Vs   | V     |
| V <sub>IN</sub> | Logic input voltage  | 0    | Vs   |       |
| T <sub>A</sub>  | Ambient temperature  | -40  | 125  | °C    |

#### **DC Electrical Characteristics**

 $V_{BIAS}$  ( $V_S$ ) = 15V,  $T_A$  = 25°C unless otherwise specified. The  $V_{IN}$ , and  $I_{IN}$  parameters are referenced to GND and are applicable to input leads: INA and INB. The  $V_O$  and  $I_O$  parameters are referenced to GND and are applicable to the output leads: OUTA and OUTB.

| Symbol | Definition                                   | Min. | Тур. | Max. | Units | Test Conditions |
|--------|----------------------------------------------|------|------|------|-------|-----------------|
| VIH    | Logic "0" input voltage (OUTA=LO, OUTB=LO)   | 2.7  | _    | _    |       |                 |
|        | (IR4426)                                     |      |      |      |       |                 |
|        | Logic "1" input voltage (OUTA=HI, OUTB=HI)   |      |      |      | V     |                 |
|        | (IR4427)                                     |      |      |      |       |                 |
|        | Logic "0" input voltage (OUTA=LO), Logic "1" |      |      |      |       |                 |
|        | input voltage (OUTB=HI) (IR4428)             |      |      |      |       |                 |

### **DC Electrical Characteristics cont.**

 $V_{BIAS}$  ( $V_S$ ) = 15V,  $T_A$  = 25°C unless otherwise specified. The  $V_{IN}$ , and  $I_{IN}$  parameters are referenced to GND and are applicable to input leads: INA and INB. The  $V_O$  and  $I_O$  parameters are referenced to GND and are applicable to the output leads: OUTA and OUTB.

| Symbol            | Definition                                                   | Min.     | Тур. | Max. | Units        | Test Conditions                            |
|-------------------|--------------------------------------------------------------|----------|------|------|--------------|--------------------------------------------|
| V <sub>IL</sub>   | Logic "1" input voltage (OUTA=HI, OUTB=HI)                   | _        | _    | 0.8  |              |                                            |
|                   | (IR4426)                                                     |          |      |      |              |                                            |
|                   | Logic "0" input voltage (OUTA=LO, OUTB=LO)                   |          |      |      |              |                                            |
|                   | (IR4427)                                                     |          |      |      | V            |                                            |
|                   | Logic "I" input voltage (OUTA=HI), Logic "0"                 |          |      |      | \ \          |                                            |
|                   | input voltage (OUTB=LO) (IR4428)                             |          |      |      |              |                                            |
| Voн               | High level output voltage, V <sub>BIAS</sub> -V <sub>O</sub> | -        | _    | 1.2  |              |                                            |
| V <sub>OL</sub>   | Low level output voltage, VO                                 | -        | _    | 0.1  |              |                                            |
| I <sub>IN+</sub>  | Logic "1" input bias current (OUT=HI)                        | -        | 5    | 15   |              | V <sub>IN</sub> = 0V (IR4426)              |
|                   |                                                              |          |      |      |              | V <sub>IN</sub> = V <sub>S</sub> (IR4427)  |
|                   |                                                              |          |      |      |              | V <sub>INA</sub> = 0V (IR4428)             |
|                   |                                                              |          |      |      |              | $V_{INB} = V_S (IR4428)$                   |
| I <sub>IN</sub> - | Logic "0" input bias current (OUT=LO)                        | -        | -10  | -30  | μA           | V <sub>IN</sub> = V <sub>S</sub> (IR4426)  |
|                   |                                                              |          |      |      |              | V <sub>IN</sub> = 0V (IR4427)              |
|                   |                                                              |          |      |      |              | V <sub>INA</sub> = V <sub>S</sub> (IR4428) |
|                   |                                                              |          |      |      |              | V <sub>INB</sub> = 0V (IR4428)             |
| IQS               | Quiescent Vs supply current                                  | <u> </u> | 100  | 200  |              | V <sub>IN</sub> = 0V or V <sub>S</sub>     |
| I <sub>O+</sub>   | Output high short circuit pulsed current                     | 1.5      | 2.3  | _    |              | $V_0 = 0V, V_{1N} = 0$                     |
|                   |                                                              |          |      |      |              | (IR4426)                                   |
|                   |                                                              |          |      |      |              | $V_O = 0V$ , $V_{IN} = V_S$                |
|                   |                                                              |          |      |      |              | (IR4427)                                   |
|                   |                                                              |          |      |      |              | $V_0 = 0V, V_{INA} = 0$                    |
|                   |                                                              |          |      |      |              | (IR4428)<br>$V_O = 0V, V_{INB} = V_S$      |
|                   |                                                              |          |      |      |              | (IR4428)                                   |
|                   |                                                              |          |      |      | A            | PW ≤ 10 µs                                 |
| I <sub>O-</sub>   | Output low short circuit pulsed current                      | 1.5      | 3.3  | _    | <u> </u><br> | $V_{O} = 15V, V_{IN} = V_{S}$              |
| 10-               | Catput low short should pulsed carrent                       | 1.0      | 0.0  |      |              | (IR4426)                                   |
|                   |                                                              |          |      |      |              | $V_0 = 15V, V_{IN} = 0$                    |
|                   |                                                              |          |      |      |              | (IR4427)                                   |
|                   |                                                              |          |      |      |              | $V_O = 15V$ , $V_{INA} = V_S$              |
|                   |                                                              |          |      |      |              | (IR4428)                                   |
|                   |                                                              |          |      |      |              | $V_0 = 15V, V_{INB} = 0$                   |
|                   |                                                              |          |      |      |              | (IR4428)                                   |
|                   |                                                              |          |      |      |              | PW ≤ 10 µs                                 |

### **AC Electrical Characteristics**

 $V_{BIAS}$  (V<sub>S</sub>) = 15V, CL = 1000pF,  $T_A$  = 25°C unless otherwise specified.

| Symbol          | Definition                 | Min. | Тур. | Max. | Units | <b>Test Conditions</b> |
|-----------------|----------------------------|------|------|------|-------|------------------------|
| Propaga         | tion delay characteristics |      |      | •    |       |                        |
| t <sub>d1</sub> | Turn-on propagation delay  | _    | 85   | 160  |       |                        |
| t <sub>d2</sub> | Turn-off propagation delay | _    | 65   | 150  | ns    | figure 4               |
| t <sub>r</sub>  | Turn-on rise time          | _    | 15   | 35   |       | nguro .                |
| tf              | Turn-off fall time         | _    | 10   | 25   |       |                        |

# **Functional Block Diagram IR4426**



# **Functional Block Diagram IR4427**



# **Functional Block Diagram IR4428**



### **Lead Definitions**

| Symbol | Description                                                                                 |
|--------|---------------------------------------------------------------------------------------------|
| ٧s     | Supply voltage                                                                              |
| GND    | Ground                                                                                      |
| INA    | Logic input for gate driver output (OUTA), out of phase (IR4426, IR4428), in phase (IR4427) |
| INB    | Logic input for gate driver output (OUTB), out of phase (IR4426), in phase (IR4427, IR4428) |
| OUTA   | Gate drive output A                                                                         |
| OUTB   | Gate drive output B                                                                         |



### **Lead Assignments**



### **Lead Assignments**





Figure 3. Timing Diagram



Figure 4. Switching Time Waveforms



Figure 5. Switching Time Test Circuits

#### Caseoutline



### Tape & Reel



## IR4426/IR4427/IR4428

#### Case Outline - 8 Lead SOIC



| DIM | INCH   | IES   | MILLIMETERS |       |  |
|-----|--------|-------|-------------|-------|--|
| DIM | MIN    | MAX   | MIN         | MAX   |  |
| Α   | .0532  | .0688 | 1.35        | 1.75  |  |
| A1  | .0040  | .0098 | 0.10        | 0.25  |  |
| b   | .014   | .018  | 0.36        | 0.46  |  |
| С   | .0075  | .0098 | 0.19        | 0.25  |  |
| D   | .189   | .196  | 4.80        | 4.98  |  |
| Ε   | .150   | .157  | 3.81        | 3.99  |  |
| е   | .050 B | ASIC  | 1.27 BASIC  |       |  |
| e 1 | .025 B | ASIC  | 0.635       | BASIC |  |
| Н   | .2284  | .2440 | 5.80        | 6.20  |  |
| K   | .011   | .019  | 0.28        | 0.48  |  |
| L   | .016   | .050  | 0.41        | 1,27  |  |
| у   | 0,     | 8.    | 0,          | 8.    |  |





#### NOTES:

- 1. DIMENSIONING & TOLERANCING PER ASME Y14.5M-1994.
- 2. CONTROLLING DIMENSION: MILLIMETER.
- 3. DIMENSIONS ARE SHOWN IN MILLIMETERS [INCHES].
- 4. OUTLINE CONFORMS TO JEDEC OUTLINE MS-012AA.
- [5] DIMENSION DOES NOT INCLUDE MOLD PROTRUSIONS. MOLD PROTRUSIONS NOT TO EXCEED 0.25 [.006].
- (6) DIMENSION IS THE LENGTH OF LEAD FOR SOLDERING TO A SUBSTRATE.

(MS-012AA) 01-0021 09

# International

### IOR Rectifier

IR WORLD HEADQUARTERS: 233 Kansas St., El Segundo, California 90245 Tel: (310) 252-7105 IR EUROPEAN REGIONAL CENTRE: 439/445 Godstone Rd., Whyteleafe, Surrey CR3 0BL, United Kingdom Tel: ++ 44 (0) 20 8645 8000

IR JAPAN: K&H Bldg., 2F, 30-4 Nishi-Ikebukuro 3-Chome, Toshima-Ku, Tokyo, Japan 171-0021 Tel: 8133 983 0086 IR HONG KONG: Unit 308, #F, New East Ocean Centre, No. 9 Science Museum Road, Tsimshatsui East, Kowloon Hong Kong Tel: (852) 2803-7380

Data and specifications subject to change without notice. 11/13/2000