## MC14093B

# Quad 2-Input "NAND" Schmitt Trigger

The MC14093B Schmitt trigger is constructed with MOS P-channel and N-channel enhancement mode devices in a single monolithic structure. These devices find primary use where low power dissipation and/or high noise immunity is desired. The MC14093B may be used in place of the MC14011B quad 2-input NAND gate for enhanced noise immunity or to "square up" slowly changing waveforms.

- Supply Voltage Range = 3.0 Vdc to 18 Vdc
- Capable of Driving Two Low–Power TTL Loads or One Low–Power Schottky TTL Load Over the Rated Temperature Range
- Triple Diode Protection on All Inputs
- Pin-for-Pin Compatible with CD4093
- Can be Used to Replace MC14011B
- Independent Schmitt-Trigger at each Input

### MAXIMUM RATINGS\* (Voltages Referenced to VSS)

| Symbol                             | Parameter                                          | Value                    | Unit |
|------------------------------------|----------------------------------------------------|--------------------------|------|
| $V_{DD}$                           | DC Supply Voltage                                  | - 0.5 to + 18.0          | V    |
| V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage (DC or Transient)          | $-0.5$ to $V_{DD} + 0.5$ | V    |
| I <sub>in</sub> , I <sub>out</sub> | Input or Output Current (DC or Transient), per Pin | ± 10                     | mA   |
| $P_{D}$                            | Power Dissipation, per Package†                    | 500                      | mW   |
| T <sub>stg</sub>                   | Storage Temperature                                | - 65 to + 150            | °C   |
| TL                                 | Lead Temperature (8–Second Soldering)              | 260                      | °C   |

\* Maximum Ratings are those values beyond which damage to the device may occur. †Temperature Derating:

Plastic "P and D/DW" Packages: – 7.0 mW/°C From 65°C To 125°C Ceramic "L" Packages: – 12 mW/°C From 100°C To 125°C

### **EQUIVALENT CIRCUIT SCHEMATIC**

(1/4 OF CIRCUIT SHOWN)



This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation,  $V_{in}$  and  $V_{Out}$  should be constrained to the range  $V_{SS} \leq (V_{in} \text{ or } V_{Out}) \leq V_{DD}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either VSS or VDD). Unused outputs must be left open.



L SUFFIX CERAMIC CASE 632



P SUFFIX PLASTIC CASE 646



D SUFFIX SOIC CASE 751A

#### ORDERING INFORMATION

MC14XXXBCP Plastic MC14XXXBCL Ceramic MC14XXXBD SOIC

 $T_A = -55^{\circ}$  to 125°C for all packages.

#### LOGIC DIAGRAM



**ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>)

|                                                                                                                                                   |           |                  | V <sub>DD</sub>        | - 55                              | 5°C                  |                                   | 25°C                                            |                      | 125                               | 5°C                  |      |
|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------------|------------------------|-----------------------------------|----------------------|-----------------------------------|-------------------------------------------------|----------------------|-----------------------------------|----------------------|------|
| Characteristic                                                                                                                                    | ;         | Symbol           | Vdc                    | Min                               | Max                  | Min                               | Typ #                                           | Max                  | Min                               | Max                  | Unit |
| Output Voltage<br>V <sub>in</sub> = V <sub>DD</sub> or 0                                                                                          | "0" Level | VOL              | 5.0<br>10<br>15        | _<br>_<br>_                       | 0.05<br>0.05<br>0.05 | _<br>_<br>_                       | 0<br>0<br>0                                     | 0.05<br>0.05<br>0.05 | _<br>_<br>_                       | 0.05<br>0.05<br>0.05 | Vdc  |
| V <sub>in</sub> = 0 or V <sub>DD</sub>                                                                                                            | "1" Level | VOH              | 5.0<br>10<br>15        | 4.95<br>9.95<br>14.95             | _<br>_<br>_          | 4.95<br>9.95<br>14.95             | 5.0<br>10<br>15                                 | _<br>_<br>_          | 4.95<br>9.95<br>14.95             |                      | Vdc  |
| Output Drive Current<br>(V <sub>OH</sub> = 2.5 Vdc)<br>(V <sub>OH</sub> = 4.6 Vdc)<br>(V <sub>OH</sub> = 9.5 Vdc)<br>(V <sub>OH</sub> = 13.5 Vdc) | Source    | <sup>І</sup> ОН  | 5.0<br>5.0<br>10<br>15 | - 3.0<br>- 0.64<br>- 1.6<br>- 4.2 | _<br>_<br>_<br>_     | - 2.4<br>- 0.51<br>- 1.3<br>- 3.4 | - 4.2<br>- 0.88<br>- 2.25<br>- 8.8              | _<br>_<br>_<br>_     | - 1.7<br>- 0.36<br>- 0.9<br>- 2.4 |                      | mAdc |
| $(V_{OL} = 0.4 \text{ Vdc})$<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$                                                      | Sink      | lOL              | 5.0<br>10<br>15        | 0.64<br>1.6<br>4.2                | _<br>_<br>_          | 0.51<br>1.3<br>3.4                | 0.88<br>2.25<br>8.8                             | _<br>_<br>_          | 0.36<br>0.9<br>2.4                | _<br>_<br>_          | mAdc |
| Input Current                                                                                                                                     |           | l <sub>in</sub>  | 15                     | _                                 | ± 0.1                | _                                 | ±0.00001                                        | ± 0.1                | _                                 | ± 1.0                | μAdc |
| Input Capacitance<br>(V <sub>in</sub> = 0)                                                                                                        |           | C <sub>in</sub>  | _                      | _                                 | _                    | _                                 | 5.0                                             | 7.5                  | _                                 | _                    | pF   |
| Quiescent Current<br>(Per Package)                                                                                                                |           | I <sub>DD</sub>  | 5.0<br>10<br>15        | _<br>_<br>_                       | 0.25<br>0.5<br>1.0   | _<br>_<br>_                       | 0.0005<br>0.0010<br>0.0015                      | 0.25<br>0.5<br>1.0   | _<br>_<br>_                       | 7.5<br>15<br>30      | μAdc |
| Total Supply Current**† (Dynamic plus Quiesc Per Package) (C <sub>L</sub> = 50 pF on all out buffers switching)                                   |           | lΤ               | 5.0<br>10<br>15        |                                   |                      | $I_T = (2$                        | 1.2 μΑ/kHz) f<br>2.4 μΑ/kHz) f<br>3.6 μΑ/kHz) f | + IDD                |                                   |                      | μAdc |
| Hysteresis Voltage                                                                                                                                |           | V <sub>H</sub> † | 5.0<br>10<br>15        | 0.3<br>1.2<br>1.6                 | 2.0<br>3.4<br>5.0    | 0.3<br>1.2<br>1.6                 | 1.1<br>1.7<br>2.1                               | 2.0<br>3.4<br>5.0    | 0.3<br>1.2<br>1.6                 | 2.0<br>3.4<br>5.0    | Vdc  |
| Threshold Voltage<br>Positive–Going                                                                                                               |           | V <sub>T+</sub>  | 5.0<br>10<br>15        | 2.2<br>4.6<br>6.8                 | 3.6<br>7.1<br>10.8   | 2.2<br>4.6<br>6.8                 | 2.9<br>5.9<br>8.8                               | 3.6<br>7.1<br>10.8   | 2.2<br>4.6<br>6.8                 | 3.6<br>7.1<br>10.8   | Vdc  |
| Negative–Going                                                                                                                                    |           | V <sub>T</sub> – | 5.0<br>10<br>15        | 0.9<br>2.5<br>4.0                 | 2.8<br>5.2<br>7.4    | 0.9<br>2.5<br>4.0                 | 1.9<br>3.9<br>5.8                               | 2.8<br>5.2<br>7.4    | 0.9<br>2.5<br>4.0                 | 2.8<br>5.2<br>7.4    | Vdc  |

#Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.

$$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$

where: I<sub>T</sub> is in  $\mu$ A (per package), C<sub>L</sub> in pF, V = (V<sub>DD</sub> - V<sub>SS</sub>) in volts, f in kHz is input frequency, and k = 0.004.

<sup>\*\*</sup>The formulas given are for the typical characteristics only at 25  $^{\circ}\text{C}.$ 

<sup>†</sup>To calculate total supply current at loads other than 50 pF:

### SWITCHING CHARACTERISTICS ( $C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}$ )

| Characteristic         | Symbol                              | V <sub>DD</sub><br>Vdc | Min          | Typ #           | Max              | Unit |
|------------------------|-------------------------------------|------------------------|--------------|-----------------|------------------|------|
| Output Rise Time       | tтLH                                | 5.0<br>10<br>15        | <br> -<br> - | 100<br>50<br>40 | 200<br>100<br>80 | ns   |
| Output Fall Time       | <sup>t</sup> THL                    | 5.0<br>10<br>15        | _<br>_<br>_  | 100<br>50<br>40 | 200<br>100<br>80 | ns   |
| Propagation Delay Time | <sup>t</sup> PLH <sup>, t</sup> PHL | 5.0<br>10<br>15        | _<br>_<br>_  | 125<br>50<br>40 | 250<br>100<br>80 | ns   |

#Data labeled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.





Figure 1. Switching Time Test Circuit and Waveforms







(b) A Schmitt trigger offers maximum noise immunity in gate applications.

**Figure 2. Typical Schmitt Trigger Applications** 



Figure 3. Typical Output Source Characteristics Test Circuit



Figure 4. Typical Output Sink Characteristics Test Circuit

V<sub>DS</sub>, DRAIN VOLTAGE (Vdc)

6.0

8.0

10

4.0

2.0



Figure 5. Typical Transfer Characteristics

| IN 1 <sub>A</sub>  | 1 ● | 14 | ] V <sub>DD</sub> |
|--------------------|-----|----|-------------------|
| IN 2 <sub>A</sub>  | 2   | 13 | IN 2 <sub>D</sub> |
| OUT <sub>A</sub>   | 3   | 12 | IN 1 <sub>D</sub> |
| OUT <sub>B</sub> [ | 4   | 11 | OUTD              |
| IN 1 <sub>B</sub>  | 5   | 10 | OUTC              |
| IN 2 <sub>B</sub>  | 6   | 9  | IN 2 <sub>C</sub> |
| Vcc [              | 7   | 8  | I IN 1C           |

**PIN ASSIGNMENT** 

### **OUTLINE DIMENSIONS**



- IOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: INCH.

  3. DIMENSION I TO CENTER OF LEAD WHEN FORMED PARALLEL.

  4. DIMENSION F MAY NARROW TO 0.76 (0.030) WHERE THE LEAD ENTERS THE CERAMIC BODY.

|     | INC       | HES   | MILLIN   | ETERS |  |
|-----|-----------|-------|----------|-------|--|
| DIM | MIN       | MAX   | MIN      | MAX   |  |
| Α   | 0.750     | 0.785 | 19.05    | 19.94 |  |
| В   | 0.245     | 0.280 | 6.23     | 7.11  |  |
| С   | 0.155     | 0.200 | 3.94     | 5.08  |  |
| D   | 0.015     | 0.020 | 0.39     | 0.50  |  |
| F   | 0.055     | 0.065 | 1.40     | 1.65  |  |
| G   | 0.100 BSC |       | 2.54 BSC |       |  |
| J   | 0.008     | 0.015 | 0.21     | 0.38  |  |
| K   | 0.125     | 0.170 | 3.18     | 4.31  |  |
| L   | 0.300 BSC |       | 7.62     | BSC   |  |
| М   | 0°        | 15°   | 0 °      | 15°   |  |
| N   | 0.020     | 0.040 | 0.51     | 1.01  |  |

#### **P SUFFIX**

PLASTIC DIP PACKAGE CASE 646-06 ISSUE L





- NOTES:

  1. LEADS WITHIN 0.13 (0.005) RADIUS OF TRUE POSITION AT SEATING PLANE AT MAXIMUM MATERIAL CONDITION.

  2. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
- FORWIED PARALLEL.
  3. DIMENSION B DOES NOT INCLUDE MOLD FLASH.
  4. ROUNDED CORNERS OPTIONAL.

|     | INC   | HES   | MILLIN | IETERS |
|-----|-------|-------|--------|--------|
| DIM | MIN   | MAX   | MIN    | MAX    |
| Α   | 0.715 | 0.770 | 18.16  | 19.56  |
| В   | 0.240 | 0.260 | 6.10   | 6.60   |
| С   | 0.145 | 0.185 | 3.69   | 4.69   |
| D   | 0.015 | 0.021 | 0.38   | 0.53   |
| F   | 0.040 | 0.070 | 1.02   | 1.78   |
| G   | 0.100 | BSC   | 2.54   | BSC    |
| Н   | 0.052 | 0.095 | 1.32   | 2.41   |
| J   | 0.008 | 0.015 | 0.20   | 0.38   |
| K   | 0.115 | 0.135 | 2.92   | 3.43   |
| L   | 0.300 | BSC   | 7.62   | BSC    |
| M   | 0°    | 10°   | 0°     | 10°    |
| N   | 0.015 | 0.039 | 0.39   | 1.01   |

#### **OUTLINE DIMENSIONS**



#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
- DIMENSIONS A AND B DO NOT INCLUDE
   MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE
- 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | METERS | INCHES    |       |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 8.55   | 8.75   | 0.337     | 0.344 |  |
| В   | 3.80   | 4.00   | 0.150     | 0.157 |  |
| С   | 1.35   | 1.75   | 0.054     | 0.068 |  |
| D   | 0.35   | 0.49   | 0.014     | 0.019 |  |
| F   | 0.40   | 1.25   | 0.016     | 0.049 |  |
| G   | 1.27   | BSC    | 0.050 BSC |       |  |
| J   | 0.19   | 0.25   | 0.008     | 0.009 |  |
| K   | 0.10   | 0.25   | 0.004     | 0.009 |  |
| M   | 0 °    | 7°     | 0 °       | 7°    |  |
| P   | 5.80   | 6.20   | 0.228     | 0.244 |  |
| R   | 0.25   | 0.50   | 0.010     | 0.019 |  |

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and Marare registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 20912: Phoenix. Arizona 85036. 1-800-441-2447 or 602-303-5454

MFAX: RMFAX0@email.sps.mot.com - TOUCHTONE 602-244-6609 INTERNET: http://Design-NET.com

JAPAN: Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, 6F Seibu-Butsuryu-Center, 3-14-2 Tatsumi Koto-Ku, Tokyo 135, Japan. 03-81-3521-8315

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852-26629298



