## **Batch-Aware Unified Memory Management in GPUs for Irregular Workloads** Hyojong Kim; Jaewoong Sim; Prasun Gera; Ramyad Hadidi; and Hyesoon Kim

GPU, Unified memory management, Memory oversubscription, Virtual memory

https://doi.org/10.1145/3373376.3378529 Abstract

## While unified virtual memory and demand paging in modern GPUs provide convenient abstractions to

provide the first comprehensive analysis of major inefficiencies that arise in page fault handling mechanisms employed in modern GPUs. To amortize the high costs in fault handling, the GPU runtime processes a large number of GPU page faults together. We observe that this batched processing of page faults introduces large-scale serialization that greatly hurts the GPU's execution throughput. We show real machine measurements that corroborate our findings. Our goal is to mitigate these inefficiencies and enable efficient demand paging for GPUs. To this end, we propose a GPU runtime software and hardware solution that (1) increases the batch size (i.e., the number of page faults handled together), thereby amortizing the GPU runtime fault handling time, and reduces

programmers for working with large-scale applications, they come at a significant performance cost. We

eviction off the critical path with no hardware changes by overlapping evictions with CPU-to-GPU page migrations. Our evaluation demonstrates that the proposed solution provides an average speedup of 2x over the state-of-the-art page prefetching. We show that our solution increases the batch size by 2.27x and reduces the total number of batches by 51% on average. We also show that the average batch processing time is reduced by 27%. **Problem Statement and Research Objectives** UVM provides a coherent view of a single virtual address space between CPUs and GPUs with

the number of batches by supporting CPU-like thread block context switching, and (2) takes page

automatic data migration via demand paging. • While the feature sounds promising, in reality, the benefit comes with a non-negligible performance cost. • The goal of this work is to support the efficient execution of large-scale irregular applications, such

#### as graph computing workloads, in the UVM model. **Previous Study**

- Recently, Li et al. proposed a memory management framework, called eviction-throttling-compression
- (ETC), to improve GPU performance under memory oversubscription. → However, for many large-scale, irregular applications, we found that the ETC framework is ineffective. Since irregular applications access a large number of pages within a short period of time,
  - predicting correct timing is not trivial. For this to be effective, the working set size has to be reduced when GPU cores are throttled<sup>T1</sup>. • This is the case for most regular workloads.

### the memory pages are shared across GPU cores, and thus, memory-aware throttling is not effective in reducing the working set size.

- **Thread Concurrency in GPUs** 
  - GPU shader core, such as NVIDIA Streaming Multiprocessor (SM), AMD Compute Unit (CU), Or Intel Execution Unit (EU), provides hardware resources that are required to keep the contexts of multiple
  - threads without doing conventional context switching. For example, in NVIDIA GPUs, the maximum concurrency is capped by the maximum

(e.g., 64k 32-bit registers), and the maximum number of registers per thread (e.g., 255),

■ To accelerate this, translation lookaside buffers (TLBs) are adopted from CPUs and

1. Requiring a commensurate number of translations → highly threaded page table

2. A multilevel page table requires many memory accesses to translate a single address

# Virtual Memory

#### Demand Paging Handling A fault

among others.

optimized for GPUs.

→ page walk cache

immediately.

2

walker

GPU Runtime Fault Handling | Page A A fault GPU Runtime Fault Handling | Page B B fault **GPU Runtime Fault Handling** C fault GPU Runtime Fault Handling Page D Handling B, C faults Handling D fault

**Fault Handling Time** 

**Batch Processing Time Figure 2.** Overview of how GPU page faults are handled by the GPU runtime. o GPU runtime fault handling time: To handle a multitude of page faults efficiently, the GPU

Migration Time

addresses (to accelerate the page table walks) and the analysis of page addresses to insert page prefetching requests. o Batch processing time: The time between the beginning of a batch's processing and the migration of the last page.

When batch processing ends, the GPU runtime checks whether there are waiting page faults (pages B and C in the figure). Then, the GPU runtime begins to handle them

This preprocessing includes sorting the page faults in ascending order of page

① Note **Prior work**<sup>2</sup> reports that page fault handling latency ranges from 20µs to 50µs, but these numbers are conservative and can be worse depending on the applications and systems.

Page A

**Figure 4.** Overview of how and when GPU runtime evicts a page from GPU memory, and why it is on the critical path.

3 Begins page A migration after page table for page X is updated and the frame is freed.

2 Update page table for

page X and free the frame.

Page Y

Page B

Allocation Eviction

# 1 Fails to allocate page A.

new page

Proposed Method

1. Thread Oversubscription (TO)

(a) Baseline

Thread

**Oversubscription** | Fault Handling | Page A

Context switching

between TB1 and TB2

2. Unnecessary serialization

Page evictions introduce unnecessary serialization in page migrations.

Fault Handling

Begins page X eviction reactively.

A,B fault

• (Only up to 64 warps T5 (or 2048 threads) can concurrently run in SM) + (A warp is stalled

TB2 D fault

handle an additional page fault for page D.

through the context handler.

premature eviction<sup>T4</sup> occurs.

• a CPU-like thread block context switching technique, to effectively amortize the GPU runtime fault handling time by increasing the batch size (i.e., the number of page faults handled together). once it generates a page fault ) = ( it does not take much time before the GPU becomes crippled due to lack of runnable warps ) o In the presence of page migrations between CPU and GPU memory, increasing thread concurrency is beneficial despite the expensive context switching overhead. TB1 accesses page A, B, C A B C D fault TB2 accesses page D Fault Handling | Page A | Fault Handling Fault Handling | Page D Context switch in TB2

Fault Handling

Page B | Page C

Context switching

between TB2 and TB1

Figure 7. Overview of how thread oversubscription can increase the batch size. TB is short for thread block.

The GPU runtime fault handling time for the second batch is slightly increased to

Saved Cycles

1. We employ an **additional mapping table** so that different *Virtual Warp IDs (VWIs)*<sup>T3</sup> can access the same set of register files when they are context switched. 2. We extend the operation performed by the Virtual Thread Controller (VTC) 12. Baseline VT only stores the per-thread block state information in the shared memory

3. We dynamically control the degree of thread oversubscription based on the rate at which

We extend this operation to store register files as well.

2. Unobtrusive Eviction (UE) to take GPU page evictions off the critical path with no hardware changes based on the idea of overlapping page evictions with CPU-to-GPU page migrations. Allocation Eviction Begin page A and B migration without any delay. A,B fault Fault Handling Page B Page A

**Figure 10.** Overview of how unobtrusive eviction works.

2. unlimited : the performance of a GPU with unlimited memory, where no page evictions occur.

3. ideal eviction: the performance of a GPU with an instant page eviction capability (=

Update page table for

AVERAGE

page X and free the frame.

Page Y

1 Initiate page X eviction proactively.

At the same time, page Y can be evicted using bidirectional transfers.

1. baseline: the performance of a GPU with 50% memory oversubscription

■ BASELINE ■ IDEAL EVICTION

**Figure 8.** Performance of a GPU with 50% memory oversubscription compared to a GPU with unlimited memory, and

how the performance changes with ideal eviction.

Bottom-half ISR

**CPU Memory** 

There is an opportunity to reduce the page migration time itself.

overhead of eviction is 0)

8.0 0.6 0.4 0.2 0

Performance Normalized to Unlimited Memory

bidirectional transfers afterwards.

We use **MacSim**<sup>4</sup>, a cycle-level microarchitecture simulator. We modify the simulator to support virtual memory, demand paging, and the Virtual Thread (VT)<sup>3</sup>. 2. Workloads

We select 11 workloads from the **GraphBIG**<sup>5</sup> benchmark suite.

for which we include five different implementations

the flow of information in a graph.

data-warpcentric (DWC) topological-atomic (TA) topological-frontier (TF)

 topological-thread-centric (TTC) topological-warpcentric (TWC).

Figure 11. Performance comparison among baselines with the state-of-the-art page prefetching [53] with and without PCIe compression, eviction-throttling-compression (ETC) [29], and our proposed mechanisms (thread oversubscription is denoted as TO, and unobtrusive eviction is denoted as UE), normalized to the baseline. **■** BASELINE **■** THREAD-OVERSUBSCRIPTION 400% 100% 300% Relative Number o Relative Ba 50% 200%

**KORE** 

gCDT( C.T.

■BASELINE ■TO ■TO+UE

**Figure 12.** Total number of batches.

30% 25%

20%

15%

10%

- https://en.wikipedia.org/wiki/Dynamic\_frequency\_scaling thread block is swapped out.4
- Guo, and Jun Yang. 2019. "A Framework for Memory Oversubscription Management in Graphics Processing Units." In Proceedings of the International Conference on Architectural Support for
- 2. [53] Tianhao Zheng, David Nellans, Arslan Zulfiqar, Mark Stephenson, and Stephen W. Keckler. 2016. "Towards High Performance Paged Memory for GPUs." In Proceedings of the International Symposium on High Performance Computer Architecture (HPCA).4
- Distribution 5% 0% 15MB 10MB 20MB 25MB 30MB 35MB 40MB 45MB **50MB** 55MB 60MB 65MB Batch Size (MB)
  - 4. Premature eviction: It occurs when a page is evicted earlier than it should be, and a page fault is generated for the page again by the GPU. 5. Warp: the primary execution unit in GPUs. It is a collection of scalar threads (e.g., 32 in NVIDIA GPUs)
  - by the chip.4
    - that run in a single-instruction multiple-thread (SIMT) fashion. 6. TLP(Thread Level Parallelism) 7. ISR(Interrupt Service Routines) 1. [29] Chen Li, Rachata Ausavarungnirun, Christopher J. Rossbach, Youtao Zhang, Onur Mutlu, Yang
      - Programming Languages and Operating Systems (ASPLOS).4 https://doi.org/10.1145/3297858.3304044
    - 3. [52] M. K. Yoon, K. Kim, S. Lee, W. W. Ro, and M. Annavaram. 2016. "Virtual Thread: Maximizing Thread-Level Parallelism beyond GPU Scheduling Limit." In Proceedings of the International Symposium on

However, this is not the case for many large-scale, irregular applications because most of

number of threads and thread blocks (e.g., 2048 and 32, respectively), the register file size

**Background** 

**Unified Virtual Memory in GPUs** To translate a virtual address into a physical address, the GPU performs a page table walk.

runtime preprocesses the page faults before performing page table walks.

1. Batch processing time The batch processing time is measured to be in the range of 223µs to 553µs with a median of 313µs, of which, GPU runtime fault handling accounts for an average of 46.69% of the time (measured to be in the range of 50µs to 430µs with a median of 140µs). To amortize the GPU runtime fault handling time, it can be attained by increasing the batch size (i.e., the number of page faults handled together in a batch).

page evictions and new page allocations are serialized in modern GPUs to prevent the new pages from overwriting the evicted pages. alloc\_root\_chunk(): The physical memory allocator in the GPU runtime tries to allocate a pick\_and\_evict\_root\_chunk(): If it failed, page eviction is requested o chunk start eviction(): Once victim is selected, its eviction flag is set. evict\_root\_chunk(): The eviction begins.

We develop thread oversubscription, a GPU virtualization technique. We utilize the Virtual Thread (VT)<sup>3</sup> as our baseline architecture for GPU virtualization. → we extend VT in three ways.

**Evaluation and Results** 1. Simulator

 data-thread-centric (DTC) topological-thread-centric (TTC). KCORE(K-core decomposition) partitions a graph into layers from external to more central vertices. SSSP(Single-Source Shortest Path) finds the shortest path from the given source to each vertex, for which we include a topological-warp-centric (TWC) implementation. PR(Page Rank) is an algorithm that evaluates the importance of web pages.

ETC<sup>1</sup>

3.0 2.5 2.0 1.5 1.0 0.5 0.0

25% 0%

2.5

2.0

1.5

1.0 0.5

time normarlized to baseline Average batch processing Figure 14. Average batch processing time.

**Notes** 

Terminology

https://doi.org/10.1109/HPCA.2016.7446077 Framework User Guide."4

Computer Architecture (ISCA).4 https://doi.org/10.1109/ISCA.2016.59

https://scholar.google.co.kr/scholar?oi=bibs&cluster=12961039068837708505&btnl=1&hl=ko https://doi.org/10.1145/2807591.2807626

Hyojong Kim, and Ramyad Hadidi. 2012. "MacSim: A CPU-GPU Heterogeneous Simulation 5. [37] Lifeng Nai, Yinglong Xia, Ilie G. Tanase, Hyesoon Kim, and ChingYung Lin. 2015. "GraphBIG: Understanding Graph Computing in the Context of Industrial Solutions." In International Conference for High Performance Computing, Networking, Storage and Analysis (SC).4

4. [27] Hyesoon Kim, Jaekyu Lee, Nagesh B. Lakshminarayana, Jaewoong Sim, Jieun Lim, Tri Pho,

Allocate additional thread blocks SM **GPU Runtime** Thread Inactive **GPU Hardware** Premature Eviction Rates 2 Context switch if active block is stalled Block Status Table Context Handler 3 Context switch not allowed Virtual Thread Controller **Figure 6.** Thread oversubscription scheme.

baseline vs. unlimited: average performance loss of 46% in baseline. baseline VS. ideal eviction: average performance improvement of 16% in ideal eviction. Our goal is to devise a mechanism that **exploits bidirectional transfers** without violating the serialization requirement. • The key idea is to preemptively initiate a single page ��s eviction and enable pipelined o To perform this preemptive eviction promptly at the beginning of batch processing, we modify the GPU runtime and add a new GPU memory status tracker. **GPU** Runtime Raise a page fault interrupt Top-half ISR

> 2 Preemptive Eviction Request 4.1. Preprocess page fault group

Preemptive Eviction

6 Bidirectional Migrations

Figure 9. Unobtrusive eviction scheme.

BC(Betweenness Centrality) is an algorithm that detects the amount of influence a node has over

Graph traversal(BFS(Breadth First Search) is the most fundamental operation of graph computing,

GC(Graph Coloring) performs the assignment of labels or colors to the graph elements (i.e., vertices

or edges) subject to certain constraints, for which we include two different implementations

4.2. Perform CPU-side page table walks 4.3. Schedule page migrations

**GPU** MMU

**GPU Memory** 

3. Performance Comparision BASELINE<sup>2</sup> **■** BASELINE ■ BASELINE with PCIe Compression ■TO ■UE ■TO+UE

> · GCDT GCTY \*CO&

■ THREAD-OVERSUBSCRIPTION

Figure 13. Average batch sizes.

**Figure 15.** Premature eviction comparison.

95%

90%

85%

**■** BASELINE

**Figure 16.** Batch size comparison.

remature Eviction

THREAD-OVERSUBSCRIPTION

80%

60%

40%

20%

1. Dynamic frequency scaling (also known as CPU throttling): a power management technique in computer architecture whereby the frequency of a microprocessor can be automatically adjusted "on the fly" depending on the actual needs, to conserve power and reduce the amount of heat generated 2. VTC(Virtual Thread Controller): It keeps track of the state of all thread blocks in order to determine which thread blocks can be brought back from the inactive to an active state, or vice versa, when a 3. VWI(Virtual Warp ID): It is a unique warp identifier across all the assigned warps to an SM, including both active and inactive thread blocks. Only when a thread block finishes execution are its VWIs released and reused for another thread block.4