

UG-2864ASYCG01 UG-2864ASOCG01

**Evaluation Kit User Guide** 

Writer: James Wang

Email: james\_wang@univision.com.tw

**Version: Preliminary** 



## Contents

| 1. REVISION HISTORY                            | 3  |
|------------------------------------------------|----|
| 2. EVK Schematic                               | 4  |
| 3. Symbol define                               | 5  |
| 4. TIMMING CHARACTERISTICS                     | 6  |
| 4.1 80-Series MPU parallel Interface           | 6  |
| 4.2 6800-Series MPU parallel Interface         | 8  |
| 4.3 SPI Interface                              | 9  |
| 5. EVK use introduction                        | 10 |
| 6.Power down and Power up Sequence             | 12 |
| 7. How touseSSD1305module                      | 13 |
| 7.1 Initial Step Flow                          | 14 |
| 7.2 RD recommend Initial Code for 80 Interface | 14 |
| 7.2.1 Sub Function for 80 Interface            | 14 |



# 1. REVISION HISTORY

| Date       | Page | Contents    | Version         |
|------------|------|-------------|-----------------|
| 2007/11/28 |      | Preliminary | Preliminary 0.0 |
|            |      |             |                 |
|            |      |             |                 |
|            |      |             |                 |
|            |      |             |                 |
|            |      |             |                 |
|            |      |             |                 |
|            |      |             |                 |
|            |      |             |                 |
|            |      |             |                 |



## 2. EVK Schematic



# Univision

## 悠景科技股份有限公司

#### 3. Symbol define

VCC: Power supply for panel driving voltage.

**VSS**: This is ground pin.

**VDD**: Power supply for core logic operation.

VDDIO: Power supply for interface logic level.

BS0~BS2: MUC bus interface selection pin(BS0 pulled LOW in internal).

CS: This pin is chip select input(active LOW).

RES: This pin is reset signal input(active LOW).

D/C: This is DATA/COMMAND control pin. When it is Pulled HIGH, the data at D[0 $\sim$ 7] is treated as data. When it is pulled LOW, the data at D[0 $\sim$ 7] will be transferred to the command register.

In I2C mode, this pin acts as SA0 for slave address select.

R/W: This is read/write control input pin connecting to the MCU interface.

When interface to a 6800-series microprocessor, Read mode will be carried out when this pin is pulled HIGH and write mode when low.

When interface to an 8080-microprocessor, this pin when be the data Write input.

When serial interface is selected, this pin must be connected to Vss.

E/RD: When interface to a 6800-series microprocessor, this pin will be used as the Enable(E) signal.

When interface to an 8080-microprocessor, this pin receives the Read(RD#)signal.

D0~D7: These are 8-bit bi-directional data bus to be connected to the microprocessor's data bus.

When serial interface mode is selected, D0(SCLK) will be the serial clock input,D1(SDIN) will be the serial data input,D2 should be left opened.

When I2C mode is selected, D1(SDAin) AND D2(SDAout) should be tied together, D0(SCL) is the I2Cclock input

IREF: This is segment output current reference pin.

VCOMH: This pin for COM signal deselected level voltage.



## **4.TIMMING CHARACTERISTICS**

#### 4.1 80-Series MPU parallel Interface

#### WRITE CHARACTERISTICS



Figure 1 80-Series MPU parallel Interface Write Timing Diagram

(VDD = 2.8V, Ta = 25 °C) Symbol Parameter Conditions Related Pins MIN TYP MAX Unit WRB 100 tcyc Write cycle time ns Address and Select setup time 0 t<sub>cads</sub> CSB,A0 ns 0 Address and Select hold time t<sub>cadh</sub> 50 Address setup time twads Α0 ns Address hold time 20 twadh Select setup time 10 tows CSB ns Select hold time 10 t<sub>cwh</sub> WRB Write Low pulse width 30 t<sub>wrbi</sub> ns Select High pulse width CSB 10 -ns t<sub>csbh</sub> Data setup time 10 twats D15 to D0 ns Data hold time 20 t<sub>wath</sub>

**Table 1 80-Series MPU parallel Interface Write Timing Characteristics** 



#### READ CHARACTERISTICS



Figure 2 80-Series MPU parallel Interface Read Timing Diagram

| Symbol                                 | Parameter                                                     | Conditions | Related Pins | MIN      | TYP | MAX | Unit |
|----------------------------------------|---------------------------------------------------------------|------------|--------------|----------|-----|-----|------|
| t <sub>cyc</sub>                       | Read cycle time                                               | -          | RDB          | 500      | -   | -   | ns   |
| t <sub>cads</sub><br>t <sub>cadh</sub> | Address and Select setup time<br>Address and Select hold time | -          | CSB,A0       | 0        | -   | -   | ns   |
| t <sub>rads</sub><br>t <sub>radh</sub> | Address setup time<br>Address hold time                       | -          | A0           | 50<br>20 | -   | -   | ns   |
| t <sub>crs</sub><br>t <sub>crh</sub>   | Select setup time<br>Select hold time                         | -          | CSB          | 10<br>10 | -   | -   | ns   |
| t <sub>rdbl</sub>                      | Read Low pulse width                                          | -          | RDB          | 250      | -   | -   | ns   |
| t <sub>csbh</sub>                      | Select High pulse width                                       | -          | CSB          | 10       | -   | -   | ns   |
| t <sub>rata</sub><br>t <sub>rath</sub> | Data output delay time<br>Data output hold time               | CL = 100pF | D15 to D0    | -<br>5   | -   | 200 | ns   |

Table 2 80-Series MPU parallel Interface Read Timing Characteristics



#### 4.2 6800-Series MPU parallel Interface

#### PARALLEL INTERFACE CHARACTERISTICS (6800-SERIES MPU)



Figure 3 68-Series MPU parallel Interface Write Timing Diagram

(Vss=0V, VDD=2.8V, Ta = 25°C) Conditions Related Pins MAX Symbol Parameter MIN TYP Unit Chip select setup time 10 tcsw68 CSB ns Chip select hold time t<sub>CSF68</sub> 10 Address setup time Α0 50 tases ns Address hold time t<sub>AH68</sub> RW 20 Write cycle time 160 tcyws8 Write High Time Ε 40 tpwnw68 ns Write Low Time t<sub>PWLW68</sub> 90 Read cycle time (Parameter read) 160 t<sub>CYR68</sub> Read High (Parameter read) Ε tpwhr68 40 ns Read Low (Parameter read) 90 tpwLR68 450 Read cycle time (Data read) t<sub>CYR68</sub> Read High (Data read) Ε 355 ns tpw+R68 Read Low (Data read) 90 t<sub>PWLR68</sub> 10 Data setup time t<sub>DS68</sub> ns Data hold time t<sub>DH68</sub> 20 D15 to D0 Data output access time 40  $t_{DOA68}$ CL = 30pFns toop68 Data output disable time 40 80

**Table 3 68-Series MPU parallel Interface Write Timing Characteristics** 



#### 4.3 SPI Interface

#### SERIAL INTERFACE CHARACTERISTICS



Figure 4 Serial peripheral interface Timing Diagram

(Vss=0V, VDD=2.8V, Ta = 25°C)

| Symbol                                                   | Parameter                                                                       | Conditions | Related Pins | MIN             | TYP         | MAX         | Unit |
|----------------------------------------------------------|---------------------------------------------------------------------------------|------------|--------------|-----------------|-------------|-------------|------|
| tcys<br>t <sub>WHS</sub><br>t <sub>WLS</sub>             | Serial clock cycle<br>High pulse width<br>Low pulse width                       | -          | SCLK         | 160<br>60<br>60 | -           | -           | ns   |
| toss<br>tons                                             | Data setup time<br>Data hold time                                               |            | SID (D1)     | 60<br>60        | -           | -           | ns   |
| t <sub>css</sub><br>t <sub>chs</sub><br>t <sub>chw</sub> | Chip select setup time<br>Chip select hold time<br>Chip select high pulse width | -          | CSB          | 60<br>65<br>45  | -<br>-<br>- | -<br>-<br>- | ns   |
| tscc                                                     | SCLK to Chip select                                                             | -          | SCLK, CSB    | 20              | -           | -           | ns   |

**Table 4 Serial peripheral interface Timing Characteristics** 



## **5.EVK** use introduction



Figure 5 EVK PCB and OLED Module

UG-2864ASYCG01 is COG type module, please refer to Fig5, Fig6.User can use leading wire to connect EVK with customer's system. The example shows as Fig7.



Figure 6 The combination of the module and EVK





Fig 7 EVK with test platform

Note 1: It is OLED high voltage supply.

Note 2: It is logic voltage supply.

Note 3: Those are leading wire connect to control board. Those are data pin.(D0-D7)

Note 4: Those are leading wire connect to control board. Those are control pin.

(DC, CS, RD, WR, RES)

# Univision

# 悠景科技股份有限公司

## 6. Power down and Power up Sequence

To protect OLED panel and extend the panel lifetime, the driver IC power up/down routine should include a delay period between high voltage and low voltage power sources during turn on/off. Such that panel has enough time to charge up or discharge before/after operation.

### **Power up Sequence:**

- 1. Power up  $V_{DD}$
- 2. Send Display off command
- 3. Driver IC Initial Setting
- 4. Clear Screen
- 5. Power up V<sub>DDH</sub>
- 6. Delay 100ms (when V<sub>DD</sub> is stable)
- 7. Send Display on command



#### **Power down Sequence:**

- 1. Send Display off command
- 2. Power down V<sub>DDH</sub>
- 3. Delay 100ms (when  $V_{DDH}$  is reach 0 and panel is completely discharges)
- 4. Power down  $V_{DD}$





#### 7. How to use SSD1305 module

### 7.1 Initial Step Flow





```
7.2 RD recommends Initial Code:
```

```
void initial()
{
write_command(0xae);//(display on)
write_command(0x00);//set low column address
write command(0x10);//set high column address
write_command(0x40);//(display start set)
write_command(0x2e);//(stop horzontal scroll)
write_command(0xb0);//(page address)
write_command(0x81);//(set contrast control register)
write command(0x7f);
write_command(0xa1);//(set segment re-map)
write_command(0xa4);//(normal display mode)
write_command(0xa6);//(set normal/inverse display)
write_command(0xa8);//(set multiplex ratio)
write_command(0x3f);
write_command(0xd3);//(set display offset)
write_command(0x00);
write_command(0xad);//(set dc-dc on/off)
write_command(0x8e);//
write_command(0xc8);//(set com output scan direction)
write_command(0xd5);//(set display clock divide ratio/oscillator/frequency)
write command(0xf0);//
write_command(0xd8);//(set area color mode on/off & low power display mode )
write_command(0x05);//
write_command(0xd9);//(set pre-charge period)
write_command(0xc2);
write_command(0xda);//(set com pins hardware configuration)
write_command(0x12);
write_command(0xdb);//(set vcom deselect level)
write command(0x08);
write_command(0xaf);//(display on)
}
WRITE DATA & COMMAND SUB FUNCTION
void write command(unsigned char aa)
{
IOCLR = 0x000000ff;
IOSET = RD IN;//RD=1
```

# Univision

# 悠景科技股份有限公司

```
IOCLR = DC_IN;//DC=0
IOCLR = CS_IN;//CS=0
IOCLR = WR_IN;//WR=0
IOSET = aa;//----input command
IOSET = WR_IN;//WR=1
IOSET = CS_IN;//CS=1
IOCLR = RD_IN;
}
void write_data(unsigned char bb)
{
IOCLR = 0x000000ff;
IOSET = RD_IN;//RD=1
IOSET = DC_IN;//DC=1
IOCLR = CS_IN;//CS=0
IOCLR = WR_IN;//WR=0
IOSET = bb; //----input data
IOSET = WR_IN;//WR=1
IOSET = CS_IN;//CS=1
}
```

Note: RD recommends Initial code and sub function for 8080 series CPU interface.