

## DCS Lab 6 Pattern

葉曜銘

# Purpose

Learn how to write a pattern to test your design.

### Lab06

- Run the command below to get files for this lab.
  - tar -xvf ~dcsTA01/Lab06.tar

## Design vs. Testbench vs. Pattern





## Always Block vs. Initial Block

```
always_ff @ (posedge clk or negedge rst_n) begin
    if(!rst n) begin
        time cs <= 'b0;
        out valid cs <= 'b0;
    end
    else begin
        time cs <= time ns;</pre>
        out valid cs <= out valid ns;
    end
end
always_comb begin
    if(in_valid) time_ns = in_time;
    else if(time_cs == 'b0) time_ns = 'd0;
    else time_ns = time_cs - 'd1;
end
```

```
initial begin
    clk = 'b0;
    rst n = 'b1;
    in valid = 'b0;
    card = 'bx;
    #(10) check_reset;
    repeat(3) @(negedge clk);
    for(int i = 0; i < PATNUM; i++) begin</pre>
        input task;
        check ans;
        $display("\033[0;32mPASS PATTERN NO.%3d \033[m", i);
        repeat(($urandom % 3) + 3) @(negedge clk);
    end
    YOU PASS task;
    $finish;
```

Timer for this Lab

Pattern for Lab03

# Timer.sv (TA has written.)

#### THIS IS NOT WHAT YOU SHOULD DO FOR THIS LAB!!!

| Input Signal | Bit Width | Definition                     |
|--------------|-----------|--------------------------------|
| clk          | 1         | Clock.                         |
| rst_n        | 1         | Asynchronous active-low reset. |
| in_valid     | 1         | High when input is valid.      |
| in_time      | 4         | Start time for the timer.      |

| Output Signal | Bit Width | Definition                                                                      |
|---------------|-----------|---------------------------------------------------------------------------------|
| out_time      | 4         | Current time of the timer. Should be reset when rst_n is low.                   |
| out_finish    | 1         | High for one cycle when the timer finishes.  Should be reset when rst_n is low. |

#### PATTERN.sv

• 00\_TESTBED/PATTERN.sv

| Input Signal | Bit Width | Definition                                  |
|--------------|-----------|---------------------------------------------|
| out_time     | 4         | Current time of the timer.                  |
| out_finish   | 1         | High for one cycle when the timer finishes. |

| Output Signal | Bit Width | Definition                     |
|---------------|-----------|--------------------------------|
| clk           | 1         | Clock.                         |
| rst_n         | 1         | Asynchronous active-low reset. |
| in_valid      | 1         | High when input is valid.      |
| in_time       | 4         | Start time for the timer.      |

#### Timer.sv

THIS IS NOT WHAT YOU SHOULD DO FOR THIS LAB!!!



# Specifications

| Error code | Description                                                          |
|------------|----------------------------------------------------------------------|
| 0          | Outputs should be reset to zero when rst_n is low.                   |
| 1          | out_finish should be low before timer finishes.                      |
| 2          | out_time is incorrect.                                               |
| 3          | out_finish should be high when timer finishes.                       |
| 4          | out_finish should be high for only one cycle. (after timer finishes) |



YOU FAIL!!! ERROR\_0 Outputs should be reset to zero when rst\_n is low.



YOU FAIL!!!

ERROR\_1
out\_finish should be low before timer finishes.



YOU FAIL!!!
ERROR\_2
out\_time is incorrect.



YOU FAIL!!!

ERROR\_3
out\_finish should be high when timer finishes.



Report this error if out\_finish is still 1 at the second cycle after out\_time reaches 0.

YOU FAIL!!!
ERROR\_4
out\_finish should be high for only one cycle.

#### Rules for Pattern

- 1. You should reset the design before testing patterns.
- 2. You should not provide a new pattern until the next cycle after the previous pattern finishes (out\_finish is high).
- You should call the task "fail(error code)" provided by TA when you detect an error, and call the task "YOU\_PASS\_task" if the design has no error.
- 4. You should not print anything (\$display, \$write, etc.) on screen except what is mentioned in "fail" and "YOU\_PASS\_task" tasks.

```
if(out_finish !== 'b0 || out_time !== 'b0) fail(0);
YOU_PASS_task;
```

# File Usage

- You should modify and submit the file 00\_TESTBED/PATTERN.sv instead of 01\_RTL/Timer.sv.
- You should not modify or remove the tasks, "fail" and "YOU\_PASS\_task" in PATTERN.sv
- In 01\_RTL directory:
  - Run 01\_run for correct design. (Timer.sv)
  - Run 01\_run\_x for design with error code x. (Timer\_x.sv)
- There will be hidden cases for demo!

- 01\_run
- 01\_run\_0
- 01\_run\_1 01\_run\_2
- 01 run 3
- 01\_run\_4
- 09\_clean\_up
- 🔊 filelist.f
- filelist\_0.f
- filelist\_1.f
- filelist\_2.f
- 🔊 filelist\_3.f
- filelist\_4.f
- PATTERN.sv
- TESTBED.sv
- TESTBED\_0.sv
- TESTBED\_1.sv
- TESTBED 2.sv
- ▶ TESTBED\_3.sv
- TESTBED\_4.sv
- Timer.sv
- Timer\_0.sv
- Timer\_1.sv
- Timer 2.sv
- Timer 3.sv
- Timer\_4.sv

#### Hidden Cases Release

- There is one hidden case for each error.
- The environment with hidden cases will be released after the result of 1st demo is announced. You can get it with:

tar -xvf ~dcsTA01/Lab06\_hid.tar

 To run a hidden case, you can use the command below in Lab06\_hid/01\_RTL directory:

./01\_run\_x\_hid (x is the error code.)

# **Grading Policy**

- Successfully distinguish correct design and every faulty design (print the message on screen): 100%
- Demo 2 打7折

## Upload

- 請將Lab06/00\_TESTBED裡的PATTERN.sv依以下命名規則重新命名後上傳至E3
- 命名規則:PATTERN\_dcsxxx.sv,xxx為工作站帳號號碼
- 命名錯誤扣5分!!!
- Deadline:
  - Demo 1: 4/17 17:25
  - Demo 2: 4/17 23:59