

## Lab04 Synchronous FIFO

賴奕翔

#### Purpose

- Be familiar with Verilog syntax
  - Avoid multiple-driven
  - Separate sequential and combinational block
- Be familiar with circuit specification
  - Output data should be strictly RESET !!!
- Sequential circuit
- Synchronous FIFO

- A synchronous FIFO (First-In, First-Out) is a commonly used digital circuit for buffering and transferring data in sequential order
  - It is particularly useful when the producer and consumer operate at inconsistent processing rate
- "Synchronous" means that read and write operations are controlled by the same clock signal



- In this lab, assume the FIFO has a depth of 10
  - The FIFO can buffer up to 10 data entries, each data entry is an 8-bit integer

Blue signal: circuit input Red signal: circuit output



- Read operation: When "read\_valid" signal is high
  - If the FIFO is empty, the output should be
    - read\_success = 0, read\_empty = 1, read\_data = 0
  - Otherwise, the first data entry is removed from FIFO, and the output should be
    - read\_success = 1, read\_empty = 0, read\_data = the first data in FIFO
- When "read\_valid" signal is low, all read-related output should be reset to zero



- Write operation: When "write\_valid" signal is high
  - If the FIFO is full (it already contains 10 data entries), the output should be
    - write\_success = 0, write\_full = 1
  - Otherwise, the "write\_data" is written into the FIFO, and the output should be
    - write\_success = 1, write\_full = 0
- When "write\_valid" signal is low, all write-related output should be reset to zero



- When both "read\_valid" and "write\_valid" are high in the same cycle
  - The FIFO should perform the read operation first, then perform the write operation



## Hint: Shift Register



# Specification

## • Fifo.sv \_

| Input Signal | Bit Width | Definition                           |
|--------------|-----------|--------------------------------------|
| clk          | 1         | Clock                                |
| rst_n        | 1         | Asynchronous active-low reset        |
| read_valid   | 1         | High when there is read request      |
| write_valid  | 1         | High when there is write request     |
| write_data   | 8         | The data to be written into the FIFO |

| Output Signal | Bit Width | Definition                              |
|---------------|-----------|-----------------------------------------|
| read_data     | 8         | The first data read out from FIFO       |
| read_success  | 1         | High when read operation is successful  |
| read_empty    | 1         | High when empty FIFO is read            |
| write_success | 1         | High when write operation is successful |
| write_full    | 1         | High when full FIFO is written          |

• Cycle 1



"write\_valid" is high: write data 4 into the FIFO

"write\_success"  $\rightarrow$  1

"write\_full"  $\rightarrow$  0



• Cycle 2



"read\_valid" is high: read data out from FIFO

"read\_data"  $\rightarrow$  4

"read\_success" → 1

"read\_empty"  $\rightarrow$  0



• Cycle 3



"read\_valid" and "write\_valid" are both high: read first

"read\_data" → 0 (the FIFO is empty)

"read\_success" → 0

"read\_empty"  $\rightarrow$  1



• Cycle 3





Then write data 142 into the FIFO

"write\_success" → 1
"write\_full" → 0



• Cycle 415



"write valid" is high but the FIFO is already full:

"write\_success" → 0

"write\_full"  $\rightarrow$  1

and discard the written data 237





Note all output should be reset to 0 at the negative edge of rst\_n When "read\_valid" is low, all read-related output should be reset to 0 When "write\_valid" is low, all write\_related output should be reset to 0

#### Directory

- 00\_TESTBED
  - TESTBED.sv
  - PATTERN.sv
- 01\_RTL
  - 01\_run
  - 09\_clean\_up
  - Fifo.sv
- 02\_SYN
  - 01\_run\_dc
  - 09\_clean\_up
- 03\_GATE
  - 01\_run
  - 09\_clean\_up

#### Command

- tar -xvf ~dcsTA01/Lab04.tar
- cd Lab04/01\_RTL/

### **Grading Policy**

- Pass the RTL & Synthesis & Gate-level simulation: 100%
  - − 合成結果: (不能有Error \ Timing report slack met \ 不能有Latch)
- Demo2 打7折

#### Upload

- 請將Lab04/01\_RTL裡的Fifo.sv依以下命名規則重新命名後上傳至E3
- 命名規則:Fifo\_dcsxxx.sv,xxx為工作站帳號號碼
- 命名錯誤扣5分!!!
- Deadline:
  - Demo 1: 3/20 17:25
  - Demo 2: 3/20 23:59