



## **VMIPS**







### VMIPS ISA

- Vector-Vector (VV):
   Operations between two vector registers
- Vector-Scalar (VS):
   Operations between a vector register and a scalar value
- Memory operations: Load/store entire vectors or with stride/indexed addressing

| Instruction                   | Operands                         | Function                                                                                                                                                                                                                                                                                    |
|-------------------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADDVV.D<br>ADDVS.D            | V1,V2,V3<br>V1,V2,F0             | Add elements of V2 and V3, then put each result in V1. Add F0 to each element of V2, then put each result in V1.                                                                                                                                                                            |
| SUBVV.D<br>SUBVS.D<br>SUBSV.D | V1,V2,V3<br>V1,V2,F0<br>V1,F0,V2 | Subtract elements of V3 from V2, then put each result in V1. Subtract F0 from elements of V2, then put each result in V1. Subtract elements of V2 from F0, then put each result in V1.                                                                                                      |
| MULVV.D<br>MULVS.D            | V1,V2,V3<br>V1,V2,F0             | Multiply elements of V2 and V3, then put each result in V1.  Multiply each element of V2 by F0, then put each result in V1.                                                                                                                                                                 |
| DIVVV.D<br>DIVVS.D<br>DIVSV.D | V1,V2,V3<br>V1,V2,F0<br>V1,F0,V2 | Divide elements of V2 by V3, then put each result in V1.  Divide elements of V2 by F0, then put each result in V1.  Divide F0 by elements of V2, then put each result in V1.                                                                                                                |
| LV                            | V1,R1                            | Load vector register V1 from memory starting at address R1.                                                                                                                                                                                                                                 |
| SV                            | R1,V1                            | Store vector register V1 into memory starting at address R1.                                                                                                                                                                                                                                |
| LVWS                          | V1,(R1,R2)                       | Load V1 from address at R1 with stride in R2 (i.e., R1 + i × R2).                                                                                                                                                                                                                           |
| SVWS                          | (R1,R2),V1                       | Store V1 to address at R1 with stride in R2 (i.e., R1 + $i \times R2$ ).                                                                                                                                                                                                                    |
| LVI                           | V1,(R1+V2)                       | Load V1 with vector whose elements are at R1 + V2(i) (i.e., V2 is an index).                                                                                                                                                                                                                |
| SVI                           | (R1+V2),V1                       | Store V1 to vector whose elements are at R1 + V2(i) (i.e., V2 is an index).                                                                                                                                                                                                                 |
| CVI                           | V1,R1                            | Create an index vector by storing the values 0, $1 \times R1$ , $2 \times R1$ ,, $63 \times R1$ into V1.                                                                                                                                                                                    |
| SVV.D<br>SVS.D                | V1,V2<br>V1,F0                   | Compare the elements (EQ, NE, GT, LT, GE, LE) in V1 and V2. If condition is true, put a 1 in the corresponding bit vector; otherwise put 0. Put resulting bit vector in vector-mask register (VM). The instruction SVS.D performs the same compare but using a scalar value as one operand. |
| POP                           | R1,VM                            | Count the 1s in vector-mask register VM and store count in R1.                                                                                                                                                                                                                              |
| CVM                           |                                  | Set the vector-mask register to all 1s.                                                                                                                                                                                                                                                     |
| MTC1<br>MFC1                  | VLR,R1<br>R1,VLR                 | Move contents of R1 to vector-length register VL.  Move the contents of vector-length register VL to R1.                                                                                                                                                                                    |
| MVTM<br>MVFM                  | VM,F0<br>F0,VM                   | Move contents of F0 to vector-mask register VM.  Move contents of vector-mask register VM to F0.                                                                                                                                                                                            |





# DAXPY Example

DAXPY:  $Y = a \times X + Y$ 

MIPS (Scalar)

```
;load scalar a
       L.D
                F0,a
               R4, Rx, #512
                              ;last address to load
       DADDIU
               F2,0(Rx)
Loop:
       L.D
                              ;load X[i]
       MUL.D
               F2, F2, F0
                             ;a \times X[i]
       L.D
                F4,0(Ry)
                              ;load Y[i]
       ADD.D
               F4,F4,F2
                              ;a \times X[i] + Y[i]
       S.D
                F4,9(Ry)
                              ;store into Y[i]
                              ;increment index to X
       DADDIU
                Rx,Rx,#8
       DADDIU
                Ry, Ry, #8
                              ;increment index to Y
                              ;compute bound
       DSUBU
                R20, R4, Rx
       BNEZ
                R20, Loop
                              ;check if done
```

#### VMIPS (Vector)

```
F0,a
                  ;load scalar a
L.D
                  ;load vector X
LV
       V1,Rx
MULVS.D V2,V1,F0
                  ;vector-scalar multiply
       V3,Ry
                  ;load vector Y
LV
ADDVV.D V4,V2,V3
                  ;add vectors
       V4,Ry
                  ;store the result
SV
```

Vector code: 6 instructions vs. ~600 for scalar (for 64 elements)

Pipeline stalls occur once per vector instruction rather than once per element





### **Vector Execution Time**

- Convoy approximation
  - **Convoy**: a set of vector instructions that can execute together without structural hazards (resource constraints, dependency, etc.)
  - Chime: the approximate time to execute one convoy
- Chaining
  - Chaining allows a vector operation to start as soon as the individual elements of its vector source operand become available
  - The results from the first functional unit in the chain are "forwarded" to the second functional unit





# Example

```
L.D
        F0,a
                   ;load scalar a
                   ;load vector X
LV
       V1,Rx
                  ;vector-scalar multiply
MULVS.D V2,V1,F0
                  ;load vector Y
LV
       V3,Ry
ADDVV.D V4,V2,V3
                  ;add vectors
SV
       V4,Ry
                   ;store the result
```

- 3 Convoys (single load/store)
  - Convoy 1: LV, MULVS.D (by chaining)
  - Convoy 2: LV, ADDVV.D (by chaining)
  - Convoy 3: SV
- It takes 3 chimes
- For instance, with 64-element vectors, it takes 3 \* 64 = 192 cycles