



### **GPU Terminology**

- GPUs and CPUs do not go back in computer architecture genealogy to a common ancestor; there is no Missing Link that explains both
- The uncommon heritage mentioned above helps explain why GPUs have their own architectural style and their own terminology independent from CPUs





### Program Abstractions

| More descriptive name               | Closest old term outside of GPUs               | Official CUDA/NVIDIA GPU term | Textbook definition                                                                                                                                                |
|-------------------------------------|------------------------------------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vectorizable Loop                   | Vectorizable Loop                              | Grid                          | A vectorizable loop, executed on the GPU, made up of one or more Thread Blocks (bodies of vectorized loop) that can execute in parallel.                           |
| Body of Vectorized<br>Loop          | Body of a (Strip-<br>Mined)<br>Vectorized Loop | Thread Block                  | A vectorized loop executed on a multithreaded SIMD Processor, made up of one or more threads of SIMD instructions. They can communicate via Local Memory.          |
| Sequence of SIMD<br>Lane Operations | One iteration of a Scalar Loop                 | CUDA Thread                   | A vertical cut of a thread of SIMD instructions corresponding to one element executed by one SIMD Lane. Result is stored depending on mask and predicate register. |





## Machine Object

| More descriptive name         | Closest old term outside of GPUs | Official CUDA/NVIDIA GPU term | Textbook definition                                                                                                                                               |
|-------------------------------|----------------------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A Thread of SIMD Instructions | Thread of Vector Instructions    | Warp                          | A traditional thread, but it contains just SIMD instructions that are executed on a multithreaded SIMD Processor. Results stored depending on a per-element mask. |
| SIMD Instruction              | Vector Instruction               | PTX Instruction               | A single SIMD instruction executed across SIMD Lanes.                                                                                                             |





# Processing Hardware

| More descriptive name        | Closest old term outside of GPUs        | Official CUDA/NVIDIA GPU term | Textbook definition                                                                                                                                        |
|------------------------------|-----------------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Multithreaded SIMD Processor | (Multithreaded)<br>Vector Processor     | Streaming<br>Multiprocessor   | A multithreaded SIMD Processor executes threads of SIMD instructions, independent of other SIMD Processors.                                                |
| Thread Block<br>Scheduler    | Scalar Processor                        | Giga Thread Engine            | Assigns multiple Thread Blocks (bodies of vectorized loop) to multithreaded SIMD Processors.                                                               |
| SIMD Thread<br>Scheduler     | Thread scheduler in a Multithreaded CPU | Warp Scheduler                | Hardware unit that schedules and issues threads of SIMD instructions when they are ready to execute; includes a scoreboard to track SIMD Thread execution. |
| SIMD Lane                    | Vector Lane                             | Thread Processor              | A SIMD Lane executes the operations in a thread of SIMD instructions on a single element. Results stored depending on mask.                                |





# Memory Hardware

| More descriptive name  | Closest old term outside of GPUs      | Official CUDA/NVIDIA GPU term | Textbook definition                                                                             |
|------------------------|---------------------------------------|-------------------------------|-------------------------------------------------------------------------------------------------|
| GPU Memory             | Main Memory                           | Global Memory                 | DRAM memory accessible by all multithreaded SIMD Processors in a GPU.                           |
| Private Memory         | Stack or Thread<br>Local Storage (OS) | Local Memory                  | Portion of DRAM memory private to each SIMD Lane.                                               |
| Local Memory           | Local Memory                          | Shared Memory                 | Fast local SRAM for one multithreaded SIMD Processor, unavailable to other SIMD Processors.     |
| SIMD Lane<br>Registers | Vector Lane<br>Registers              | Thread Processor<br>Registers | Registers in a single SIMD Lane allocated across a full thread block (body of vectorized loop). |