

# **Electrical and Computer Engineering**

Computer Design Lab - ENCS4110

# **Serial Communication**

# **Objectives:**

- 1. To be familiar with the USART (RS-232) protocol.
- 2. To be able to transfer data from LPC-PC, PC-LPC and LPC-LPC.
- 3. To test serial communications with virtual serial ports with Keil and Proteus programs tools.

### Introduction

Serial communications is the process of sending data one bit at one time, sequentially, over a communications channel or computer bus. This is in contrast to parallel communications, where all the bits of each symbol are sent together. Serial communications is communications and most computer networks, where the cost of cable and synchronization difficulties makes parallel communications impractical.

Serial computer buses are becoming more common as improved technology enables them to transfer data at higher speeds. Examples of serial communication architectures includes: RS-232, RS-485, Universal Serial Bus (USB), SPI, I2C and others. Serial interfaces have certain advantages over parallel interfaces. The most significant advantage is simpler wiring. In addition, serial interface cables can be longer than parallel interface cables.



### **USART Protocol**

**USART** stands for the Universal Synchronous/Asynchronous Receiver/Transmitter.

- Universal means that it can be used with a wide scope of devices
- > Synchronous devices that communicate with each other require an external synchronization line (the clock).
- Asynchronous The Asynchronous mode (without the common clock) is easier to implement, although it is generally slower than the synchronous. It is also the older way The COM port in the PC uses the UART, therefore it named as UART (without S).
- Receiver/Transmitter means that this device can receive and transmit (send) data simultaneously. It is also called the two-way or full duplex communication.

## **USART Asynchronous Mode**

Asynchronous transmission allows data to be transmitted without the sender having to send a clock signal to the receiver. In the case, the sender and receiver must agree on timing parameters (Baud Rate) prior transmission and special bits are added to each word to synchronize the sending and receiving units. The sender sends a Start bit, 5-8 data bits, an optional parity bit, and 1-2 stop bits.

### **TTL Level**

Most microcontrollers with USART uses TTL (Transistor-transistor Logic) level.



The USART transmits and receives data using standard non-return-to-zero (NRZ) format. As seen in figure below, this mode does not use clock signal, while the data format being transferred is very simple:



Briefly, each data is transferred in the following way:

- In idle state, data line has high logic level (1);
- Each data transmission starts with START bit which is always a zero (0);
- Each data is 8- or 9-bit wide (LSB bit is first transferred); and
- Each data transmission ends with STOP bit which always has logic level which is always a one (1).

# For example Data is H'90' = B'01011010' (LSB bit is first transferred)



Each USART contains a shift register which is the fundamental method of conversion between serial and parallel forms. After waiting a further bit time, the state of the line is sampled and the resulting level clocked into a shift register. After the required number of bit periods for the character length (8,9 bits typically) have elapsed, the contents of the shift register is made available.

#### **RS-232**

The RS-232 standard defines the voltage levels that correspond to logical one and logical zero levels for the data transmission and the control signal lines. Valid signals are plus or minus 3 to 15 volts - the range near zero volts is not a valid RS-232 level.



| Pin | Signal abbreviation | Signal Name     | DTE (PC) |
|-----|---------------------|-----------------|----------|
| 1   | DCD                 | Data Carrier    | In       |
|     |                     | Detect          |          |
| 2   | RXD                 | Receive Data    | In       |
| 3   | TXD                 | Transmit Data   | Out      |
| 4   | DTR                 | Data Terminal   | Out      |
|     |                     | Ready           |          |
| 5   | GDN                 | Signal Ground   | -        |
| 6   | DSR                 | Data Set Ready  | In       |
| 7   | RTS                 | Request to Send | Out      |
| 8   | CTS                 | Clear to Send   | In       |
| 9   | RI                  | Ring Indicator  | In       |

# **UART Programming**

The LPC2138 has two UARTs called UART0 and UART1. The two are identical except that UART1 has some additional functions that make it easier to control a modem. The interface to the outside world is by way of two pins: the transmit pin is TXD0 and the receive pin is RXD0. UART0 has eleven registers which are shown in the table below.

|            | Name  | Description                     | BIT 7               | BIT 6              | BIT 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | BIT 4 | BIT 3 | BIT 2                                 | BIT 1                    | BIT 0                                    | Access | Reset<br>Value | Address                |
|------------|-------|---------------------------------|---------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|---------------------------------------|--------------------------|------------------------------------------|--------|----------------|------------------------|
| 9          | UORBR | Receiver<br>Buffer<br>Register  | MSB                 | MSB READ DATA LSB  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |       |                                       |                          |                                          | RO     | un-<br>defined | 0xE000C000<br>DLAB = 0 |
| arraycolor | U0THR | Transmit<br>Holding<br>Register | MSB                 |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | WRITE | DATA  |                                       |                          | LSB                                      | wo     | NA             | 0xE000C000<br>DLAB = 0 |
| 1          | U0DLL | Divisor Latch<br>LSB            | MSB                 |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |       |                                       |                          | LSB                                      | R/W    | 0x01           | 0xE000C000<br>DLAB = 1 |
|            | UODLM | Divisor Latch<br>MSB            | MSB                 |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |       |                                       |                          | LSB                                      | R/W    | 0              | 0xE000C004<br>DLAB = 1 |
|            | U0IER | Interrupt<br>Enable<br>Register | 0                   | 0                  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0     | 0     | Enable Rx Line<br>Status<br>Interrupt | Enable THRE<br>Interrupt | Enable Rx Data<br>Available<br>Interrupt | R/W    | 0              | 0xE000C004<br>DLAB = 0 |
|            | UOIIR | Interrupt I□<br>Register        | FIFOs E             | Enabled            | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0     | IIR3  | IIR2                                  | IIR1                     | IIR0                                     | RO     | 0x01           | 0xE000C008             |
|            | U0FCR | FIFO<br>Control<br>Register     | Rx Ti               | rigger             | gger Reserved TX Reserved Rese |       |       |                                       |                          | wo                                       | 0      | 0xE000C008     |                        |
|            | U0LCR | Line Control<br>Register        | BLAB                | Set<br>Break       | Stick Parity Even Parity Select Parity Farity Number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       |       | Number<br>of Stop<br>Bits             |                          | Length<br>lect                           | R/W    | 0              | 0xE000C00C             |
|            | U0LSR | Line Status<br>Register         | Rx<br>FIFO<br>Error | TEMT               | THRE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ВІ    | FE    | PE                                    | OE                       | DR                                       | RO     | 0x60           | 0xE000C014             |
|            | UOSCR | Scratch Pad<br>Register         | MSB                 | LSB                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |       |                                       | LSB                      | R/W                                      | 0      | 0xE000C01C     |                        |
|            | U0TER | Transmit<br>Enable              | TxEn                | XEn Reserved [6:0] |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |       |                                       |                          | R/W                                      | 0x80   | 0xE000C030     |                        |

<sup>\*</sup>Reset Value refers to the data stored in used bits only. It does not include reserved bits content.

To use the UART for simple transmission and reception we need to set up the prescaler divider registers (U0DLM and U0DLL), the line control register (U0LCR), pclk (VPBDIV), and the pin select register to enable the UART pins for transmit and receive (PINSELO). The remaining register reset states allow the UART to run.

To transmit data you write the U0 transmit holding register (U0THR) and to receive data you read it from the U0 Receive Buffer Register (U0RBR).

The Line Status Register can be used to determine if the UART has a character to read or if its transmit buffer is empty. Since the processor can read and write much faster than the UART can transmit data, you must always check the bits in these registers to determine the UART status before reading or writing.

## **Line Control Register**

The Line Control Register UOLCR bit description is shown in table 5.2 below. This register is used to determine such things as the number of stop bits, even or odd parity, etc.

| U0LCR | Function                    | Description                                                                                                                         | Reset<br>Value |
|-------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 1:0   | Word Length<br>Select       | 00: 5 bit character length<br>01: 6 bit character length<br>10: 7 bit character length<br>11: 8 bit character length                | 0              |
| 2     | Stop Bit Select             | 0: 1 stop bit<br>1: 2 stop bits (1.5 if UOLCR[1:0]=00)                                                                              | 0              |
| 3     | Parity Enable               | Disable parity generation and checking     Enable parity generation and checking                                                    | 0              |
| 5:4   | Parity Select               | 00: Odd parity 01: Even parity 10: Forced "1" stick parity 11: Forced "0" stick parity                                              | 0              |
| 6     | Break Control               | Disable break transmission     Enable break transmission.     Output pin UART0 TxD is forced to logic 0 when U0LCR6 is active high. | 0              |
| 7     | Divisor Latch<br>Access Bit | Disable access to Divisor Latches     Enable access to Divisor Latches                                                              | 0              |

For our applications in this lab we will have an 8-bit character length, 1 stop bit, disabled parity checking, disabled break control, and we will enable access to the Divisor latches. For example :

# UOLCR = 0x83; //8-bit, 1 stop bit, no parity, enable divisor latch

# **Pin Select Register**

The Pin Function Select (PINSEL) Registers enable you to select which pin functions you would like to use, you need to use one of the three PINSEL registers: PINSELO, PINSEL1 and PINSEL2. Which register you would use depends on which pin you want to modify.

PINSELO contains GPIO pins 0.0 to 0.15

PINSEL1 contains GPIO pins 0.16 to 0.31

PINSEL2 contains GPIO pins 1.16 to 1.31

Each pin of the controller is assigned a 2-bit address from the PINSEL register. For example, P0.0 uses the first two bits in **PINSELO**, P0.1 uses the next two bits, and so on. The whole description is as following:

| PINSEL0 |      |      |      |      |       |      |      |      |      |
|---------|------|------|------|------|-------|------|------|------|------|
| Pin     | 0.15 | 0.14 | 0.13 | 0.12 | 0.11  | 0.10 | 0.9  | 8.0  | 0.7  |
| Bits    | 3130 | 2928 | 2726 | 2524 | 2322  | 2120 | 1918 | 1716 | 1514 |
|         |      |      |      | PII  | NSEL1 |      |      |      |      |
| Pin     | 0.31 | 0.30 | 0.29 | 0.28 | 0.27  | 0.26 | 0.25 | 0.24 | 0.23 |
| Bits    | 3130 | 2928 | 2726 | 2524 | 2322  | 2120 | 1918 | 1716 | 1514 |
| PINSEL2 |      |      |      |      |       |      |      |      |      |
| Pin     | 1.31 | 1.30 | 1.29 | 1.28 | 1.27  | 1.26 | 1.25 | 1.24 | 1.23 |
| Bits    | 3130 | 2928 | 2726 | 2524 | 2322  | 2120 | 1918 | 1716 | 1514 |

Now let us see what we have to do to select a specific function of a pinTo select a specific function you simply assign one the following 2-bit values to the appropriate location in your PINSEL register:

| Binary Value | Selected Function                        |
|--------------|------------------------------------------|
| 00           | Primary (default) function (always GPIO) |
| 01           | First alternate function                 |
| 10           | Second alternate function                |
| 11           | Third alternate function                 |

To enable UARTO I/O pins bits 3, 2, 1, and 0 should be set to 0101. (UART1 needs bits 19, 18, 17, and 16 set to 0101.

### PINSEL0 = 0x5;

# **Baud Rate Prescale Registers**

Both UARTs have their own baud rate generators. The input to these generators is the peripheral clock (pclk).

# VPBDIV = 0x1; //make pclk = cclk = 30 MHz

then, the master formula for calculating baud rate is given as:

**BAUD\_RATE** = PCLK IN HERTZ/
$$(16 \times (256 \times DLM + DLL) \times (1 + DIVADDVALMULVAL))$$

The quickest and also the dirtiest(accuracy wise) method without using any algorithm or finetuning is to set DLM=0 and completely ignore the fraction by setting it to 1. In this case MULVAL=1 and DIVADDVAL=0 which makes the Fraction Multiplier = 1. Now we are left with only 1 unknown in the equation which is UODLL and hence we simplify the equation and solve for UODLL.

## **UODLL = PCLK IN HERTZ**/ $(16 \times DESIRED_BAUDRTE)$

Now for a baud rate of 9600 baud we want a divisor =  $pclk/(16 \times 9600) = 195.3125$ . Rounding this to 195 = 0xC3 gives a true baud rate of 9615.

U0DLM = 0; U0DLL = 0xC3;

## **Line Status Register**

The line status register bit 0 and bit 5 definitions are shown in the table below.

| U0LSR | Function                                              | Description                                                                                                                                              | Reset<br>Value |
|-------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 0     | Receiver<br>Data Ready<br>(RDR)                       | UORBR is empty     UORBR contains valid data     UOLSR0 is set when the UORBR holds an unread character and is cleared when the UARTO RBR FIFO is empty. | 0              |
| 5     | Transmitter<br>Holding<br>Register<br>Empty<br>(THRE) | 0: U0THR contains valid data. 1: U0THR is empty. THRE is set immediately upon detection of an empty UART0 THR and is cleared on a U0THR write.           | 1              |

Bit 0 in this register may be tested to determine if a character has been received and is in the buffer. Bit 5 can be used to determine if the transmit holding register is empty. To transmit a character we can poll bit 5 as shown below:

```
while (!(UOLSR & 0x20)); //Test bit 5

UOTHR = ch; //When bit 5 = 1, load data to transmit ch

Likewise, to receive a character in a polling mode:

while (!(UOLSR & 0x01)); //Test bit 0

return (UORBR); //When bit 0 = 1, get data from buffer
```

### Lab Work 1

You are going to use these keywords when you search for parts in Proteus:

| Part            | Keyword |  |  |
|-----------------|---------|--|--|
| Microcontroller | LPC2138 |  |  |

Write a program that sends a text from LPC to PC.

#### Keil:

```
void UARTO_init(void){
PINSELO = 0x5; /* Enable RxD0 and TxD0 */
UOLCR = 0x83; /* 8 bits, no Parity, 1 Stop bit */
UODLL = 97; /* 9600 Baud Rate @ 12MHz VPB Clock */
UOLCR = 0x03; /* DLAB = 0 */
}
int putchar (int ch) /* Write single character to Serial Port */
{
   while (!(UOLSR & 0x20));
   return (UOTHR = ch);
}

void UARTO_write_str(char *str){ /* send string to the serial port */
   int i=0;
   while(str[i]!='\0'){
        putchar(str[i]);
        i++;
   }
}
```

#### Proteus:

We will use virtual terminal (V.T.) for implementing PC.



# Double click << Change the baud rate to 9600





#### Lab Work 2

Write a program that sends a text from PC to LPC and view on LCD

#### Keil:

```
#include < lpc213x.H>
char UARTO_read(void) {
  while (!(UOLSR & 0x1)); //wait until the receiver buffer is full
  return(UORBR);
Int main() {
 unsigned char name[20] = "ENCS4110";
 unsigned char msg1[50] = "Welcome to Serial Communication Lab:)";
 unsigned char msg2[5] = "write here:";
  IO1DIR = 0x00FE0000; /* LCD pins set as output P1.16 ..P1.19
  UARTO_init();
  Delay(100);
  UARTO_write_str(msg1);
 putchar(NEW_LINE);
  UARTO_write_str(msg2);
  LCD_Init();
                 /* Initialise LCD
                                       */
 Delay(100);
 While(1)
    LCD_Data(UARTO_read());
    Delay(50);
}
```

### **Proteus:**



#### Lab work3:

Write a program that sends the state of switch from master LPC to slave LPC(Leds).

Keil:

```
#include <1pc213x.h>
#include <1pc213x.h>
                                 #define NEW LINE 0x0D
#define NEW LINE 0x0D
                                int main() {
int main() {
                                     // Slave
    // Master
                                     IOODIR |= 0x3C;
    IOODIR &= (\sim0x3C);
                                     UARTO init();
    UARTO init();
                                     while(1){
    while(1){
                                       IOOPIN = UARTO read();
      UARTO write (IOOPIN);
                                     }
                                 }
}
```

#### **Proteus:**



# Post Lab (ToDo)

Write a program (and circuit) that shines the led connected to LPC if the PC (V.T.) entered "hi" word.