#### NOTICE

This publication is the proprietary of SHARP and is copyrighted, with all rights reserved. Under the copyright laws, no part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical for any purpose, in whole or in part, without the express written permission of SHARP. Express written permission is also required before any use of this publication may be made by a third party.

The application circuit examples in this publication are provided to explain the representative applications of SHARP's devices and are not intended to guarantee any circuit design or permit any industrial property right or other rights to be executed. SHARP takes no responsibility for any problems related to any industrial property right or a third party resulting from the use of SHARP's devices, except for those resulting directly from device manufacturing processes.

In the absence of confirmation by device specification sheets, SHARP takes no responsibility for any defects that occur in equipment using any of SHARP's devices, shown in catalogs, data books, etc. Contact SHARP in order to obtain the latest device specification sheets before using any SHARP's device.

SHARP reserves the right to make changes in the specifications, characteristics, data, materials, structures and other contents described herein at any time without notice in order to improve design or reliability. Contact SHARP in order to obtain the latest specification sheets before using any SHARP's device. Manufacturing locations are also subject to change without notice.

Observe the following points when using any device in this publication. SHARP takes no responsibility for damage caused by improper use of the devices.

The devices in this publication are designed for use in general electronic equipment designs, such as:

- · Personal computers
- Office automation
- Telecommunication equipment
- Test and measurement equipment
- Industrial control
- · Audio visual and multimedia equipment
- · Consumer electronics

The appropriate design measures should be taken to ensure reliability and safety when SHARP's devices are used for equipment such as:

- · Transportation control and safety equipment(i.e., aircraft, trains, automobiles, etc.)
- Traffic signals
- · Gas leakage sensor breakers
- · Alarm equipment
- · Various safety devices etc.

SHARP's devices shall not be used for equipment that requires extremely high level of reliability, such as:

- · Military and space applications
- · Nuclear power control equipment
- Medical equipment for life support

Contact a SHARP representative, in advance, when intending to use SHARP's devices for any "specific" applications other than those recommended by SHARP.

Contact and consult with a SHARP representative if there are any questions about the contents of this publication.

### (1) Application

This literature applies to LS020A8DX02.

#### (2) Overview

This module is a color transflective and active matrix LCD module incorporating CG silicon TFT (Thin Film Transistor), named mASV-TFT(mobile-ASV TFT). It is composed of a color TFT-LCD panel, a driver IC, a FPC, and a back light.

Graphics and texts can be displayed on a 960×240 dots panel with 16,777,216 colors by supplying.

### (3) General specifications

Table 1

| Table 1                |                                                 |           |
|------------------------|-------------------------------------------------|-----------|
| Parameter              | Specifications                                  | Remarks   |
| Screen size (Diagonal) | 1.96" Diagonal                                  | inch      |
| Pixel format           | 960(H)×240(V)                                   |           |
|                        | (1 pixel = R+G+B dots)                          |           |
| Pixel pitch            | $0.0415 \text{ (H) } \times 0.1245 \text{ (V)}$ | mm        |
| Top Polarizer          | 3H Hardcoat                                     |           |
| Interface              | 8bit serial RGB I/F                             |           |
|                        | (HSYNC, VSYNC, DCK, D0-D7)                      |           |
| Display active area    | 39.82(H)×29.88(V)                               | mm        |
| Unit outline dimension | $45.8(W) \times 40.2(H) \times 1.76 (D)$        | [Note3-1] |
| Mass                   | 5.6 grams                                       | (TYP.)    |

Note 3-1

Excluding protrusion. For detailed measurements and tolerances, please refer to Fig. 1.

### (4) Absolute Maximum Ratings

Table 2  $Ta=25^{\circ}C$ 

| Parameter                             | Symbol      | Condition | Ratings      | Unit                    | Remark    |
|---------------------------------------|-------------|-----------|--------------|-------------------------|-----------|
| Supply voltage for LCD                | VDD         | _         | -0.3~+5.5    |                         |           |
| Input voltage (Digital)               | Vin         | _         | -0.3~VDD+0.3 | V                       | [Note4-1] |
| LED Power dissipation                 | $P_{D LED}$ | _         | 123          | mW                      | [Note4-2] |
| LED current                           | IL          | _         | 30           | mA                      |           |
| Operating temperature (panel surface) | Тор         | _         | -10~60       | $^{\circ}\! \mathbb{C}$ | [Note4-3] |
| Storage temperature                   | Tstg        | _         | -20~70       | $^{\circ}$ C            |           |

[Note4-1] Applies to RESETB, CSB, SI, SCLK, VSYNC, HSYNC, DCLK, D0~D7

[Note4-2] Specification for LED per 1pcs

[Note4-3] Humidity: 95%RH Max.

(at Ta  $\leq 40^{\circ}$ C). Maximum wet-bulb temperature is less than 39°C (at Ta  $> 40^{\circ}$ C). Condensation of dew must be avoided.

## (5)Pixel configuration



# (6)Input/Output terminal

# 6-1)TFT-LCD panel driving section

## Table3

| Pin No. | Symbol | I/O | Description                                        | Remarks    |
|---------|--------|-----|----------------------------------------------------|------------|
| 1       | LED_AN | I   | LED Anode                                          | -          |
| 2       | LED_AN | I   | LED Anode                                          | -          |
| 3       | LED_CA | -   | LED Cathode                                        | -          |
| 4       | LED_CA | -   | LED Cathode                                        | -          |
| 5       | GND    | -   | GND                                                |            |
| 6       | RSTB   | I   | Reset signal input                                 | "L" active |
| 7       | CSB    | I   | Chip select input for serial interface             | "L" active |
| 8       | SI     | I   | Data input for serial interface                    |            |
| 9       | SCLK   | I   | Serial clock input for serial interface            |            |
| 10      | VSYNC  | I   | Vertical Sync. input                               |            |
| 11      | HSYNC  | I   | Horizontal Sync. Input                             |            |
| 12      | GND    | -   | GND                                                |            |
| 13      | DCK    | I   | Dot clock input                                    |            |
| 14      | GND    | -   | GND                                                |            |
| 15      | D7     | I   | Display data input                                 | -          |
| 16      | D6     | I   | D0: LSB, D7: MSB                                   | -          |
| 17      | D5     | I   | RGB data input according to the pixel arrangement. | -          |
| 18      | D4     | I   |                                                    | -          |
| 19      | D3     | I   |                                                    | -          |
| 20      | D2     | I   |                                                    | -          |
| 21      | D1     | I   |                                                    | -          |
| 22      | D0     | I   |                                                    | -          |
| 23      | GND    | -   | GND                                                |            |
| 24      | VDD    | I   | LCD power supply                                   | -          |
| 25      | VDD    | I   | LCD power supply                                   | -          |

Used connection: 0.3mm pitch FPC connector Correspondable connector: FF02S25SV1 (JAE) 7-1) timing chart



[Operation for serial interface]

- -The SPI data are 16 bits, and should be latched at rising edge of SCLK.
- -Start of data latched is at the falling edge of CSB and End of data latched is at the rising edge of CSB.
- -Any write operation less than 16 SCLK rising edge during a CSB low period will be ignored by SPI engine.
- -Any write operation with more than 16 SCLK rising edge during a CSB low period will be latched last 16 bit data.
- -The SPI block operates by SCLK pulses.
- -The SPI block can be written during standby mode. (SPI block won't be power saved during standby mode)
- Register setting is reflected from the following VSYNC that the serial communication completed and that data was captured.
- -If setting other than recommended setting is temporarily read due to disturbance, etc., it recovers the normal display by re-setting recommended setting.

7-2) register map

| 1-2     | 7-2) register map |                             |             |         |           |         |         |             |           |       |  |
|---------|-------------------|-----------------------------|-------------|---------|-----------|---------|---------|-------------|-----------|-------|--|
| Address | Name              | Description                 | D7          | D6      | D5        | D4      | D3      | D2          | D1        | DO    |  |
| 00      | COMAC             | VCOM Amp. adjust            | -           | _       |           |         | COMAC   |             |           |       |  |
| 01      | COMDC             | VCOMDC adjust               |             |         |           | (       | COMDC   |             |           |       |  |
| 02      | _                 | Reserve                     | _           | _       | _         | _       | _       | _           | _         | _     |  |
| 03      | VDISP             | Vertical timing setting     | NORBLK      | COMTST  | _         |         |         | VPOSITION   |           |       |  |
| 04      | HDISP             | Horizontal timing setting   |             |         |           | HPC     | OSITION |             |           |       |  |
| 05      | PANEL             | Panel setting               | _           | PANEL_  | SELECT    | -       | PAIR    | _           | SLFR      | _     |  |
| 06      | FUNC1             | FUNCTION1                   | _           | 1       | _         | XPSAVE  | _       | RGT         | DWN       | _     |  |
| 07      | FUNC2             | FUNCTION2                   | PALTYPE     | PALMODE | VFORMAT   | -       | -       | CLKPOL      | VDPOL     | HDPOL |  |
| 08      | FUNC3             | FUNCTION3                   | _           | _       | _         | _       | -       | - LPFSEL    |           | SEL   |  |
| 09      | VP_CNT            | V255+/V0+ setting           | — V255P_SEL |         | _         | VOP_SEL |         |             |           |       |  |
| OA      | VM_CNT            | V255-/V0- setting           | _           |         | V255M_SEL |         | -       | VOM_SEL     |           |       |  |
| 0B-0F   | _                 | Reserve                     | _           | -       | _         | _       | _       | -           | _         | _     |  |
| 10      | VCNT1             | Internal voltage setting    | _           | 1       | VS_       | SEL     | _       | - VDDL_CTRL |           | _CTRL |  |
| 11      | VCNT2             | Panel voltage setting       | _           |         | VR2       | _SEL    | _       | -           | - VR1_SEL |       |  |
| 12      | DCDC1             | External DCDC setting       | _           | -       | _         | _       | _       | -           | FSI       | DIV   |  |
| 13      | DCDC2             | Internal DCDC setting       | _           | _       | FS        | INT     | -       | _           | _         | _     |  |
| 14      | TIMING1           | LCD driving timing setting1 | SSWS        |         | SSWW      |         |         |             |           |       |  |
| 15      | TIMING2           | LCD driving timing setting2 | COMC — —    |         | -         | -       |         | SSWP        |           |       |  |
| 16      | TIMING3           | LCD driving timing setting3 | PSWS — —    |         | PSWW      |         |         |             |           |       |  |
| 17      | CGS               | CGS panel setting           | P           | CLVL2   | PCL       | VL1     | -       | — SSDSW     |           | DSW   |  |
| 18-1F   | _                 | reserve                     | _           | -       | _         | _       | _       | -           | _         | _     |  |

## 7-3) serial setting explanation

7-3-1) COMDC register

COMDC[7:0] register is to adjust center voltage of VCOM within 256 level setting.

The value is when VS=5.0V (VS\_SEL[1:0]=01) without loading condition.

The value depends on output loading condition.

COMDC default value : 6Fh (01101111b) (2.31V)

COMDC change per step : 10.0 mV/LSB



7-3-2) PANEL register

| Bit | Name        | Function                  | Description                                 |  |  |  |
|-----|-------------|---------------------------|---------------------------------------------|--|--|--|
| D0  | _           | -                         | Don't care                                  |  |  |  |
| D1  | SLFR        | Setting for inversion     | Change inversion driving method. It will be |  |  |  |
|     |             | driving method            | used for testing or debug purpose.          |  |  |  |
|     |             |                           | 0 : 1Hinversion (default)                   |  |  |  |
|     |             |                           | 1 : n/a                                     |  |  |  |
| D2  | _           | _                         | Don't care                                  |  |  |  |
| D3  | PAIR        | Setting for display start | 0: 285LINEstart (default)                   |  |  |  |
|     |             | position in Even Field    | 1 : n/a                                     |  |  |  |
| D4  | _           | -                         | Don't care                                  |  |  |  |
| D5  | PanelSelect | Setting for panel type    | Change panel resolution/timing setting.     |  |  |  |
| D6  |             |                           |                                             |  |  |  |
| D7  | _           | _                         | Don't care                                  |  |  |  |

## • PAIR (Setting for V-start position in Odd/Even Field)

It is to set display start position of half line out of total 525 lines under NTSC timing.

In NTSC timing, Odd Field starts from 22LINE and Even Field starts from 285LINE.

0:285Line (Default)

1:284Line (n/a)

Display start position is defined by register value for V-retrace period(VPOSITION). When VPOSITION=18, EVEN field starts from above line.

Relation between line number (#xxx) and Vertical sync(VSYNC) is shown as follows which complies with NTSC. Register setting for vertical retrace period (V.P.) is also described.

When Pair = 1, V.P only in Even Field is to be counted one line earlier



## [ODD/EVEN FIELD detect method]



 $HSYNC\ edge\ is\ detected\ within\ 1/4\ horizontal\ period\ before/after\ VSYNC\ edge\ \Longrightarrow\ ODD\ FIELD$   $HSYNC\ edge\ is\ NOT\ detected\ within\ 1/4\ horizontal\ period\ before/after\ VSYNC\ edge\ \Longrightarrow\ ENEN$ 

## Video valid line(VPOSITION=18)

# [Pair=0]

| FIELD | START | END |  |  |
|-------|-------|-----|--|--|
| ODD   | 22    | 261 |  |  |
| EVEN  | 285   | 524 |  |  |

## Panel select

| Panel select |    | Resolution | DCLK frequency | Note            |  |
|--------------|----|------------|----------------|-----------------|--|
| D6           | D5 |            |                |                 |  |
| 0            | 1  | 960 x 240  | 27MHz          | Delta (default) |  |

7-3-3) FUNC1 register

| Bit | Name   | Function             | Description                            |
|-----|--------|----------------------|----------------------------------------|
| D0  | _      | _                    | Don't care                             |
| D1  | DWN    | UP/DOWN inversion    | Change UP/DOWN                         |
|     |        |                      | 0 : n/a (default value when H/W reset) |
|     |        |                      | 1 : UP/DOWN inversion                  |
| D2  | RGT    | LEFT/RIGHT inversion | Change LEFT/RIGHT                      |
|     |        |                      | 0 : n/a (default value when H/W reset) |
|     |        |                      | 1 : LEF/RIGHT inversion                |
| D3  | _      | _                    | Don't care                             |
| D4  | XPSAVE | Standby control      | Change standby or normal operation     |
|     |        |                      | 0 : Stand by                           |
|     |        |                      | (default value when H/W reset)         |
|     |        |                      | 1 : Normal                             |
| D5  | _      | _                    | Don't care                             |
| D6  | _      | _                    | Don't care                             |
| D7  | _      | _                    | Don't care                             |

%DO NOT write into XPSAVE register during ON/OFF sequence.

DWN, RGT (UP/DOWN, LEFT/RIGHT setting)

 $\cdot$  UP/DOWN , LEFT/RIGHT inversion display (DWN/RGT)



LEFT/RIGHT, UP/DOWN inverted display DWN=1 RGT=1

• Standby control function(XPSAVE)

Circuit block other than serial interface is suspended during standby mode.

7-3-4) FUNC2 register

| Bit | Name    | Function                 | Description                           |
|-----|---------|--------------------------|---------------------------------------|
| D0  |         |                          | 0 : n/a                               |
|     | Hdpol   | Change polarity in HSYNC | 1 : Negative                          |
|     |         |                          | (default value when H/W reset)        |
| D1  | Vdpol   | Change polarity in VSYNC | 0 : n/a                               |
|     |         |                          | 1 : Negative                          |
|     |         |                          | (default value when H/W reset)        |
| D2  | CLKpol  | Change polarity in CLK   | 0 : Rising edge                       |
|     |         |                          | (default value when H/W reset)        |
|     |         |                          | 1 : n/a                               |
| D3  | _       | _                        | Don't care                            |
| D4  | _       | _                        | Don't care                            |
| D5  | VFORMAT | VIDEO input format       | Setting for Video input format        |
|     |         |                          | 0 : RGB(default value when H/W reset) |
|     |         |                          | 1 : n/a                               |
| D6  | PALMODE | Change NTSC or PAL       | 0: NTSC                               |
|     |         |                          | (default value when H/W reset)        |
|     |         |                          | 1 : n/a                               |
| D7  | PALTYPE | Change PAL line number   | 0 : default                           |



#### (8) Electrical characteristics

### 8-1)Recommended operating conditions

## A) TFT-LCD panel driving section

Table 4 VSS=0V

| Parameter               | Symbol            | Conditions                                   | Min.        | Тур. | Max.                 | Unit | Applicable Pin |
|-------------------------|-------------------|----------------------------------------------|-------------|------|----------------------|------|----------------|
| Supply voltage for LCD  | VDD-<br>VSS       | Ta=-10∼60 °C                                 | 2.85        | 3.3  | 3.6                  | V    | VDD            |
| Input leakage current   | $I_{LI}$          | Ta=-10 $\sim$ 60 °C<br>$V_{IN}$ = VSS or VDD | -           | -    | 10                   | μΑ   | [N.4.9.1]      |
| "H" level input voltage | $V_{\mathrm{IH}}$ | Ta=-10∼60 °C                                 | $0.7V_{DD}$ | ı    | $V_{ m DD}$          | V    | [Note8-1]      |
| "L" level input voltage | $V_{\rm IL}$      | 1a=-10~00 °C                                 | 0           | -    | $0.3V_{\mathrm{DD}}$ | V    |                |

[Note8-1] Applies to RESETB, CSB, SI, SCLK, VSYNC, HSYNC, DCLK, D0~D7

## B) Back light driving section

Table 5 Ta=25  $^{\circ}$ C

| Parameter         | Symbol  | MIN | TYP  | MAX | Units | Remarks terminal |
|-------------------|---------|-----|------|-----|-------|------------------|
| LED voltage       | VL1-VL2 |     | 12.8 | 14  | V     |                  |
| LED current       | IL      | _   | 20   | 25  | mA    |                  |
| Power consumption | WL      |     | 256  | 350 | mW    | [Note 8-4]       |

[Note 8-4] Measurement Conditions

3.2V(Typ) applied to 4 LED's in series.

Calculated reference value(IL(TYP)×(VL1-VL2))

### 8-2)Power consumption

Table 6 Ta=25  $^{\circ}$ C

| Parameter                  | Symbol    | Conditions | MIN | TYP | MAX | Unit    | Remarks    |
|----------------------------|-----------|------------|-----|-----|-----|---------|------------|
| Power consumption, Panel   | $P_{LCD}$ | VDD=3.3V   | -   | 33  | 46  | mW      | [Note 8-5] |
| Power consumption, Standby | $P_{ST}$  | VSS=0V     | -   | -   | 400 | $\mu$ W | [Note 8-6] |

[Note 8-5] Measurement Conditions

frame frequency= 60 Hz

All white pattern

# [Note 8-6] Measurement Conditions

Standby mode (XPSAVE=0)

There are not DCLK, HSYNC and VSYNC input.

.

## 8-3) Digital signal processing

## 8-3-1) Horizontal timing

ORGB Mode 27MHz (same color writing: Horizontal 960dots, vertically and horizontally inverted scan)







### Video Valid Line

(VPOSITION=18, Pair=0)

|            | START | END |
|------------|-------|-----|
| ODD FIELD  | 22    | 261 |
| EVEN FIELD | 285   | 524 |

### [Remarks]

• Output is NTSC (59.94Hz)

• V.P.: VPOSITION

## 8-4). Input signal timing characteristics

Following figure shows input timing characteristics

# 8-4-1) Timing characteristics

Input video signal timing 1 (In the case of DCK rising edge scan, HYSNC, VSYNC negative polarity)



 $(VDD=3.3V, Ta=25^{\circ}C)$ 

| Item              | ref  | Condition | Min | Тур | Max | Unit |
|-------------------|------|-----------|-----|-----|-----|------|
| DCK duty          | teye |           | 37  |     |     | ns   |
| DCK high duration | tCHW |           | 8   |     |     | ns   |
| DCK low duration  | tCLW |           | 8   |     |     | ns   |
| DCK duty ratio    | tH2  | tCHW:tCLW | 45  | 50  | 55  | %    |
| DCK rising time   | tR   |           |     |     | 10  | ns   |
| DCK falling time  | tF   |           |     |     | 10  | ns   |
| Data setup time   | tDS  |           | 4   |     |     | ns   |
| Data hold time    | tDH  |           | 6   |     |     | ns   |

Input video signal timing 2 (In the case of DCK rising edge scan, HYSNC, VSYNC negative polarity)



 $(VDD=3.3V, Ta=25^{\circ}C)$ 

| Item             | ref  | Condition | Min    | Тур | Max | Unit |
|------------------|------|-----------|--------|-----|-----|------|
| HSYNC setup time | tHSS |           | 4      |     |     | ns   |
| HSYNC hold time  | tHSH |           | 6      |     |     | ns   |
| VSYNC setup time | tVSS |           | 4      |     |     | ns   |
| VSYNC hold time  | tVSH |           | 6      |     |     | ns   |
| HSYNC period     | tHS  |           | 1×DCLK |     |     |      |
| _                | W    |           |        |     |     |      |
| VSYNC period     | tVSW |           | 1×DCLK |     |     |      |

 $(VDD=3.3V, Ta=25^{\circ}C)$ 

| Item                  | ref  | Condition | Min | Тур | Max | Unit |
|-----------------------|------|-----------|-----|-----|-----|------|
| CSB setup             | tS3  |           | 15  |     |     | ns   |
| SI setup              | tS2  |           | 15  |     |     | ns   |
| CSB hold              | th3  |           | 15  |     |     | ns   |
| SI hold               | th2  |           | 15  |     |     | ns   |
| SCLK pulse low width  | tWL1 |           | 30  |     |     | ns   |
| SCLK pulse high width | tWH1 |           | 30  |     |     | ns   |
| CSB pulse high width  | tW3  |           | 20  |     |     | ns   |



## (9)Software Flow & Register Settings

## 9-1) Register Settings

### ■ Power ON

| Step | Address | Value      | Sending hex | Comment                    |
|------|---------|------------|-------------|----------------------------|
| 1    |         | RSTB=I     |             |                            |
| 2    |         | VDD: OFF   | =>ON        | Supply voltage for LCD ON  |
| 3    |         | Wait min10 |             |                            |
| 4    |         | RSTB=H     | [           | RESET Release              |
| 5    |         | Wait min10 | )ms         |                            |
| 6    | 00h     | 1Ch        | 0038        |                            |
| 7    | 01h     | 6Fh        | 08F6        |                            |
| 8    | 03h     | 92h        | 0C49        |                            |
| 9    | 04h     | F1h        | 028F        |                            |
| 10   | 05h     | 20h        | 0A04        |                            |
| 11   | 06h     | 06h        | 0660        | DWN=1, RGT=1               |
| 12   | 07h     | 03h        | 0EC0        |                            |
| 13   | 08h     | 00h        | 0100        |                            |
| 14   | 09h     | 21h        | 0984        |                            |
| 15   | 0Ah     | 45h        | 05A2        |                            |
| 16   | 10h     | 32h        | 804C        |                            |
| 17   | 11h     | 22h        | 8844        |                            |
| 18   | 12h     | 02h        | 8440        |                            |
| 19   | 13h     | 20h        | 8C04        |                            |
| 20   | 14h     | 3Ah        | 825C        |                            |
| 21   | 15h     | 44h        | 8A22        |                            |
| 22   | 16h     | CCh        | 8633        |                            |
| 23   | 17h     | F2h        | 8E4F        |                            |
| 24   | 06h     | 16h        | 0668        | XPSAVE=1                   |
| 25   |         |            | DCK, VSYNO  | C, HSYNC start (signal on) |

## ■ Power OFF

|      | OMET OT I |            |             |                                                                         |
|------|-----------|------------|-------------|-------------------------------------------------------------------------|
| Step | Address   | Value      | Sending hex | Comment                                                                 |
| 1    | 06h       | 06h        | 0660        | XPSAVE=0                                                                |
| 2    |           | Wait 8Vsy  | nc          | 8Vsync after off-sequence condition,<br>DCK, HSYNC and VSYNC must input |
| 3    | DCK, V    | SYNC, HSYN | C: ON=>OFF  | Signal off                                                              |
| 4    |           | RSTB=I     | 1           | RESET                                                                   |
| 5    |           | VDD: ON=>  | OFF         | Supply voltage for LCD Off                                              |

note) Pleas pay attention to the sending order of the serial data.



|    | For example (in case of Address=01h, Value=6F→sendeing data=08F6) |            |            |    |          |             |               |    |               |       |       |                |    |    |            |
|----|-------------------------------------------------------------------|------------|------------|----|----------|-------------|---------------|----|---------------|-------|-------|----------------|----|----|------------|
|    | Address(01h)                                                      |            |            |    |          |             |               |    |               | Value | (6Fh) |                |    |    |            |
| Т3 | T2                                                                | T1         | ТО         | A3 | A2       | A1          | A0            | D7 | D6            | D5    | D4    | D3             | D2 | D1 | D0         |
| 0  | 0                                                                 | 0          | 0          | 0  | 0        | 0           | 1             | 0  | 1             | 1     | 0     | 1              | 1  | 1  | 1          |
|    |                                                                   |            | _          |    |          |             | _             |    |               |       |       |                |    |    |            |
| T0 | $\int_{\overline{L}}$                                             | <b>1</b> 2 | Т3         | A0 | $\not =$ | $\angle$ A2 | A3            | D0 | D1            | D2    | D3    | <del>D</del> 4 | D5 | D6 | D7         |
| 04 | 0                                                                 | 0          | <b>1</b> 0 | 1  | 0        | 0           | <b>&gt;</b> 0 | 1  | $\overline{}$ | 1     | 1     | 0              | 1  |    | <b>→</b> 0 |

## (10)Optical characteristics

## 10-1)Not driving the Back light condition

Table 7 VDD=3.3V Ta=25°C

| Parameter          | Symbol | Condition            | Min | Тур  | Max | Unit | Remarks       |
|--------------------|--------|----------------------|-----|------|-----|------|---------------|
| Contrast ratio     | CR     | θ=0°                 | 15  | 20   | -   | =    | [Note 10-2,3] |
| White chromaticity | X      | $\theta = 0^{\circ}$ | -   | 0.31 | -   | -    |               |
|                    | у      |                      | -   | 0.33 | -   | -    |               |
| Reflection ratio   | R      | θ =0°                | 3.0 | 4.0  | -   | %    | [Note 10-5]   |

<sup>\*</sup> The measuring method of the optical characteristics is shown by the following figure.

<sup>\*</sup> A measurement device is Otsuka luminance meter LCD5200.(With the diffusion reflection unit.)



Measuring method (a) for optical characteristics

## 10-2)Driving the Back light condition

Table 8 VDD=3.3V

| Га | _25    | 00 | ٩ |
|----|--------|----|---|
| 14 | _ /. 1 | •  |   |

| Tuoic o     | 1 D D = 3.3 1 |        |                      |      |      |      |                   | 1u-25 C       |
|-------------|---------------|--------|----------------------|------|------|------|-------------------|---------------|
| Parameter   |               | Symbol | Condition            | Min  | Тур  | Max  | Unit              | Remarks       |
| Viewing an  | igle          | θ11    | CR≥10                | 60   | 80   | -    | degree            | [Note 10-1,2] |
| range       |               | θ12    |                      | 60   | 80   | -    | degree            |               |
|             |               | θ21    |                      | 60   | 80   | -    | degree            |               |
|             |               | θ22    |                      | 60   | 80   |      | degree            |               |
| Contrast ra | tio           | CR     | $\theta = 0^{\circ}$ | 300  | 400  | -    | -                 | [Note 10-2]   |
| Response    | Rise          | τr     | $\theta = 0^{\circ}$ | -    | 25   | 30   | ms                | [Note 10-4]   |
| time        | Fall          | τd     |                      | -    | 15   | 20   | ms                |               |
| White chro  | maticity      | X      | $\theta = 0^{\circ}$ | 0.25 | 0.30 | 0.35 | -                 |               |
|             |               | у      |                      | 0.27 | 0.32 | 0.37 | -                 |               |
| Brightness  |               | Y      | $\theta = 0^{\circ}$ | 300  | 400  | -    | cd/m <sup>2</sup> | IL=20mA       |
| NTSC ratio  | )             |        |                      | -    | 50   | -    | %                 |               |

<sup>\*</sup> The measuring method of the optical characteristics is shown by the following figure.

<sup>\*</sup> A measurement device is TOPCON luminance meter SR-3.(Viewing cone 1)



Measuring method (c) for optical characteristics

[Note 10-1] Viewing angle range is defined as follows.



## Definition for viewing angle

[Note10-2] Definition of contrast ratio:

The contrast ratio is defined as follows:

Photodetecter output with all pixels white(GS63)

Contrast ratio(CR)=

Photodetecter output with all pixels black(GS0)

[Note10-3] A measurement device is Minolta CM-2002.

# [Note10-4] Definition of response time:

The response time is defined as the following figure and shall be measured by switching the input signal for "black" and "white".



[Note10-5] Definition of reflection ratio  $Reflection\ ratio =$ 

Light detected level of the reflection by the LCD module

Light detected level of the reflection by the standard white board

## (11)Display quality

The display quality of the color TFT-LCD module shall be in compliance with the Incoming Inspection Standards for TFT-LCD.

## (12)Mechanical characteristics

12-1) External appearance

See Fig. 1

12-2) FPC (for LCD panel) characteristics

(1)Specific connector

FF02S25SV1 (JAE)

### (13) Handling Precautions

### 13-1) Insertion and taking out of FPCs

Be sure insert and take out of the FPC into the connector of the set after turning off the power supply on the set side.

### 13-2) Handling of FPCs

The FPC for LCD panel shall be bent only slit portion. The bending slit shall be bent uniformly on the whole slit portion with bending radius larger than 0.6mm, and only inner side (back side of the module). Don't bend it outer side (display surface side).

Don't give the FPCs too large force, for example, hanging the module with holding FPC.

#### 13-3) Installation of the module

On mounting the module, be sure to fix the module on the same plane. Taking care not to warp or twist the module.

### 13-4) Precaution when mounting

(1) If water droplets and oil attaches to it for a long time, discoloration and staining occurs.

Wipe them off immediately.

- (2) Glass is used for the TFT-LCD panel. If it is dropped or bumped against a hard object, it may be broken. Handle it with sufficient care.
- (3)As the CMOS IC is used in this module, pay attention to static electricity when handling it.

Take a measure for grounding on the human body.

#### 13-5) Others

- (1) The liquid-crystal is deteriorated by ultraviolet rays. Do not leave it in direct sunlight and strong ultraviolet rays for many hours.
- (2) If it is kept at a temperature below the rated storage temperature, it becomes coagulated and the panel may be broken. Also, if it is kept at a temperature above the rated storage temperature, it becomes isotropic liquid and does not return to its original state. Therefore, it is desirable to keep it at room temperature as much as possible.
- (3) If the LCD breaks, don't put internal liquid crystal into the mouth. When the liquid crystal sticks to the hands, feet and clothes, wash it out immediately.
- (4) Wipe off water drop or finger grease immediately. Long contact with water may cause discoloration or spots.
- (5) Observe general precautions for all electronic components.
- (6) Epoxy resin (amine series curing agent), silicone adhesive material (dealcoholization series and oxime series), tray forming agent (azo compound) etc, in the cabinet or the packing materials may induce abnormal display with polarizer film deterioration regardress of contact or noncontact to polarizer film. Be sure to confirm the component of them.
- (7) Use after you examine it fully because when liquid crystal is included into the product, stress such as a twist is added, and it becomes the cause which glass broken and brightness occasion unevenness occur in when condition is taken.

# (14) Reliability Test Conditions for TFT-LCD Module

Table 9

| No. | Test items                                        | Test conditions                                                                                                 |                    |  |  |  |
|-----|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------------|--|--|--|
| 1   | Low temperature storage test                      | Ta=-20℃                                                                                                         | 240h               |  |  |  |
| 2   | High temperature storage test                     | Ta=+70°C                                                                                                        | 240h               |  |  |  |
| 3   | Thermal Shock storage test                        | Ta=-20°C:1h~70°C:1h                                                                                             | 50cycles           |  |  |  |
| 4   | Low temperature operating test                    | Ta=-10℃                                                                                                         | 240h               |  |  |  |
| 5   | High temperature operating test                   | Ta=+60°C                                                                                                        | 240h               |  |  |  |
| 6   | High temperature and high humidity operating test | Ta=+40°C , 95%RH<br>(But no condensation of dew)                                                                | 240h               |  |  |  |
| 7   | Electro static discharge test                     | $\pm 2 \mathrm{kV} \cdot 100 \mathrm{pF} (1.5 \mathrm{k}\Omega)$ 1 time for each                                | ach terminals      |  |  |  |
| 8   | Shock test                                        | 980 m/s <sup>2</sup> , 6 ms<br>$\pm X, \pm Y, \pm Z$ 3 times for each direction<br>(JIS C0041, A-7 Condition C) |                    |  |  |  |
| 9   | Vibration test                                    | Frequency range: 10Hz~55Hz Stroke: 1.5 mm Sweep: 10Hz~55I X,Y,Z 2 hours for each direction (to                  | Hz<br>tal 6 hours) |  |  |  |

[Note] Ta = Ambient temperature

[Check items] Test No.1 $\sim$ 9 : In the standard condition, there shall be no practical problems that may affect the display function.

(15) Others

#### 15-1) Indication of lot number

The lot number is printed in the position shown in Fig. 1. (Outline Dimensions).

(2)

1

①model name

②serial number

15-2) Used Regulation of Chemical Substances Breaking Ozone Stratum

Substances with the object of regulating: CFCS, Carbon tetrachloride, Halon

1,1,1-Trichloro ethane (Methyl chloroform)

- (a) This LCD module, Constructed part and Parts don't contain the above substances.
- (b) This LCD module, Constructed part and Parts don't contain the above substances in processes of manufacture.
- 15-3) If some problems arise about mentioned items in this document and other items, the user of the TFT-LCD module and Sharp will cooperate and make efforts to solve the problems with mutual respect and good will.

#### (16) Forwarding form

- a) Piling number of cartons: 8 deep
- b) Package quantity in one cartons: 400(pcs)
- c) Carton size: (w) 382×(D) 578×(H) 255 (mm)
- d) Total mass of 1 carton filled with full modules: approximately 8 (Kg)

#### Conditions for storage

Environment

(1)Temperature :  $0\sim40^{\circ}$ C

(2) Humidity : 60%RH or less (at 40°C)

No dew condensation at low temperature and high humidity.

(3)Atmosphere : Harmful gas, such as acid or alkali which bites electronic

components and/or wires, must not be detected.

(4)Period : about 3 months

(5)Opening of the package: In order to prevent the LCD module from breakdown by

electrostatic charges, please control the room humidity over 50%RH and open the package taking sufficient countermeasures against electrostatic charges, such as

earth, etc.

### (Appendix) Flicker adjustment



図A Flicker adjustment system

### Image for flicker adjustment



- When flicker meter is used for flicker adjustment, please adjust the COMDC (R01h) register to minimize the value of flicker meter.
- When visual method is used for flicker adjustment, please adjust the COMDC (R01h) register to minimize visual flicker on the display.





Fig.1 Outline Dimensions