

| A030JTN01.2 product Spec | Version | 1.0  |
|--------------------------|---------|------|
|                          | Page    | 1/55 |

# **CUSTOMER APPROVAL SHEET**

# Company Name

MODEL A030JTN01.2
CUSTOMER Title:

APPROVED Name

| APPROVAL FOR SPECIFICATIONS ONLY (Spec. Ver. 1.0 )    |
|-------------------------------------------------------|
| APPROVAL FOR SPECIFICATIONS AND ES SAMPLE (Spec. Ver) |
| APPROVAL FOR SPECIFICATIONS AND CS SAMPLE (Spec. Ver) |
| CUSTOMER REMARK:                                      |
|                                                       |

AUO PM:

P/N: 97.03A35.200

Comment:

1 Li-Hsin Rd. 2. Science-Based Industrial Park Hsinchu 300, Taiwan, R.O.C. Tel: +886-3-500-8899

Fax: +886-3-577-2730



| A030JTN01.2 product Spec | Version | 1.0  |
|--------------------------|---------|------|
|                          | Page    | 2/55 |

| Doc. version: | 1.0        |
|---------------|------------|
| Total pages:  | 55         |
| Date:         | 2012/01/30 |

# Product Specification 3.0" COLOR TFT-LCD MODULE

Model Name: A030JTN01.2

| Planned Lifetime:  | From 2011/Dec To 2012/Dec |  |
|--------------------|---------------------------|--|
| Phase-out Control: | From 2013/Jan To 2013/Jun |  |
| EOL Schedule:      | <br>2013/Jun              |  |

> Preliminary Specification

< > > Final Specification

Note: The content of this specification is subject to change without prior notice.

© 2012 AU Optronics All Rights Reserved, Do Not Copy.



| A030JTN01.2 product Spec | Version | 1.0  |
|--------------------------|---------|------|
|                          | Page    | 3/55 |

# **Record of Revision**

| Version | Revise Date | Page | Content       |
|---------|-------------|------|---------------|
| 1.0     | 2012/01/30  |      | First version |
|         |             |      |               |
|         |             |      |               |
|         |             |      |               |
|         |             |      |               |
|         |             |      | SIMILERMAN    |



| A030JTN01.2 product Spec | Version | 1.0  |
|--------------------------|---------|------|
|                          | Page    | 4/55 |

# **Contents**

| Precaution in Design                                             | 6  |
|------------------------------------------------------------------|----|
| 1. Notice                                                        | 6  |
| 2. For Handing And System Design                                 | 7  |
| 3. For Operating LCD Module                                      | 9  |
| 4. Precaution for Storage                                        | 9  |
| 5. Other Notice                                                  | 10 |
| 6. Precaution for Discarding Liquid Crystal Modules              | 10 |
| A. Physical specifications                                       | 11 |
| B. Electrical specifications  1. Pin assignment                  | 12 |
| 1. Pin assignment                                                | 12 |
| 2. Absolute maximum ratings                                      | 14 |
| 3. Electrical characteristics                                    | 14 |
| 3.1 Recommended operating conditions (GND=0V)                    | 14 |
| 3.2 Electrical characteristics (GND=0V)                          | 14 |
| 3.2 Digital input signal overshoot and undershoot limitation     | 15 |
| 3.3 Recommended Capacitance Values of External Capacitor         | 16 |
| 3.4 Backlight driving conditions                                 | 16 |
| 4. Input timing AC characteristic                                | 17 |
| 3.4 Backlight driving conditions                                 | 18 |
| 5.1 UPS051 timing conditions (Refer to Fig.1 Fig.2 Fig.3)        |    |
| 5.2 YUV 320 8-bit serial mode (Refer to Fig.4 Fig.5 )            | 21 |
| 5.3 YUV 320 16-bit parallel mode(Refer to Fig.6 Fig.7)           | 24 |
| 5.4 YUV 640 16-bit parallel mode(Refer to Fig.8 Fig.10 )         | 27 |
| 5.5 YUV 720 16-bit parallel mode(Refer to Fig.9 Fig.10)          | 27 |
| 5.6 YUV 320 to RGB conversion                                    | 30 |
| 5.7 YUV 720/YUV 640 to RGB conversion                            | 30 |
| 6. Serial control interface AC characteristic                    | 31 |
| 6.1 Timing chart                                                 | 31 |
| 6.2 The configuration of serial data at SDA terminal is at below | 32 |
| 6.3 Register table                                               | 33 |
| 6.4 Register description                                         | 34 |
| C. Optical specification (Note 1, Note 2, Note 3)                | 44 |
| D. Reliability test items                                        | 47 |
| E. Packing form                                                  |    |
| F. Dimension                                                     | 50 |
| G. Application note                                              | 51 |



| A030JTN01.2 product Spec | Version | 1.0  |
|--------------------------|---------|------|
|                          | Page    | 5/55 |

| 1. Input Data Timing                                              | 51 |
|-------------------------------------------------------------------|----|
| 2. Application circuit                                            | 52 |
| 2.1 With external LED driver circuit                              | 52 |
| 3. Power on/off sequence                                          | 53 |
| 3.1 Power on (Standby Disabling)                                  | 53 |
| 3.2 Power off (Standby Enabling)                                  | 54 |
| 4. Recommended power on/off serial command settings               | 55 |
| a. Recommended Power On Register Setting with external LED driver | 55 |
| b. Recommended Power Off Register Setting                         | 55 |



| A030JTN01.2 product Spec | Version | 1.0  |
|--------------------------|---------|------|
|                          | Page    | 6/55 |

#### **Precaution in Design**

#### 1. Notice

- (1) These specification sheets are the proprietary product of AU Optronics Corporation (AUO) and include materials protected under copyright of AUO. Do not reproduce or cause any third party to reproduce them in any form or by any means, electronic or mechanical, for any purpose, in whole or in part, without the express written permission of AUO.
- (2) The application examples in these specification sheets are provided to explain the representative applications of the device and are not intended to guarantee any industrial property right or other rights or license you to use them. AUO assumes no responsibility for any problems related to any industrial property right of a third party resulting from the use of the device.
- (3) The device listed in these specification sheets was designed and manufactured for use in Telecommunication equipment (terminals)
- (4) In case of using the device for applications such as control and safety equipment for transportation (aircraft, trains, automobiles, etc.), rescue and security equipment and various safety related equipment which require higher reliability and safety, take into consideration that appropriate measures such as fail-safe functions and redundant system design should be taken.
- (5) Do not use the device for equipment that requires an extreme level of reliability, such as aerospace applications, telecommunication equipment (trunk lines), nuclear power control equipment and medical or other equipment for life support.
- (6) AUO assumes no responsibility for any damage resulting from the use of the device which does not comply with the

instructions and the precautions specified in these specification sheets.

(7) Contact and consult with a AUO sales representative for any questions about this device.

#### . Operating Precautions

- (1) Since front polarizer is easily damaged, please be cautious and not to scratch it.
- (2) Be sure to turn off power supply when inserting or disconnecting from input connector.
- (3) Wipe off water drop immediately. Long contact with water may cause discoloration or spots.
- (4) When the panel surface is soiled, wipe it with absorbent cotton or soft cloth.
- (5) Since the panel is made of glass, it may be broken or cracked if dropped or bumped on hard surface.
- (6) Do not open nor modify the module assembly.
- (7) Do not press the reflector sheet at the back of the module to any direction.
- (8) In case if a module has to be put back into the packing container slot after it was taken out from the container, do not press the center of the LED light bar edge. Instead, press at the far ends of the LED light bar edge softly. Otherwise the TFT Module may be damaged.



| A030JTN01.2 product Spec | Version | 1.0  |
|--------------------------|---------|------|
|                          | Page    | 7/55 |

#### 2. For Handing And System Design

- (1) Do not scratch the surface of the polarizer film as it is easily damaged.
- (2) If the cleaning of the surface of the LCD panel is necessary, wipe it swiftly with cotton or other soft cloth. Do not use organic solvent as it damages polarizer.
- (3) Water droplets on polarizer must be wiped off immediately as they may cause color changes, or other defects if remained for a long time.
- (4) Since this LCD panel is made of glass, dropping the module or banging it against hard objects may cause cracks or fragmentation.
- (5) Certain materials such as epoxy resin (amine's hardener) or silicone adhesive agent (de-alcohol or de-oxym) emits gas to which polarizer reacts (color change). Check carefully that gas from materials used in system housing or packaging do not hurt polarizer.
- (6) Liquid crystal material will freeze below specified storage temperature range and it will not get back to normal quality even after temperature comes back within specified temperature range. Liquid crystal material will become isotropic above specified temperature range and may not get back to normal quality. Keep the LCD module always within specified temperature range.
- (7) Do not expose LCD module to the direct sunlight or to strong ultraviolet light for long time.
- (8) If the LCD driver IC (COG) is exposed to light, normal operation may be impeded. It is necessary to design so that the light is shut off when the LCD module is mounted.
- (9) Do not disassemble the LCD module as it may cause permanent damage.
- (10) As this LCD module contains components sensitive to electrostatic discharge, be sure to follow the instructions in below.
- ① Operators

Operators must wear anti-static wears to prevent electrostatic charge up to and discharge from human body.

② Equipment and containers

Process equipment such as conveyer, soldering iron, working bench and containers may possibly generate electrostatic charge up and discharge. Equipment must be grounded through 100Mohms resistance. Use ion blower.

③ GND

To avoid ESD (Electro Static Discharge) damage, be sure to ground yourself before handling TFT-LCD Module.

**4** Humidity

Proper humidity of working room may reduce the risk of electrostatic charge up and discharge. Humidity should be kept over 50% all the time.

⑤Transportation/storage

Storage materials must be anti-static to prevent causing electrostatic discharge.

**6**Others

Protective film is attached on the surface of LCD panel to prevent scratches or other damages. When removing this protective film, remove it slowly under proper anti-ESD control such as ion blower.



| A030JTN01.2 product Spec | Version | 1.0  |
|--------------------------|---------|------|
|                          | Page    | 8/55 |

- (11) Hold LCD very carefully when placing LCD module into the system housing. Do not apply excessive stress or pressure to LCD module. Do not to use chloroprene rubber as it may affect on the reliability of the electrical interconnection.
- (12) Do not hold or touch LCD panel to flex interconnection area as it may be damaged.
- (13) As the binding material between LCD panel and flex connector mentioned in 12) contains an organic material, any type of organic solvents are not allowed to be used. Direct contact by fingers is also prohibited.
- (14) When carrying the LCD module, place it on the tray to protect from mechanical damage. It is recommended to use the conductive trays to protect the CMOS components from electrostatic discharge. When holding the module, hold the Plastic Frame of LCD module so that the panel, COG and other electric parts are not damaged.



- (15) Place a protective cover on the LCD module to protect the glass panel from mechanical damages.
- (16) LCD panel is susceptible to mechanical stress and even the slightest stress will cause a color change in background. So make sure the LCD panel is placed on flat plane without any continuous twisting, bending or pushing stress.
- (17) Protective film is placed onto the surface of LCD panel when it is shipped from factory. Make sure to peel it off before assembling the LCD module into the system. Be very careful not to damage LCD module by electrostatic discharge when peeling off this protective film. Ion blower and ground strap are recommended.
- (18) Make sure the mechanical design of the system in which the LCD module will be assembled matches specified viewing angle of this LCD module.
- (19) This LCD module does not contain nor use any ODS (1,1,1-Trichloroethane, CCL4) in all materials used, in all production processes.



| A030JTN01.2 product Spec | Version | 1.0  |
|--------------------------|---------|------|
|                          | Page    | 9/55 |

#### 3. For Operating LCD Module

- (1) Do not operate or store the LCD module under outside of specified environmental conditions.
- (2) At the shipment, adjust the contrast of each LCD module with electric volume. LCD contrast may vary from panel to panel depending on variation of LCD power voltage from system.
- (3) As opt-electrical characteristics of LCD will be changed, dependent on the temperature, the confirmation of display quality and characteristics has to be done after temperature is set at 25 °C and it becomes stable.

#### 4. Precaution for Storage

- (1) Do not expose the LCD module to direct sunlight or strong ultraviolet light for long periods. Store in a dark place.
- (2) The liquid crystal material will solidify if stored below the rated storage temperature and will become an isotropic liquid if stored above the rated storage temperature, and may not retain its original properties. Only store the module at normal temperature and humidity (25±5°C,60±10%RH) in order to avoid exposing the front polarizer to chronic humidity.
- (3) Keeping Method

DON'T

DO





- a. Don't keeping under the direct sunlight.
- b. Keeping in the tray under the dark place.
- (1) Do not operate or store the LCD module under outside of specified environmental conditions.
- (2) Be sure to prevent light striking the chip surface.



| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 10/55 |

#### 5. Other Notice

- (1) Do not operate or store the LCD module under outside of specified environmental conditions.
- (2) As electrical impedance of power supply lines (VCC-GND) are low when LCD module is working, place the de-coupling capacitor near by LCD module as close as possible.
- (3) Reset signal must be sent after power on to initialize LSI. LSI does not function properly until initialize it by reset signal.
- (4) Generally, at power on, in order not to apply DC charge directly to LCD panel, supply logic voltage first and initialize LSI logic function including polarity alternation. Then supply voltage for LCD bias. At power off, in order not to apply DC charge directly to LCD panel, execute Power OFF sequence and Discharge command.
- (5) Don't touch to FPC surface, exposed IC chip, electric parts and other parts, to any electric, metallic materials.
- (6) No bromide specific fire-retardant material is used in this module.

2015 PS

(7) Do not display still picture on the display over 2 hours as this will damage the liquid crystal.

#### 6. Precaution for Discarding Liquid Crystal Modules

COG: After removing the LSI from the liquid crystal panel, dispose of it in a similar way to circuit boards from electronic devices.

LCD panel: Dispose of as glass waste. This LCD module contains no harmful substances. The liquid crystal panel contains no dangerous or harmful substances.



| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 11/55 |

# A. Physical specifications

| NO. | Item                       | Specification     | Remark |
|-----|----------------------------|-------------------|--------|
| 1   | Display resolution ( dot ) | 960(W) x 480(H)   |        |
| 2   | Active area (mm)           | 60 x 45           |        |
| 3   | Screen size (inch)         | 2.95 (Diagonal)   |        |
| 4   | Dot pitch ( um )           | 62.5x 93.75       |        |
| 5   | Color configuration        | R, G, B delta     |        |
| 6   | Overall dimension ( mm )   | 70.2 x 51.4 x 2.2 | Note 1 |
| 7   | Weight (g)                 | 18                |        |
| 8   | Panel surface treatment    | Hard Coating      |        |
|     | KOKS N                     |                   |        |



| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 12/55 |

# **B.** Electrical specifications

## 1. Pin assignment

| Pin no | Symbol  | I/O | Description                                                | Remark |
|--------|---------|-----|------------------------------------------------------------|--------|
| 1      | VDD     | Р   | Voltage input pin for analog power                         |        |
| 2      | GND     | Р   | Ground                                                     |        |
| 3      | GND     | Р   | Ground                                                     |        |
| 4      | GRB     | I   | Global reset pin                                           |        |
| 5      | STB     | I   | Standby setting. It should be connected to VDDIO in normal |        |
|        |         |     | operation                                                  |        |
| 6      | CS      | I   | Chip select pin of SPI interface                           |        |
| 7      | SDA     | I   | Data input pin of SPI mode                                 |        |
| 8      | SCL     | I   | Clock input pin of SPI mode                                |        |
| 9      | VDDIO   | Р   | Voltage input pin for digital power                        |        |
| 10     | VDD_18V | С   | Connect capacitor                                          |        |
| 11     | DCLK    | I   | Data-clock and oscillator source                           |        |
| 12     | VSYNC   | I   | Vertical synchronizing signal                              |        |
| 13     | HSYNC   | I   | Horizontal synchronizing signal                            |        |
| 14     | D15     | I   | Data signal (MSB)                                          |        |
| 15     | D14     | - 1 | Data signal                                                |        |
| 16     | D13     | I   | Data signal                                                |        |
| 17     | D12     |     | Data signal                                                |        |
| 18     | D11     |     | Data signal                                                |        |
| 19     | D10     | I   | Data signal                                                |        |
| 20     | D09     | I   | Data signal                                                |        |
| 21     | D08     | I   | Data signal (LSB)                                          |        |
| 22     | D07     | I   | Data signal (MSB)                                          |        |
| 23     | D06     | I   | Data signal                                                |        |
| 24     | D05     | I   | Data signal                                                |        |
| 25     | D04     | I   | Data signal                                                |        |
| 26     | D03     | I   | Data signal                                                |        |
| 27     | D02     | I   | Data signal                                                |        |
| 28     | D01     | I   | Data signal                                                |        |
| 29     | D00     | I   | Data signal (LSB)                                          |        |
| 30     | VCOMH   | С   | Connect capacitor                                          |        |
| 31     | VCOML   | С   | Connect capacitor                                          |        |



| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 13/55 |

| 32 | VCL   | С | Connect capacitor     |
|----|-------|---|-----------------------|
| 33 | C3N   | С | Connect capacitor     |
| 34 | C3P   | С | Connect capacitor     |
| 35 | VDD2  | С | Connect capacitor     |
| 36 | C1P   | С | Connect capacitor     |
| 37 | C1N   | С | Connect capacitor     |
| 38 | C2P   | С | Connect capacitor     |
| 39 | C2N   | С | Connect capacitor     |
| 40 | C4P   | С | Connect capacitor     |
| 41 | C4N   | С | Connect capacitor     |
| 42 | VGH   | С | Connect capacitor     |
| 43 | C5P   | С | Connect capacitor     |
| 44 | C5N   | С | Connect capacitor     |
| 45 | VGL   | С | Connect capacitor     |
| 46 | VLED+ | Р | LED backlight anode   |
| 47 | VLED- | Р | LED backlight cathode |

I: Input, O: Output, C: Capacitor, P: Power

Note1:D[15:08]:8-bit C date of YUV input when YUV-16bit timing.

Note2:D[07:00]:8-bit Y date of YUV input when YUV-16bit timing.

D[07:00]:serial 8-bit data input when YUV 320 8-bit or UPS051 timing.

Note3: Definition of scanning direction, Refer to figure as below:





| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 14/55 |

#### 2. Absolute maximum ratings

| Item           | Symbol | Condition | Min. | Max. | Unit | Remark |
|----------------|--------|-----------|------|------|------|--------|
| Supply Voltage | VDD    | GND=0V    | -0.3 | 6.0  |      |        |
| Supply Voltage | VDDIO  | GND=0V    | -0.3 | 6.0  | V    |        |

Note 1: Functional operation should be restricted under ambient temperature (25°C).

Note 2: Maximum ratings are those values beyond which damages to the device may occur. Functional operation should be restricted to the limits in the Electrical Characteristics chapter.

#### 3. Electrical characteristics

#### 3.1 Recommended operating conditions (GND=0V)

| Iter   | n       | Symbol   | Min.       | Тур. | Max.       | Unit     | Remark |
|--------|---------|----------|------------|------|------------|----------|--------|
|        |         | VDD      | 3.0        | 3.3  | 3.6        | V        |        |
|        |         | VDDIO    | 3.0        | 3.3  | 3.6        |          |        |
| Input  | H Level | $V_{IH}$ | 0.7* VDDIO | -    | VDDIO      | >        |        |
| Signal | L Level | $V_{IL}$ | GND        | -    | 0.3* VDDIO | <b>V</b> |        |

#### 3.2 Electrical characteristics (GND=0V)

| Parameter              | Symbol                      | Condition                | Min. | Тур. | Max. | Unit | Remark               |  |
|------------------------|-----------------------------|--------------------------|------|------|------|------|----------------------|--|
| Input Current          | $I_{VDD}$                   | V 2.2V                   | 4-   | 14   | 18   | mA   | Note 1               |  |
| for V <sub>VDD</sub>   | I <sub>VDD(STANDBY)</sub>   | $V_{VDD}=3.3V$           | 0-   | 50   | 100  | uA   | Note 1               |  |
| Input Current          | I <sub>VDDIO</sub>          | $V_{VDDIO}=3.3V$         | -    | 0.5  | 1    | mA   | Nister               |  |
| for V <sub>VDDIO</sub> | I <sub>VDDIO(STANDBY)</sub> | V <sub>VDDIO</sub> =3.3V | -    | 20   | 50   | uA   | Note 1               |  |
|                        | $V_{GH}$                    | $V_{DD}=3.3V$            | 13   | 14   | 15   | ٧    | Note 2               |  |
| DC-DC voltage          | V <sub>GL</sub>             | $V_{DD}$ =3.3 $V$        | -10  | -9   | -8   | ٧    | Note 2               |  |
| VCOM voltage           | V <sub>CAC</sub>            | -                        | 4.8  | 5.4  | 6    | Vp-p | AC component, Note 3 |  |

Note 1: Test Condition: 8colorbar+Grayscale pattern, UPS051 mode, Frame rate: 60Hz, other registers are default setting.

Note 2: V<sub>GH</sub> and V<sub>GL</sub> are output voltages of integrated LCD driver IC.

Note 3: The brightness of LCD panel could be adjusted by the adjustment of the AC component of VCOM.





| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 15/55 |

#### 3.2 Digital input signal overshoot and undershoot limitation

The digital input signal overshoot and undershoot voltage should keep under VDDIO+0.3V and over GND-0.3V.

| Symbol | Overshoot    | Undershoot |
|--------|--------------|------------|
| D0-D15 |              |            |
| DCLK   |              |            |
| HSYNC  |              |            |
| VSYNC  |              |            |
| SCL    | < VDDIO+0.3V | > GND-0.3V |
| SDA    |              |            |
| CS     |              | 4-1        |
| GRB    |              |            |
| STB    |              |            |





| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 16/55 |

#### 3.3 Recommended Capacitance Values of External Capacitor

The recommended capacitance values of the external capacitor are shown below. These values should be finally determined only after performing sufficient evaluation on the module.

| Pin name | Recommended value of capacitors (μF) | Withstanding<br>voltage (V) |
|----------|--------------------------------------|-----------------------------|
| VGH      | 1 to 2.2                             | 25                          |
| VGL      | 1 to 2.2                             | 16                          |
| VDD      | 1 to 2.2                             | 6.3                         |
| VDDIO    | 1 to 2.2                             | 6.3                         |
| VDD_18V  | 1 to 2.2                             | 6.3                         |
| VDD2     | 1 to 4.7                             | 10                          |
| VCL      | 1 to 2.2                             | 10                          |
| VCOMH    | 1 to 4.7                             | 10                          |
| VCOML    | 1 to 4.7                             | 10                          |
| C1P,C1N  | 1                                    | 6.3                         |
| C2P,C2N  | 1                                    | 6.3                         |
| C3P,C3N  | 1                                    | 10                          |
| C4P,C4N  | × (1)                                | 16                          |
| C5P,C5N  | 1                                    | 16                          |

#### 3.4 Backlight driving conditions

| Parameter        | Symbol         | Min. | Тур. | Max. | Unit | Remark  |
|------------------|----------------|------|------|------|------|---------|
| LED current      |                |      | 25   | 27.5 | mA   |         |
| LED voltage      | V <sub>L</sub> |      | 12.8 | 14   | V    | 4 LED's |
| Feedback voltage | $V_{FB}$       |      |      |      | V    |         |

Note1: To consider Backlight driver and feedback resistor tolerance.





| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 17/55 |

#### 4. Input timing AC characteristic

(VDD=3.0 ~3.6V, AGND=GND=0V, TA=25°C)

| Parameter        | Symbol | Min. | Тур. | Max. | Unit | Remark |
|------------------|--------|------|------|------|------|--------|
| DCLK duty cycle  | Tcw    | 40   | 50   | 60   | %    |        |
| VSYNC setup time | Tvst   | 8    | -    | -    | ns   |        |
| VSYNC hold time  | Tvhd   | 8    | -    | -    | ns   |        |
| HSYNC setup time | Thst   | 8    | -    | -    | ns   |        |
| HSYNC hold time  | Thhd   | 8    | -    | -    | ns   |        |
| Data setup time  | Tdst   | 8    | -    | -    | ns 🖠 |        |
| Data hold time   | Tdhd   | 8    | -    | -    | ns   |        |





t<sub>H</sub> means: HSYNC period



| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 18/55 |

#### 5. Input timing format

#### 5.1 UPS051 timing conditions (Refer to Fig.1 Fig.2 Fig.3)

LOISAY

|          | Parameter      | Symbol              | Min.               | Тур.               | Max.                | Unit.             | Remark |
|----------|----------------|---------------------|--------------------|--------------------|---------------------|-------------------|--------|
| DCLK fre | equency        | 1/t <sub>DCLK</sub> | 30                 | 33                 | 36                  | MHz               |        |
|          | Period         | t <sub>H</sub>      | 1004               | 1048               | 1399                | $t_{DCLK}$        |        |
|          | Display period | t <sub>hd</sub>     |                    | 960                |                     | t <sub>DCLK</sub> |        |
| HSYNC    | Back porch     | t <sub>hbp</sub>    | 20                 | 40                 | 255                 | t <sub>DCLK</sub> | Note 1 |
|          | Front porch    | t <sub>hfp</sub>    | 24                 | 48                 | 96                  | t <sub>DCLK</sub> |        |
|          | Pulse width    | t <sub>hsw</sub>    | 1                  | 20                 | t <sub>hbp</sub> -1 | tock              |        |
|          | Period         | t <sub>V</sub>      | 485                | 525                | 576                 | Íн                |        |
|          | Display period | t <sub>vd</sub>     |                    | 480                |                     | t <sub>H</sub>    |        |
| VSYNC    | Back porch     | $t_{vbp}$           | 3                  | 27                 | 31                  | t <sub>H</sub>    | Note 2 |
|          | Front porch    | $t_{vfp}$           | 2                  | 18                 | 66                  | t <sub>H</sub>    |        |
|          | Pulse width    | t <sub>vsw</sub>    | 1t <sub>DCLK</sub> | 1t <sub>DCLK</sub> | 6t <sub>H</sub>     |                   |        |

Note 1: The t<sub>hbp</sub> time is adjustable by setting register HBLK; requirement of minimum blanking time and minimum front porch time must be satisfied.

Note 2: The  $t_{vbp}$  time is adjustable by setting register VBLK. UPS051 accepts both interlace and non-interlace vertical input timing.



| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 19/55 |





| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 20/55 |





| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 21/55 |

#### 5.2 YUV 320 8-bit serial mode (Refer to Fig.4 Fig.5)

|          | Parameter      | Symbol              | Min.               | Тур.               | Max.                | Unit.             | Remark |
|----------|----------------|---------------------|--------------------|--------------------|---------------------|-------------------|--------|
| DCLK fre | equency        | 1/t <sub>DCLK</sub> | 23                 | 24.5               | 25                  | MHz               |        |
|          | Period         | t <sub>H</sub>      | 710                | 780                | 877                 | t <sub>DCLK</sub> |        |
|          | Display period | t <sub>hd</sub>     |                    | 640                |                     | t <sub>DCLK</sub> |        |
| HSYNC    | Back porch     | t <sub>hbp</sub>    | 20                 | 40                 | 127                 | t <sub>DCLK</sub> | Note 1 |
|          | Front porch    | t <sub>hfp</sub>    | 50                 | 100                | 110                 | t <sub>DCLK</sub> |        |
|          | Pulse width    | t <sub>hsw</sub>    | 1                  | 1                  | t <sub>hbp</sub> -1 | t <sub>DCLK</sub> |        |
|          | Period         | t <sub>V</sub>      | 485                | 525                | 576                 | t⊨                |        |
|          | Display period | t <sub>vd</sub>     |                    | 480                |                     | t <sub>H</sub>    |        |
| VSYNC    | Back porch     | t <sub>vbp</sub>    | 3                  | 27                 | 31                  | t <sub>H</sub>    | Note 2 |
|          | Front porch    | t <sub>vfp</sub>    | 2                  | 18                 | 66                  | t <sub>H</sub>    |        |
|          | Pulse width    | t <sub>vsw</sub>    | 1t <sub>DCLK</sub> | 1t <sub>DCLK</sub> | 6t <sub>H</sub>     |                   |        |

Note 1: The t<sub>hbp</sub> time is adjustable by setting register HBLK; requirement of minimum blanking time and minimum front porch time must be satisfied.

Note 2: The  $t_{\mbox{\scriptsize vbp}}$  time is adjustable by setting register VBLK.

FOISHS



| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 22/55 |





| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 23/55 |





| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 24/55 |

#### 5.3 YUV 320 16-bit parallel mode(Refer to Fig.6 Fig.7)

|                  | Parameter      | Symbol              | Min.               | Тур.               | Max.                | Unit.             | Remark |
|------------------|----------------|---------------------|--------------------|--------------------|---------------------|-------------------|--------|
| DCLK fre         | equency        | 1/t <sub>DCLK</sub> | 10                 | 12                 | 14                  | MHz               |        |
|                  | Period         | t <sub>H</sub>      | 351                | 381                | 388                 | t <sub>DCLK</sub> |        |
|                  | Display period | t <sub>hd</sub>     |                    | 320                |                     | t <sub>DCLK</sub> |        |
| HSYNC            | Back porch     | t <sub>hbp</sub>    | 20                 | 40                 | 45                  | t <sub>DCLK</sub> |        |
|                  | Front porch    | t <sub>hfp</sub>    | 11                 | 21                 | 23                  | t <sub>DCLK</sub> |        |
|                  | Pulse width    | t <sub>hsw</sub>    | 1                  | 20                 | t <sub>hbp</sub> -1 | t <sub>DCLK</sub> |        |
|                  | Period         | t <sub>V</sub>      | 485                | 525                | 576                 | #‡                |        |
|                  | Display period | t <sub>vd</sub>     |                    | 480                | O                   | t <sub>H</sub>    |        |
| VSYNC            | Back porch     | t <sub>vbp</sub>    | 3                  | 27                 | 31                  | t <sub>H</sub>    |        |
|                  | Front porch    | t <sub>vfp</sub>    | 2                  | 18                 | 66                  | t <sub>H</sub>    |        |
|                  | Pulse width    | t <sub>vsw</sub>    | 1t <sub>DCLK</sub> | 1t <sub>DCLK</sub> | 6t <sub>H</sub>     |                   |        |
| Kot She Internal |                |                     |                    |                    |                     |                   |        |



| A030JTN01.2 product Spec | Version | 1.0   |  |
|--------------------------|---------|-------|--|
|                          | Page    | 25/55 |  |





| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 26/55 |





| A030JTN01.2 product Spec | Version | 1.0   |  |
|--------------------------|---------|-------|--|
|                          | Page    | 27/55 |  |

### 5.4 YUV 640 16-bit parallel mode(Refer to Fig.8 Fig.10)

|          | Parameter      | Symbol              | Min.               | Тур.               | Max.                | Unit.             | Remark |
|----------|----------------|---------------------|--------------------|--------------------|---------------------|-------------------|--------|
| DCLK fre | equency        | 1/t <sub>DCLK</sub> | 23                 | 24.5               | 25                  | MHz               |        |
|          | Period         | t <sub>H</sub>      | 710                | 780                | 877                 | t <sub>DCLK</sub> |        |
|          | Display period | t <sub>hd</sub>     |                    | 640                |                     | t <sub>DCLK</sub> |        |
| HSYNC    | Back porch     | t <sub>hbp</sub>    | 20                 | 40                 | 127                 | t <sub>DCLK</sub> | Note 1 |
|          | Front porch    | t <sub>hfp</sub>    | 50                 | 100                | 110                 | t <sub>DCLK</sub> |        |
|          | Pulse width    | t <sub>hsw</sub>    | 1                  | 1                  | t <sub>hbp</sub> -1 | t <sub>DCLK</sub> |        |
|          | Period         | t <sub>V</sub>      | 485                | 525                | 576                 | ΗŢ                |        |
|          | Display period | t <sub>vd</sub>     |                    | 480                | 0                   | t <sub>H</sub>    |        |
| VSYNC    | Back porch     | t <sub>vbp</sub>    | 3                  | 27                 | 31                  | t <sub>H</sub>    | Note 2 |
|          | Front porch    | t <sub>vfp</sub>    | 2                  | 18                 | 66                  | t <sub>H</sub>    |        |
|          | Pulse width    | t <sub>vsw</sub>    | 1t <sub>DCLK</sub> | 1t <sub>DCLK</sub> | 6t <sub>H</sub>     |                   |        |

# 5.5 YUV 720 16-bit parallel mode(Refer to Fig.9 Fig.10)

|          | Parameter      | Symbol              | Min.               | Тур.               | Max.                | Unit.             | Remark |
|----------|----------------|---------------------|--------------------|--------------------|---------------------|-------------------|--------|
| DCLK fre | equency        | 1/t <sub>DCLK</sub> | 25                 | 27                 | 28                  | MHz               |        |
|          | Period         | t <sub>H</sub>      | 789                | 858                | 954                 | t <sub>DCLK</sub> |        |
|          | Display period | t <sub>hd</sub>     |                    | 720                |                     | t <sub>DCLK</sub> |        |
| HSYNC    | Back porch     | t <sub>hbp</sub>    | 40                 | 40                 | 127                 | t <sub>DCLK</sub> |        |
|          | Front porch    | t <sub>hfp</sub>    | 49                 | 98                 | 107                 | t <sub>DCLK</sub> |        |
|          | Pulse width    | t <sub>hsw</sub>    | 1                  | 1                  | t <sub>hbp</sub> -1 | t <sub>DCLK</sub> |        |
|          | Period         | t <sub>V</sub>      | 485                | 525                | 576                 | t <sub>H</sub>    |        |
|          | Display period | $t_{\text{vd}}$     |                    | 480                |                     | t <sub>H</sub>    |        |
| VSYNC    | Back porch     | $t_{vbp}$           | 3                  | 27                 | 31                  | t <sub>H</sub>    |        |
|          | Front porch    | t <sub>vfp</sub>    | 2                  | 18                 | 66                  | t <sub>H</sub>    |        |
|          | Pulse width    | t <sub>vsw</sub>    | 1t <sub>DCLK</sub> | 1t <sub>DCLK</sub> | 6t <sub>H</sub>     |                   |        |





| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 29/55 |





| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 30/55 |

#### 5.6 YUV 320 to RGB conversion

R2n-1 =  $1.164*(Y_{2n-1} - 16) + 1.596*(C_{rn} - 128)$ 

 $R2n = 1.164*(Y_{2n} - 16) + 1.596*(C_{rn} - 128)$ 

G2n-1 =  $1.164*(Y_{2n-1} - 16) - 0.813*(C_{rn} - 128) - 0.391*(C_{bn} - 128)$ 

 $G2n = 1.164*(Y_{2n} - 16) - 0.813*(C_{rn} - 128) - 0.391*(C_{bn} - 128)$ 

B2n-1 =  $1.164*(Y_{2n-1} - 16) + 2.017*(C_{bn} - 128)$ 

B2n =  $1.164*(Y_{2n} - 16) + 2.017*(C_{bn} - 128)$ 

#### 5.7 YUV 720/YUV 640 to RGB conversion

 $R_{n}=1.164*[(Y_{2n-1}+Y_{2n})/2-16]+1.596*(C_{rn}-128)$ 

FOR SHAREHUSE ONLY  $G_{n}=1.164^{*}[(Y_{2n-1}+Y_{2n})/2-16]-0.813^{*}(C_{rn}-128)-0.392^{*}(C_{bn}-128)$ 

 $B_{n}=1.164*[(Y_{2n-1}+Y_{2n})/2-16]+2.017*(C_{bn}-128)$ 

Where Y:16~235 C<sub>r</sub>:16~240 C<sub>b</sub>:16~240



| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 31/55 |

#### 6. Serial control interface AC characteristic



|                              |                  |     |         |      | 9.   |
|------------------------------|------------------|-----|---------|------|------|
| Item                         | Symbol           | Min | Typical | Max  | Unit |
| CS input setup Time          | t <sub>S0</sub>  | 50  | -       |      | ns   |
| Serial data input setup Time | t <sub>S1</sub>  | 50  | -       | -) ` | ns   |
| CS input hold Time           | t <sub>H0</sub>  | 50  | 0       | -    | ns   |
| Serial data input hold Time  | t <sub>H1</sub>  | 50  | 5       | -    | ns   |
| SCL pulse low width          | t <sub>W1L</sub> | 50  | -       | -    | ns   |
| SCL pulse high width         | t <sub>W1H</sub> | 50  | -       | -    | ns   |
| CS pulse high width          | t <sub>W2</sub>  | 400 | -       | -    | ns   |

#### 6.1 Timing chart



- 1. Each serial command consists of 16 bits of data which is loaded one bit a time at the rising edge of serial clock SCL.
- 2. Command loading operation starts from the falling edge of CS and is completed at the next rising edge of CS.
- The serial control block is operational after power on reset, but commands are established by the VSYNC signal. If command is transferred multiple times for the same register, the last command before the VSYNC signal is valid.
- 4. If less than 16 bits of SCL are input while CS is low, the transferred data is ignored.
- 5. If 16 bits or more of SCL are input while CS is low, the previous 16 bits of transferred data after the falling edge of CS pulse are valid data.
- 6. Serial block operates with the SCL clock.
- 7. Serial data can be accepted in the standby (power save) mode.



| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 32/55 |

#### 6.2 The configuration of serial data at SDA terminal is at below

| MSB     |     |            |    |     |      |    |    |    |    |    |    |    |    |    | LSB |
|---------|-----|------------|----|-----|------|----|----|----|----|----|----|----|----|----|-----|
| A6      | R/W | <b>A</b> 5 | A4 | A3  | A2   | A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  |
| Address | R/W |            |    | Add | ress |    |    |    |    |    | DA | TA |    |    |     |

R/W: Establishes the Read mode when set to '1', and the Write mode when set to '0'.

#### Write Mode:





| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 33/55 |

#### 6.3 Register table

| No. |           | Re  | gis       | ter | ado       | Ires      | s          |           | MSB             |                                     |     | R                | egister | data         |              | LSB         |  |  |
|-----|-----------|-----|-----------|-----|-----------|-----------|------------|-----------|-----------------|-------------------------------------|-----|------------------|---------|--------------|--------------|-------------|--|--|
| NO. | <b>A6</b> | R/W | <b>A5</b> | Α4  | <b>A3</b> | <b>A2</b> | <b>A</b> 1 | <b>A0</b> | D7              | D6                                  | D5  | D1               | D0      |              |              |             |  |  |
| R0  | 0         | 0   | 0         | 0   | 0         | 0         | 0          | 0         | Y_CbCr<br>(0)   | x x x x                             |     |                  |         | х            | х            | х           |  |  |
| R3  | 0         | 0   | 0         | 0   | 0         | 0         | 1          | 1         |                 | Brightness (40h)                    |     |                  |         |              |              |             |  |  |
| R4  | 0         | 0   | 0         | 0   | 0         | 1         | 0          | 0         | х               | x SEL x X VDIR (1)                  |     |                  |         |              |              | HDIR<br>(1) |  |  |
| R5  | 0         | 0   | 0         | 0   | 0         | 1         | 0          | 1         | х               | GRB<br>(1)                          |     | PFM_DU7<br>(011) | ΤΥ      | SHDB2<br>(1) | SHDB1<br>(1) | STB<br>(0)  |  |  |
| R6  | 0         | 0   | 0         | 0   | 0         | 1         | 1          | 0         | HBLK_EN<br>(0)  | LK_EN LED_Current VBLK              |     |                  |         |              |              |             |  |  |
| R7  | 0         | 0   | 0         | 0   | 0         | 1         | 1          | 1         |                 | HBLK(28h)                           |     |                  |         |              |              |             |  |  |
| R8  | 0         | 0   | 0         | 0   | 1         | 0         | 0          | 0         | BL_DRV          | (00) DRV_FREQ x x x                 |     |                  |         |              | х            |             |  |  |
| R12 | 0         | 0   | 0         | 0   | 1         | 1         | 0          | 0         | х               | х                                   | х   | CbCr(0)          | ×       | Vdpol(1)     | Hdpol(1)     | DCLKpol(0)  |  |  |
| R13 | 0         | 0   | 0         | 0   | 1         | 1         | 0          | 1         |                 |                                     |     | CON              | NTRAST  | _RGB(40h)    |              |             |  |  |
| R14 | 0         | 0   | 0         | 0   | 1         | 1         | 1          | 0         | х               |                                     |     | 1                | SUB_C   | ONTRAST_R(4  | 10h)         |             |  |  |
| R15 | 0         | 0   | 0         | 0   | 1         | 1         | 1          | 1         | х               |                                     | A.  |                  | SUB_BF  | RIGHTNESS_R  | (40h)        |             |  |  |
| R16 | 0         | 0   | 0         | 1   | 0         | 0         | 0          | 0         | х               | X                                   | (0) | •                | SUB_C   | CONTRAST_B(4 | 10h)         |             |  |  |
| R17 | 0         | 0   | 0         | 1   | 0         | 0         | 0          | 1         | х               | x SUB_BRIGHTNESS_B(40h)             |     |                  |         |              |              |             |  |  |
| R21 | 0         | 0   | 0         | 1   | 0         | 1         | 0          | 1         |                 | D_ON_CYCLE(0111) LED_ON_RATIO(1111) |     |                  |         |              |              |             |  |  |
| R27 | 0         | 0   | 0         | 1   | 1         | 0         | 1          | 1         | VCOM_SE<br>L(0) |                                     |     |                  |         |              |              |             |  |  |
| R28 | 0         | 0   | 0         | 1   | 1         | 1         | 0          | 0         | ×               | VCOML(47h)                          |     |                  |         |              |              |             |  |  |

Note: 1. "x" => please set to '0'.



| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 34/55 |

#### 6.4 Register description

#### R0:

| No. |    | Re  | gis        | ter | add | res       | s          |    | MSB       | ISB Register data |    |    |    |    |    |    |
|-----|----|-----|------------|-----|-----|-----------|------------|----|-----------|-------------------|----|----|----|----|----|----|
| NO. | A6 | R/W | <b>A</b> 5 | Α4  | А3  | <b>A2</b> | <b>A</b> 1 | Α0 | D7        | D6                | D5 | D4 | D3 | D2 | D1 | D0 |
| R0  | 0  | 0   | 0          | 0   | 0   | 0         | 0          | 0  | Y_CbCr(0) | Х                 | х  | Х  | х  | х  | х  | х  |

#### Y\_CbCr: Y & CbCr exchange position (only valid for 8-bit input YUV)

|                      | CbCr(R12[4])='0' (Default)                                                          | CbCr(R12[4])='1'                          |  |  |  |  |  |
|----------------------|-------------------------------------------------------------------------------------|-------------------------------------------|--|--|--|--|--|
| Y_CbCr='0' (Default) | Cb1         Y1         Cr1         Y2         Cb2         Y3         Cr2         Y4 | Cr1   Y1   Cb1   Y2   Cr2   Y3   Cb2   Y4 |  |  |  |  |  |
| Y_CbCr='1'           | Y1         Cb1         Y2         Cr1         Y3         Cb2         Y4         Cr2 | Y1 Cr1 Y2 Cb1 Y3 Cr2 Y4 Cb2               |  |  |  |  |  |

#### R3:

| No. |            | Re  | gis        | ter        | add | Ires      | s          |    | MSB Register data         |                  |  |  |  |  |  |  |  |  |  |
|-----|------------|-----|------------|------------|-----|-----------|------------|----|---------------------------|------------------|--|--|--|--|--|--|--|--|--|
| NO. | <b>A</b> 6 | R/W | <b>A</b> 5 | <b>A</b> 4 | А3  | <b>A2</b> | <b>A</b> 1 | Α0 | D D7 D6 D5 D4 D3 D2 D1 D0 |                  |  |  |  |  |  |  |  |  |  |
| R3  | 0          | 0   | 0          | 0          | 0   | 0         | 1          | 1  |                           | Brightness (40h) |  |  |  |  |  |  |  |  |  |

#### BRIGHTNESS: RGB bright level setting, setting accuracy: 1 step / bit

| D7 ~ D0      | Brightness gain      |
|--------------|----------------------|
| 00h          | Dark (-64)           |
| 40h(Default) | Center (0) (Default) |
| FFh          | Bright (+191)        |



| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 35/55 |

#### **R4**:

| No. | Register address |     |            |    |    |            | s          |    | MSB Register data |          |    |    |    |         | LSB     |    |
|-----|------------------|-----|------------|----|----|------------|------------|----|-------------------|----------|----|----|----|---------|---------|----|
| NO. | <b>A</b> 6       | R/W | <b>A</b> 5 | Α4 | А3 | <b>A</b> 2 | <b>A</b> 1 | Α0 | D7                | D6       | D5 | D4 | D3 | D2      | D1      | D0 |
| R4  | 0                | 0   | 0          | 0  | 0  | 1          | 0          | 0  | Х                 | SEL(000) |    | х  | х  | VDIR(1) | HDIR(1) |    |

#### HDIR: Horizontal scan direction setting

| HDIR | Function                     |
|------|------------------------------|
| 0    | Right to left scan           |
| 1    | Left to right scan (Default) |

#### VDIR: Vertical scan direction setting

| VDIR | Function                  |     |
|------|---------------------------|-----|
| 0    | Down to up scan           |     |
| 1    | Up to down scan (Default) | (2) |

#### SEL: Input data timing format selection

|    | SEL |    | INPUT TIMING FORMAT |  |  |  |
|----|-----|----|---------------------|--|--|--|
| D6 | D5  | D4 | INFOT TIMING FORMAT |  |  |  |
| 0  | 0   | 0  | UPS051 (Default)    |  |  |  |
| 0  | 1   | 0  | YUV 320 8-bit       |  |  |  |
| 0  | 1   | 1  | YUV 320 16-bit      |  |  |  |
| 1  | 0   | Х  | YUV 640 16-bit      |  |  |  |
| 1  | 1   | X  | YUV 720 16-bit      |  |  |  |



| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 36/55 |

#### R5:

| No | Register address |     |            |    |    | lres       | s          |    | MSB Register data |        |     |       |        |          | LSB      |        |
|----|------------------|-----|------------|----|----|------------|------------|----|-------------------|--------|-----|-------|--------|----------|----------|--------|
|    |                  | R/W | <b>A</b> 5 | Α4 | А3 | <b>A</b> 2 | <b>A</b> 1 | Α0 | D7                | D6     | D5  | D4    | D3     | D2       | D1       | D0     |
| R5 | 0                | 0   | 0          | 0  | 0  | 1          | 0          | 1  | х                 | GRB(1) | PFM | _DUTY | ′(011) | SHDB2(1) | SHDB1(1) | STB(0) |

STB: Standby (Power saving) mode setting

| STB | Function               |
|-----|------------------------|
| 0   | Standby mode (Default) |
| 1   | Normal operation       |

SHDB1: Shut down for back light power converter

| SHDB1 | Function                                                                        |
|-------|---------------------------------------------------------------------------------|
| 0     | The back light power converter is off                                           |
| 1     | The back light power converter is controlled by power on/off sequence (Default) |

SHDB2: Shut down for VGH/VGL charge pump

| SHDB2 | Function                                                             |
|-------|----------------------------------------------------------------------|
| 0     | VGH/VGL charge pump is always off                                    |
| 1     | VGH/VGL charge pump is controlled by power on/off sequence (Default) |

PFM\_DUTY: PFM duty cycle selection for back light power converter

|    | PFM_DUTY | Function |                |
|----|----------|----------|----------------|
| D5 | D4       | D3       | PFM duty cycle |
| 0  | 0        | 0        | 93%            |
| 0  | 0        | 1        | 95%            |
| 0  | 1        | 0        | 65%            |
| 0  | 1        | CH       | 70%(Default)   |
| 1  | 0        | 0        | 75%            |
| 1  | 0        | 1        | 80%            |
| 1  | 1        | 0        | 85%            |
| 1  | 1        | 1        | 90%            |

GRB: Register reset setting

|  | GRB | Function                             |
|--|-----|--------------------------------------|
|  | 0   | Reset all registers to default value |
|  | 1   | Normal operation (Default)           |

When this command is sent to driver ic, it will be executed immediately



| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 37/55 |

#### R6 & R7:

| No |            | Register address |            |    |    |           |            |    | MSB        | ISB Register data                    |  |    |    |    |    |    |  |  |
|----|------------|------------------|------------|----|----|-----------|------------|----|------------|--------------------------------------|--|----|----|----|----|----|--|--|
| NO | <b>A</b> 6 | R/W              | <b>A</b> 5 | Α4 | А3 | <b>A2</b> | <b>A</b> 1 | Α0 | D7         | D7 D6 D5                             |  | D4 | D3 | D2 | D1 | D0 |  |  |
| R6 | 0          | 0                | 0          | 0  | 0  | 1         | 1          | 0  | HBLK_EN(0) | HBLK_EN(0) LED_Current(00) VBLK(1Bh) |  |    |    |    |    |    |  |  |
| R7 | 0          | 0                | 0          | 0  | 0  | 1         | 1          | 1  | HBLK(28h)  |                                      |  |    |    |    |    |    |  |  |

## HBLK\_EN & HBLK: Horizontal blanking setting

| HBLK_EN | HBLK(D7~D0) | HBLK        | Unit    | Remark                |
|---------|-------------|-------------|---------|-----------------------|
| Х       | 14h         | 20          |         |                       |
| Х       | 28h         | 40(Default) | DCLK(*) | UPS051                |
| Х       | FFh         | 255         |         |                       |
| 0       | -           | 40(fixed)   | DCLK(*) | YUV320,YUV640, YUV720 |
| 1       | 14h ~ FFh   | 20 ~ 127    | DCLK(*) | 100320,100040, 100720 |

<sup>\*</sup>The frequency of DCLK is different under different input timing.



# LED\_CURRENT: adjust LED current

## DC-DC feedback voltage

| D6 | D5 | Feedback Threshold voltage |
|----|----|----------------------------|
| 0  | 0  | 0.6V(20mA) (default)       |
| 0  | 1  | 0.75V(25mA)                |
| 1  | 0  | 0.45V(15mA)                |
| 1  | 1  | 0.3V(10mA)                 |



| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 38/55 |

#### R8:

| No. | Register address |     |            |    |    |           |            | ster address MSB Register data |            |                      |                  |  |  |  |   |   |
|-----|------------------|-----|------------|----|----|-----------|------------|--------------------------------|------------|----------------------|------------------|--|--|--|---|---|
| NO. | <b>A6</b>        | R/W | <b>A</b> 5 | Α4 | А3 | <b>A2</b> | <b>A</b> 1 | Α0                             | D7         | D7 D6 D5 D4 D3 D2 D1 |                  |  |  |  |   |   |
| R8  | 0                | 0   | 0          | 0  | 1  | 0         | 0          | 0                              | BL_DRV(00) |                      | DRV_FREQ(00) x x |  |  |  | Х | х |

DRV FREQ: DRV signal frequency setting

| DRV_ | FREQ | DDV signal fraguency |
|------|------|----------------------|
| D5   | D4   | DRV signal frequency |
| 0    | 0    | DCLK / 64 (Default)  |
| 0    | 1    | DCLK / 64 / 2        |
| 1    | 0    | DCLK / 64 / 3        |
| 1    | 1    | DCLK / 64 / 4        |

#### BL\_DRV: Backlight driving capability setting

| D7 | D6 | BL_DRV capability             |  |
|----|----|-------------------------------|--|
| 0  | 0  | Normal capability (Default)   |  |
| 0  | 1  | 2 times the Normal capability |  |
| 1  | 0  | 4 times the Normal capability |  |
| 1  | 1  | 8 times the Normal capability |  |

#### R12:

| No. | Register address |     |            |            |    |           | MSB        |    |    | LSB                  |   |         |   |          |          |            |
|-----|------------------|-----|------------|------------|----|-----------|------------|----|----|----------------------|---|---------|---|----------|----------|------------|
| NO. | <b>A6</b>        | R/W | <b>A</b> 5 | <b>A</b> 4 | А3 | <b>A2</b> | <b>A</b> 1 | Α0 | D7 | D7 D6 D5 D4 D3 D2 D1 |   |         |   |          | D0       |            |
| R12 | 0                | 0   | 0          | 0          | 1  | 1         | 0          | 0  | X  | X                    | Х | CbCr(0) | Х | Vdpol(1) | Hdpol(1) | DCLKpol(0) |

DCLKpol: DCLK polarity selection

| DCLKpol | Function                    |
|---------|-----------------------------|
| 0       | Positive polarity (Default) |
| 1       | Negative polarity           |

#### HDpol: HSYNC polarity selection

| HDpol | Function                    |
|-------|-----------------------------|
| 0     | Positive polarity           |
| 1     | Negative polarity (Default) |

#### VDpol: VSYNC polarity selection

| VDpol | Function                    |
|-------|-----------------------------|
| 0     | Positive polarity           |
| 1     | Negative polarity (Default) |



| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 39/55 |



CbCr: Cb & Cr exchange position, (Please refer to the table of R0( Y\_CbCr) for detail description)





| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 40/55 |

#### R13:

| No. | Register address |     |            |    |    |           | s          |    | MSB Register data |    |    |         |         |    | LSB |    |
|-----|------------------|-----|------------|----|----|-----------|------------|----|-------------------|----|----|---------|---------|----|-----|----|
| NO. | <b>A6</b>        | R/W | <b>A</b> 5 | Α4 | А3 | <b>A2</b> | <b>A</b> 1 | Α0 | D7                | D6 | D5 | D4      | D3      | D2 | D1  | D0 |
| R13 | 0                | 0   | 0          | 0  | 1  | 1         | 0          | 1  |                   |    | CC | ONTRAST | _RGB(40 | h) |     |    |

#### CONTRAST\_RGB: RGB contrast level setting, the gain changes (1/64) / bit

| D7 ~ D0 | Contrast gain |
|---------|---------------|
| 00h     | 0             |
| 40h     | 1(Default)    |
| FFh     | 3.984         |

#### R14~R17:

| No. | Register address |     |    |    |    | s         |            | MSB Register data |    |    |    |        |        | LSB     |    |    |
|-----|------------------|-----|----|----|----|-----------|------------|-------------------|----|----|----|--------|--------|---------|----|----|
| NO. | <b>A</b> 6       | R/W | Α5 | Α4 | А3 | <b>A2</b> | <b>A</b> 1 | Α0                | D7 | D6 | D5 | D4     | D3     | D2      | D1 | D0 |
| R14 | 0                | 0   | 0  | 0  | 1  | 1         | 1          | 0                 | х  |    | ,  | SUB-CC | NTRAST | _R(40h) |    |    |
| R16 | 0                | 0   | 0  | 1  | 0  | 0         | 0          | 0                 | Х  |    | 4  | SUB-CC | NTRAST | _B(40h) |    |    |

## SUB-CONTRAST: R/B sub-contrast level setting, the gain changes (1/256) / bit

| D6 ~ D0 | Brightness gain |
|---------|-----------------|
| 00h     | 0.75            |
| 40h     | 1(Default)      |
| 7Fh     | 1.246           |

| No. | Register address |     |    |    |    | s         |            | MSB Register data |    |    |    |         |        | LSB      |    |    |
|-----|------------------|-----|----|----|----|-----------|------------|-------------------|----|----|----|---------|--------|----------|----|----|
| NO. | A6               | R/W | Α5 | Α4 | А3 | <b>A2</b> | <b>A</b> 1 | Α0                | D7 | D6 | D5 | D4      | D3     | D2       | D1 | D0 |
| R15 | 0                | 0   | 0  | 0  | 1  | A         | )1         | 1                 | Х  |    |    | SUB-BRI | GHTNES | S_R(40h) |    |    |
| R17 | 0                | 0   | 0  | 1  | 0  | 0         | 0          | 1                 | Х  |    |    | SUB-BRI | GHTNES | S_B(40h) |    |    |

#### SUB-BRIGHTNESS: R/B sub-bright level setting, setting accuracy : 1 step / bit

| D6 ~ D0 | Brightness gain     |
|---------|---------------------|
| 00h     | Dark (-64)          |
| 40h     | Center (0)(Default) |
| 7Fh     | Bright (+63)        |



| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 41/55 |

Jan Jese Orlin

#### R21:

| No. |           |     |            |    |    |           | s          |    | MSB Register data                      |    |    |    |    |    | LSB |    |
|-----|-----------|-----|------------|----|----|-----------|------------|----|----------------------------------------|----|----|----|----|----|-----|----|
| NO. | <b>A6</b> | R/W | <b>A</b> 5 | Α4 | А3 | <b>A2</b> | <b>A</b> 1 | A0 | D7                                     | D6 | D5 | D4 | D3 | D2 | D1  | D0 |
| R21 | 0         | 0   | 0          | 1  | 0  | 1         | 0          | 1  | LED_ON_CYCLE (0111) LED_ON_RATIO (1111 |    |    |    | 1) |    |     |    |

LED\_ON\_RATIO: Set the active ratio of enable signal, and we can use it to adjust brightness of the LEDs.

| LI | ED_ON | I_RAT | 10 | Value          |
|----|-------|-------|----|----------------|
| D3 | D2    | D1    | D0 | value          |
| 0  | 0     | 0     | 0  | 1/16           |
| 0  | 0     | 0     | 1  | 2/16           |
| 0  | 0     | 1     | 0  | 3/16           |
| 0  | 0     | 1     | 1  | 4/16           |
| 0  | 1     | 0     | 0  | 5/16           |
| 0  | 1     | 0     | 1  | 6/16           |
| 0  | 1     | 1     | 0  | 7/16           |
| 0  | 1     | 1     | 1  | 8/16           |
| 1  | 0     | 0     | 0  | 9/16           |
| 1  | 0     | 0     | 1  | 10/16          |
| 1  | 0     | 1     | 0  | 11/16          |
| 1  | 0     | 1     | 1  | 12/16          |
| 1  | 1     | 0     | 0  | 13/16          |
| 1  | 1     | 0     | 1  | 14/16          |
| 1  | 1     | 1     | 0  | 15/16          |
| 1  | 1     | 1     | 1  | 16/16(Default) |
|    | •     | •     | •  |                |

LED\_ON\_CYCLE: Set the cycle of enable signal, and we can use it to adjust brightness of the LEDs.

| LE | D_ON | _CYC | LE | Value      |
|----|------|------|----|------------|
| D7 | D6   | D5   | D4 | value      |
| 0  | 0    | 0    | 0  | 1          |
| 0  | 0    | 0    | 1  | 2          |
| 0  | 0    | 1    | 0  | 3          |
| 0  | 0    | 1    | 1  | 4          |
| 0  | 1    | 0    | 0  | 5          |
| 0  | 1    | 0    | 1  | 6          |
| 0  | 1    | 1    | 0  | 7          |
| 0  | 1    | 1    | 1  | 8(Default) |
| 1  | 0    | 0    | 0  | 9          |
| 1  | 0    | 0    | 1  | 10         |
| 1  | 0    | 1    | 0  | 11         |
| 1  | 0    | 1    | 1  | 12         |
| 1  | 1    | 0    | 0  | 13         |
| 1  | 1    | 0    | 1  | 14         |
| 1  | 1    | 1    | 0  | 15         |
| 1  | 1    | 1    | 1  | 16         |



| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 42/55 |



 $16* LED\_ON\_CYCLE = LED\_ON\_CYCLE* (LED\_ON\_RATIO*16~) + LED\_ON\_CYCLE* (16-LED\_ON\_RATIO*16)$ 

(Cycle)

(Enable)

(Disable)

Unit: HSYNC

for example:

LED\_ON\_RATIO is "1001", and LED\_ON\_CYCLE is "0111", then:

Cycle = 16 \* 8 = 128(HSYNC)

Enable = 8\*((10/16)\*16) = 80(HSYNC)

Disable = 8 \* (16 - (10/16) \* 16) = 48 (HSYNC)

→62.5% on

#### **R27**

| No.  | Register address |     |            |    | MSB Register data |           |            |    |              |            | LSB |    |    |    |    |    |
|------|------------------|-----|------------|----|-------------------|-----------|------------|----|--------------|------------|-----|----|----|----|----|----|
| IVO. | <b>A6</b>        | R/W | <b>A</b> 5 | Α4 | А3                | <b>A2</b> | <b>A</b> 1 | A0 | D7           | D6         | D5  | D4 | D3 | D2 | D1 | D0 |
| R22  | 0                | 0   | 0          | 1  | 1                 | 0         | 1          |    | VCOMH_SEL(0) | VCOMH(3Ch) |     |    |    |    |    |    |

R27[7]-VCOMH SEL=0 (for LOW VCOMH)

R27[6:0]-VCOMH:VCOMH level adjustment(1 step:20mv)

| VCOMH level  | (Unit:V)     |
|--------------|--------------|
| 00h          | 1.5v         |
|              | step:20mV    |
| 3Ch(Default) | 2.7(Default) |
|              |              |
| 7Bh          | 3.96V        |
| 7Ch          | 3.97V        |
| 7Dh          | 3.98V        |
| 7Eh          | 4.00V        |
| 7Fh          | 4.02V        |



| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 43/55 |

#### R27[7]-VCOMH\_SEL=1 (for High VCOMH)

| VCOMH level | (Unit:V)  |
|-------------|-----------|
| 00h         | 2.68v     |
|             | step:20mV |
| 7Bh         | 5.12V     |
| 7Ch         | 5.14V     |
| 7Dh         | 5.16V     |
| 7Eh         | 5.18V     |
| 7Fh         | 5.2V      |

#### **R28**

| No.  |            | Re  | gis | ter        | add | lres       | s         |    | MSB | Register data |    |    |         |      |    | LSB |
|------|------------|-----|-----|------------|-----|------------|-----------|----|-----|---------------|----|----|---------|------|----|-----|
| 140. | <b>A</b> 6 | R/W | Α5  | <b>A</b> 4 | А3  | <b>A</b> 2 | <b>A1</b> | Α0 | D7  | D6            | D5 | D4 | D3      | D2   | D1 | D0  |
| R22  | 0          | 0   | 0   | 1          | 1   | 1          | 0         | 0  | Х   |               | 4  |    | VCOML(4 | 17h) |    |     |

R28[6:0]-VCOML:VCOML level adjustment(1 step:20mv)

| VCOMH level | (Unit:V)       |
|-------------|----------------|
| 00h         | -0.1V          |
| 01h         | -0.12 <b>V</b> |
| 02h         | -0.14V         |
| 03h         | -0.15V         |
| 04h         | -0.16V         |
|             | step:20mV      |
| 47h         | -1.5V(Default) |
|             |                |
| 7Fh         | -2V            |



| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 44/55 |

# C. Optical specification (Note 1, Note 2, Note 3)

| Item                 | Symbol  | Condition                  | Min.  | Тур.  | Max.  | Unit              | Remark   |
|----------------------|---------|----------------------------|-------|-------|-------|-------------------|----------|
| Response time        |         |                            |       |       |       |                   |          |
| Rise                 | Tr      | $\theta$ =0°               | -     | 10    | 40    | ms                | Note 4   |
| Fall                 | Tf      |                            | -     | 25    | 50    | ms                |          |
| Contrast ratio       | CR      | At optimized viewing angle | 400   | 700   | -     | 4                 | Note 5   |
| Viewing angle        |         |                            |       |       |       | 3                 |          |
| Тор                  | φт      |                            | 40    | 50    |       |                   |          |
| Bottom               | ψв      | CR≧10                      | 50    | 60    | -     | deg.              | Note 6   |
| Left                 | arphi L |                            | 50    | 60    | -     |                   |          |
| Right                | arphi R |                            | 50    | 60    | -     |                   |          |
| Brightness *         | $Y_{L}$ | θ = <b>0</b> °             | 400   | 550   | -     | cd/m <sup>2</sup> | Note 7,8 |
| Luminance Uniformity |         |                            | 70    | 75    |       | %                 | Note 9   |
|                      | Х       | $\theta = 0^{\circ}$       | 0.252 | 0.302 | 0.352 |                   |          |
|                      | у       | $\theta$ =0°               | 0.274 | 0.324 | 0.374 |                   |          |
|                      | Rx      | $\theta = 0^{\circ}$       | 0.521 | 0.571 | 0.621 |                   |          |
| Color Chromaticity   | Ry      | θ =0°                      | 0.286 | 0.336 | 0.386 |                   |          |
| delet et metters,    | Gx      | θ = <b>0</b> °             | 0.287 | 0.337 | 0.387 |                   |          |
| ~                    | Gy      | θ = <b>0</b> °             | 0.500 | 0.550 | 0.600 |                   |          |
| *                    | Bx      | <i>θ</i> =0°               | 0.103 | 0.153 | 0.203 |                   |          |
|                      | Ву      | <i>θ</i> =0°               | 0.075 | 0.125 | 0.175 |                   |          |

Note 1. Ambient temperature = $25^{\circ}$ C.

Note 2. To be measured in the dark room.

Note 3.To be measured on the center area of panel with a field angle of 1 °by Topcon luminance meter BM-5A, after 10 minutes operation.





| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 45/55 |

#### Note 4. Definition of response time:

The output signals of photo detector are measured when the input signals are changed from "black" to "white" (falling time) and from "white" to "black" (rising time), respectively. The response time is defined as the time interval between the 10% and 90% of amplitudes. Refer to figure as below.



Note 5. Definition of contrast ratio:

Contrast ratio is calculated with the following formula.

Contrast ratio (CR)= Photo detector output when LCD is at "White" state
Photo detector output when LCD is at "Black" state

### Note 6. Definition of viewing angle:

Refer to figure as below.



Note 7. Measured at the center area of the panel in gray level 255.



| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 46/55 |

Note 8. Color Filter Arrangement



Note 9. Definition of luminance uniformity

Luminance Uniformity = 

Min. Brightness of nine point

Max. Brightness of nine point





| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 47/55 |

# D. Reliability test items

| No. | Test items                         | Conditions                                                                                                               | Remark                                             |
|-----|------------------------------------|--------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| 1   | High temperature storage           | Ta= 70℃ 240Hrs                                                                                                           | Note 1                                             |
| 2   | Low temperature storage            | Ta= -25°C 240Hrs                                                                                                         |                                                    |
| 3   | High temperature operation         | Ta= 60°C 240Hrs                                                                                                          |                                                    |
| 4   | Low temperature operation          | Ta= -10°C 240Hrs                                                                                                         |                                                    |
| 5   | High temperature and high humidity | Ta= 60℃. 90% RH 240Hrs                                                                                                   | Operation                                          |
| 6   | Heat shock                         | -25°C~60°C/50 cycle 2Hrs/cycle                                                                                           | Non-operation                                      |
| 7   | Electrostatic discharge            | Air-mode : +/- 8kV<br>Contact-mode : +/- 4kV                                                                             | Note.2, Note 3                                     |
| 8   | Vibration                          | Frequency range : 10~55Hz  Stoke : 1.5mm  Sweep : 10~55Hz~10Hz  2 hours for each direction of X,Y,Z  (6 hours for total) | Non-operation<br>JIS C7021,<br>A-10<br>condition A |
| 9   | Mechanical shock                   | 100G . 6ms, ±X,±Y,±Z 3 times for each direction                                                                          | Non-operation<br>JIS C7021,<br>A-7<br>condition C  |
| 10  | Vibration (with carton)            | Random vibration:  0.015G <sup>2</sup> /Hz from 5~200Hz  -6dB/Octave from 200~500Hz                                      | IEC 68-34                                          |
| 11  | Drop (with carton)                 | Height: 60cm                                                                                                             |                                                    |
|     |                                    | 1 corner, 3 edges, 6 surfaces                                                                                            |                                                    |

Note 1. (for test item 1 to 6) Ta: Ambient temperature

Note 2. (for test item 1 to 6) Test method: check with recovery time 2hrs in the laboratory environment

Note 3. Judged by the on/off testing results of AUO's standard w/o functional fail.

Note 4. ESD Testing Flow as the below





| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 48/55 |

#### Note 5. ESD testing method.

Ambient: 24~26℃, 56~65%RH

2. Instruments: Noiseken ESS-2000,

3. Operation System: "CX40FL-B" and adapter "A030JTN01.1"

4. Test Mode: Operating mode, test pattern: colorbar+8Gray scale

5. Test Method:

a. Contact Discharge:, 150pF(330Ω) 1sec, 5 points, 10 times/point

b. Air Discharge:, 150pF(330Ω) 1sec, 5 points, 10 times/point

6. Test point:



- 7. The metal casing is connected to power supply ground (0V) at four corners.
- 8. All register commands are repeating transfer.

50°51°



| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 49/55 |

# E. Packing form





| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 50/55 |

# F. Dimension



Note: OTP land and BL Soldering are insulated by the Kapton tape



| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 51/55 |

# G. Application note

### 1. Input Data Timing

In UPS051 input format, the conversion of image data to display dots is controlled by the user.

For UPS051 timing, the module accept one dot video data at the rising edge of DCLK, and display them one dot by one dot. Therefore the input data timing is different according to different panel resolutions and scan directions. Refer to the AC Timing of UPS051 part, you can use the typ. value for a typical case.

Because of delta color filter arrangement, the RGB data sequence for even and odd lines are different based on scan direction. For the RGB sequence, see Fig. 11.



Fig. 11 UPS051 Input RGB sequence

For the color filter arrangement, see Fig. 12.



Fig. 12 Color filter arrangement

ALL RIGHTS STRICTLY RESERVED. ANY PORTION OF THIS PRPER SHALL NOT BE REPRODUCED, COPIED, OR TRANSFORMED TO ANY OTHER FORMS WITHOUT PERMISSION FROM AU OPTRONICS CORP.



| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 52/55 |

# 2. Application circuit

#### 2.1 With external LED driver circuit



Note1: Use external LED driver must set R5[1](SHDB1)= '0'.

KOLOK SP.



| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 53/55 |

### 3. Power on/off sequence

The register setting of standby mode disabling / enabling is used to control the build-in power on / off sequence.

#### 3.1 Power on (Standby Disabling)

After VDD power on, VSYNC/HSYNC/DCLK/DATA can be input, and serial control interface is also operational. The LCD driver is in default standby mode after VDD power-on, and setting register STB to '1' to disable the standby mode is required for normal operation. When the standby mode is disabled, a build-in power on sequence is started.





| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 54/55 |

#### 3.2 Power off (Standby Enabling)

When the register STB is set to '0' to enable standby mode, a build-in power off sequence is started.



T7> 1 ms, T8> 120 ms, T9> 1 ms

COTON



| A030JTN01.2 product Spec | Version | 1.0   |
|--------------------------|---------|-------|
|                          | Page    | 55/55 |

# 4. Recommended power on/off serial command settings

## a. Recommended Power On Register Setting with external LED driver

| Number    | Command(Binary)   |  |
|-----------|-------------------|--|
| 1         | 00000101 00110100 |  |
| Delay 3ms |                   |  |
| 2         | 00000101 01110100 |  |
| 3         | 10010101 00000000 |  |
| 4         | 00011011 10111001 |  |
| 5         | 00011100 01001011 |  |
| 6         | 10011010 00000000 |  |
| 7         | 00000101 01110101 |  |

#### b. Recommended Power Off Register Setting

| Number | Command(Binary)   | 100 |
|--------|-------------------|-----|
| 1      | 00000101 01110000 |     |

Note: The recommended power on/ power off serial command setting needed to be applied into system