

| Doc. No.:       | Doc. Title: | 65nm      | Logi     | c     | Salicide | Doc.Rev: | Tech Dev | Page  | No.: |
|-----------------|-------------|-----------|----------|-------|----------|----------|----------|-------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2 | 5/3.3V   | Low   | Leakage  | 14R      | Rev: 1.9 | 1/223 |      |
|                 |             | and 1.0   | /1.8/2.5 | /3.3V | Generic  |          |          |       |      |
|                 |             | Design R  | ules     |       |          |          |          |       |      |

| Docume  | ent Level: (F | For Engineering | & Quality Docur  | ment/工程暨品质文件专用)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------|---------------|-----------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| □ Leve  | l 1 - Manua   | ıl              | Level 2 – Proced | ure/SPEC/Report ☐ Level 3 - Operation Instruction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Securit | y Level:      |                 |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| □ Secu  | rity 1 - SM   | IC Confidentia  | l ☑ Sec          | curity 2 - SMIC Restricted ☐ Security 3 - SMIC Internal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|         |               |                 | Docu             | ment Change History                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Doc.    | Tech Dev.     | Effective       | Author           | Change Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Rev.    | Rev.          | Date            | 7 77             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| OT      | 0.0           | 2004-09-01      | Jay Ning         | Initiate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1T      | 0.0           | 2004-12-22      | Jay Ning         | 1) 7.4.4,, 2 and 3: Added native NMOS AA width for 1.0/1.8/2.5/3.3v transistors as 0.5um. Transistor length for 1.0, 1.8, 2.5/3.3 are 0.2,0.8 and 1.2um, respectively. 2) 7.4.5, 2a: Having AA width for 1.0v transistors to increase from 0.08 to 0.09um, while keep the AA interconnect at 0.08 and minimum pitch 0.18um. 3) 7.4.5, 2b: Added width of an AA to define the width of NMOS/PMOS for 1.8/2.5/3.3v transistors as 0.4um 4) 7.4.5, 4b: Added min space between AA width larger than 0.15um as 0.14um for photo process margin. 5) 7.4.8, 2: Having GT width for 1.0/1.8/2.5/3.3v transistors as 0.08, 0.2, 0.28, 0.38, respectively. 6) 7.4.8, 4b: Added poly space between polys wider than 0.15um as 0.14um for photo process margin. 7) 7.4.9-7.4.14, 1 and 2: Increased LDD and N+, P+ min width and space from 0.15um to 0.18um for photo process margin. 8) 7.4.8, 7 to 9: Realigned some overlay numbers based on photo overlay budget input from photo (mean+3 are 35 and 28nm for 190nm photo 90nm and 65nm node, respectively). 9) 7.4.1 note and 4 10) 7.4.3: Some descriptions were added for Nwell and DNW resistors. 11) Update 7.1 User Guide |
| 2T      | 0.0           | 2005-8-17       | Jay Ning         | Text and description change for all sections.  Most of the numbers are changed based on ITRS and published                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|         |               | 113             |                  | papers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 3T      | 0.0           | 2006-12-19      | Howard Ho        | <ol> <li>Modified Doc Title (to include 1.0V/G and 1.2V/LL).</li> <li>Adding VTNH section and VTPH section (customer request).</li> <li>Add LVN/LVP gds # (unify layout layer).</li> <li>Modify DNW.5 from 4.1 to 4 (align 90nm).</li> <li>Modify AA.2a from 0.09 to 0.12. AA.2b from 0.09 to 0.4 (from marketing).</li> <li>Modify NW.6 and NW.7 descriptions (include 1.8.2.5/3.3V).</li> <li>Modify PUB.8 to 0.31 (align 90nm).</li> <li>Modify LVN.1/LVN.2/LVP.1/LVP.2 from 0.32 to 0.18</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. N<br>TD-LC | io.:<br>065-DR-20 | Doc. Title | 1.2/1.8/2.5 | Logic<br>5/3.3V Low<br>/1.8/2.5/3.3V<br>ules                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                 | Tech Dev<br>Rev: 1.9                                                                                                                                                              | Page 2/223                                                                               | No.:                                           |
|-----------------|-------------------|------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|------------------------------------------------|
| 4T              | 0.0               | 2007-07-17 | BRANDON LI  | (customer 10. Modify G Modify G description 11. Modify N 0.3 t NLL.7/PL NLL.8/PL 12. Modify SI Modify SI 13. M1.8 metatoo high). 14. Mn.8 metatoo high). 15. Modify it 2. Modify it 2. Modify it 0.08->0.1 3. Modify it 4. Modify it 0.32->0.25 5. Add note it | oG 1/DG 2/TG<br>6/TG.6 descrirequest).<br>FT.1b/GT.1c/G<br>FT.6 from 0.<br>n.<br>NLL.6/PLL.6/<br>o 0.26<br>L.7/NLH.7/N<br>L.8/NLH.8/N<br>N.5/SN.6/SP.<br>N.7/SN.8/SP.<br>al width limit<br>al width limit<br>of 5um Logic<br>em 7.4.2 A/<br>tem 7.4.21<br>lem 7.4.5 NG<br>tem 7.4.6<br>8<br>for 7.2 to iden | iptions. M GT.1d to 14 to 0.1  /NLH.6/NI (alig NLHT.7/PI NLHT.8/PI 5/SP.6 from 7/SP.8 desc change from technology A.2b 0.4-> CT.4a  C.1 0.32-> PC.1  ntify LOTA | O.2/0.28/0.38 (0.8X90nm).  LHT.6/PLH.6/n 90nm) LH.7/PLHT.7 LH.8/PLHT.8 om 0.3 to 0.26 criptions. om 14 to 8um om 15 to 8um  y: 0.3 0.06->0.055 0.28 and NC.2 0.32->0.28 A number. | om 0.8 to  (align 90  Modify  PLHT.6  Modescription (align 90) (CMP dis  (CMP dis  and C | 0.46 Dnm). GT.9 from odify and ns. Dnm). Shing |
| 5R              | 1.0               | 2008-12-02 | Emily Bei   | 2. Modi "gene 3. Modi "gene 4. Upda RDL LOG 5. Upda 6. Modi pMO 7. Modi                                                                                                                                                                                        | erated" fy Alpa layerated" te 7.2.1 layer PA2, RESAAO window lay te LOTA No fy 7.2.1 table S device" to fy 7.2.1 table                                                                                                                                                                                      | er normal ver normal mapping A, RESP1, yer in 7.2.1 no e "LVN" o "Low Vt N e "LVP" o                                                                            | l use from<br>l use from<br>table, add RD<br>OVERPL, IN                                                                                                                           | "drawn" L via, RD ST, HR a m "Low m "Low                                                 | to  DL,  and                                   |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.

8. Modify 7.2.1 table "PLH" to "PLHT"9. Modify 7.2.1 table "NLH" to "NLHT"

10. Add 7.2.3 device truth table11. Modify AA.3b 0.14->0.1312. Add AA.10 "AA density rule"



### Semiconductor Manufacturing International Corporation

| Doc. No.:<br>TD-LO65-DR-2001 | 1.2/1.8/2.5/3.3 | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | e 14R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Tech Dev<br>Rev: 1.9                                               | Page 3/223  | No.        |
|------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------------|------------|
|                              |                 | 13. Add AA.11 item 14. Add "AA resist 15. Modify NW.2 N from 1.8 to 1.6 16. Add one note fo 17. Modify PSUB.3 18. Modify VTNH. 19. Modify VTNH. 20. Modify VTNH. 21. Modify VTPH. 23. Modify VTPH. 24. Modify VTPH. 25. Modify VTPH. 26. Modify VTPH. 27. Modify LVN.4 27. Modify LVN.5 28. Modify LVN.5 28. Modify LVP.6 30. Modify LVP.6 31. Modify LVP.6 32. Modify LVP.7 34. Modify LVN.6 33. Modify LVN.7 34. Modify NLL.6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | or rules" as PNW width for "NW resist 3c in Part 7.3. 4 0.18->0.16 5 0.18->0.16 6 0.27->0.21 4 0.18->0.16 6 0.27->0.21 7 0.27->0.21 0.18->0.16 0.18->0.16 0.18->0.16 0.18->0.16 0.27->0.21 0.27->0.21 0.27->0.21 0.27->0.21 0.27->0.21 0.27->0.21 0.27->0.21 0.27->0.21 0.27->0.21 0.27->0.21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | eart 7.3.3<br>NW resistor if or guideline" if 5 from 1.2 to 0      | in part 7.3 |            |
|                              |                 | 35. Modify PLL.6 (36. Modify NLH.6 (37. Modify PLH.6 (38. Modify SN.5 (19. Modify SN.5 (19. Modify SP.5 (19. Modify SP.6 (19. Modify CT.3 (19. Modify CT.8 in 52. Modify CT.8 (19. Modify CT.8 (1 | 0.26->0.24<br>0.26->0.24<br>26->0.24<br>26->0.24<br>26->0.24<br>26->0.24<br>26->0.24<br>26->0.24<br>26->0.24<br>26->0.24<br>26->0.24<br>26->0.24<br>26 overdrive<br>20 overdrive<br>20 overdrive<br>20 overdrive<br>21 overdrive<br>22 overdrive<br>23 overdrive<br>24 overdrive<br>25 overdrive<br>26 overdrive<br>26 overdrive<br>27 overdrive<br>28 overdrive<br>29 overdrive<br>20 overdrive<br>20 overdrive<br>20 overdrive<br>20 overdrive<br>21 overdrive<br>22 overdrive<br>23 overdrive<br>24 overdrive<br>25 overdrive<br>26 overdrive<br>26 overdrive<br>27 overdrive<br>28 overdrive<br>29 overdrive<br>20 | e rule.  6 6 description 6 description and add der H.6, PLH.6, \$2 | and TO      | G.4<br>eck |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



|                 | Doc. Title: | 65nm         | Logic                         | Salicide Doc.Rev:                                  |                | Page       | No.        |
|-----------------|-------------|--------------|-------------------------------|----------------------------------------------------|----------------|------------|------------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low                      | Leakage 14R                                        | Rev: 1.9       | 4/223      |            |
|                 |             | and 1.0/1    | 1.8/2.5/3.3V                  | Generic                                            |                |            |            |
|                 |             | Design Rul   | es                            |                                                    |                |            |            |
|                 |             |              |                               | •                                                  | •              |            |            |
|                 |             |              | 53. Modif<br>82% <del>-</del> | fy M1.6 description  →75%, Min 16% →30%            |                |            | lax<br>eck |
|                 |             |              | windo                         |                                                    |                |            |            |
|                 |             |              |                               | fy M1.7 description from                           | om "Space bet  | ween me    | etal       |
|                 |             |              |                               | nd 45 degree bent meta                             |                |            |            |
|                 |             |              | metal                         | lines with one or bot                              | th are 45 degr | ee, and    | the        |
|                 |             |              |                               | ng metal length is lar                             |                |            |            |
|                 |             |              |                               | 0.1um distance from                                | bending poin   | t need i   | not        |
|                 |             |              |                               | this rule)"                                        |                |            |            |
|                 |             |              |                               | fy M1.8 description to                             |                |            | le''       |
|                 |             |              |                               | en define maximum lin                              |                | ed         |            |
|                 |             |              |                               | fy M1 schematic pictur<br>fy note descriptions in  |                | o add "a   | and I      |
|                 |             |              |                               | tersection area is larger                          |                | o uuu u    | ina        |
|                 |             |              |                               | fy "M1" to "Mn" in "M                              |                |            |            |
|                 |             |              |                               | y Mn.6 description                                 |                | ues: M     | lax        |
|                 |             | 750          |                               | >75%, Min 16% →30%                                 | %. And add "de | nsity che  | eck        |
|                 |             | <            | windo                         | w"                                                 |                |            |            |
|                 |             |              | (C) 16 17                     | 0.04.5.1                                           | //G 1 .        |            | . 1        |
|                 |             | 611          |                               | fy Mn.7 description frond 45 degree bent metal     |                |            |            |
|                 | 200         | 4/11         |                               | lines with one or bo                               |                |            |            |
|                 | 4           | 110          |                               | ng length >=0.5um (the                             |                |            |            |
|                 | 200         | 101          |                               | pending point need not                             |                |            | 100        |
|                 | 4/1         | 1111         |                               | fy Mn.8 description to                             |                |            | nen        |
|                 | CI          | 11/2 1       |                               | the max. metal width                               |                |            |            |
|                 | 011         |              |                               | y Mn schematic pictur                              |                |            |            |
| 4/11/           |             | 111          |                               | fy "V1" of Vn.7 and Vi                             |                |            |            |
|                 | 1111        | 101          |                               | fy Vn.7 value from "0.0<br>fy Vn.8 value from "0.0 |                |            |            |
| 00              | // //       | 110          |                               | e the original Vn.9 rul                            |                | the cont   | ent        |
|                 | 1           | -            |                               | ote" part. Modify "Vn                              |                |            |            |
|                 |             | 1            |                               | a strict rule, but as a re                         |                |            | - 10       |
| 1.7             | 11/1        | 277          |                               | fy Vn schematic picture                            |                |            |            |
|                 | 11/11       |              |                               | fy TV1 description to in                           | nclude TV1 opt | tion (b)   |            |
|                 | 12          |              |                               | V1.7 and TV1.8 rules                               |                |            |            |
|                 | J           |              |                               | V1 option (b) rules                                | 1 773 / 1      | 4.5        |            |
|                 | 1.00        |              |                               | M1 description to incl                             |                | n (b)      |            |
|                 |             |              |                               | fy TM1.4 value from "<br>fy TM1.5 rule descript    |                | lot rula a | nd l       |
|                 |             |              |                               | lefine the max. width a                            |                | ioi ruit a | iiiu       |
|                 |             |              |                               | M1 metal density rule                              |                | 6          |            |
|                 |             |              |                               | M1 option (b) rules                                |                | -          |            |
|                 |             |              |                               | V2 rule descriptions                               |                |            |            |
|                 |             |              |                               | V2.7 and TV2.8 parts                               |                |            |            |
|                 |             |              | 78. Add T                     | V2 option (b) rules                                |                |            |            |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic        | Salicide | Doc.Rev: | Tech Dev | Page  | No.: |
|-----------------|-------------|-------------|--------------|----------|----------|----------|-------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 5/223 |      |
|                 |             |             | 1.8/2.5/3.3V | Generic  |          |          |       |      |
|                 |             | Design Rul  | les          |          |          |          |       |      |
|                 |             |             |              |          |          |          |       |      |

|     |     | I       |              |                                                                 |
|-----|-----|---------|--------------|-----------------------------------------------------------------|
|     | l   |         | 1            | 70 Add TMO description to in-1-d- TMOti (1)                     |
|     |     |         |              | 79. Add TM2 description to include TM2 option (b)               |
|     |     |         |              | 80. Modify TM2a.4 value from "1" to "0.7" and add the           |
|     |     |         |              | unit in the description                                         |
|     |     |         |              | 81. Modify TM2a.5 rule description to delete slot rule and      |
|     |     |         |              | then define the max. metal width allowed                        |
|     |     |         |              | 82. Add TM2 metal density rule as TM2a.6                        |
|     |     |         |              | 83. Add TM2 option (b) rules                                    |
|     |     |         |              | 84. Delete the part of "Metal slot rules" because it is not     |
|     |     |         |              | suitable as device dimension is decreased                       |
|     |     |         |              | 85. Add MTT rules                                               |
|     |     |         |              | 86. Modify the old dummy size from MD.1 to MD.5                 |
|     |     |         |              | 87. Modify MD.10 "dummy metal Boolean operation"                |
|     |     |         |              | 88. Add MD.13 rule                                              |
|     |     |         |              | 89. Add MD.14 rule                                              |
|     |     |         |              | 90. Add "PA1 rules"                                             |
|     |     |         |              | 91. Add "RDL rules"                                             |
|     |     |         |              | 92. Add "RDL PA2" rules                                         |
|     |     |         |              | 93. Add "seal ring rules"                                       |
|     |     |         |              | 94. Add "Current density Rule"                                  |
|     |     |         | 100          | 95. Modify 7.3.2 add AA.10 & AA.11, Change AA3b                 |
|     |     |         | 610          | Design minimum (um) to 0.13                                     |
|     |     |         | 4/1          | Design minimum (um) to 0.13                                     |
| 6R  | 1.1 | Zhao X  | u 2009-02-24 | 1.Delete Fuse layer in "SMIC mask layer name mapping table"     |
| OIX | 1.1 | Shen    | u 2007-02-24 | of Part 7.2.1 because Fuse layer is not used for 65LG currently |
|     |     | Silcii  | 1111         | 2.Modify PSUB.3b value from 0.50 to 0.8 in item7.3.5.           |
|     |     | 60      | 1111         | 3.Delete PSUB.3c description "/3.3" for add 3.3V of PSUB.3d     |
|     |     | A 1     | 1 1/2        | and modify value from 0.50 to 1.0 in item7.3.5.                 |
|     |     | 10      | 1 11         |                                                                 |
|     |     | (0) 1 . | 1 1 11       | 4.Add PSUB.3d for "3.3V NMOS channel length" rule in            |
|     | - 4 | 111     | 1 11         | item7.3.5.                                                      |
|     |     | 61. 1   | 110          | 5.Delete old Note 2 in the 7.3.14 GT rule part to avoid         |
|     | -/. | 1010    | 10           | confusion                                                       |
|     | 11  | 1101    |              | 6.Modify Note 2"RP184" to "125;4 layer"                         |
|     | 1 1 | 11/4    |              | 7.Correct 7.3.22 graph "0.25um" to "0.22um"                     |
|     |     | 11 11   |              | 8.Modify CT.2b rule description to define CT array in item      |
| 1   |     | 11/1    | N.           | 7.3.24.                                                         |
|     |     | 110     |              | 9.Modify V1.2b rule description to define via array in          |
| 1   |     | V       |              | item7.3.26.                                                     |
| 1   |     |         |              | 10.Modify Vn.2b rule description to define Via array in         |
|     |     |         |              | item7.3.28.                                                     |
|     |     |         |              | 11.Correct 7.3.31(b) "TM->TM1" and "Mn->TM2" in the             |
|     |     |         |              | graph                                                           |
|     |     |         |              | 12.Correct MD.6a value from "0.5" to "2" and modify "metal"     |
|     |     |         |              | to "Mn"in item7.3.34.                                           |
|     |     |         |              | 13.Add MD.6b rule to define "Space between dummy pattern        |
|     |     |         |              | and the edge of TMx block layer"in item7.3.34.                  |
|     |     |         |              | 14.Correct MD.7a value from "0.5" to "2"in item7.3.34.          |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm    | Logi        | c     | Salicide | Doc.Rev: | Tech Dev | Page  | No.: |
|-----------------|-------------|---------|-------------|-------|----------|----------|----------|-------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8 | /2.5/3.3V   | Low   | Leakage  | 14R      | Rev: 1.9 | 6/223 |      |
|                 |             | and     | 1.0/1.8/2.5 | /3.3V | Generic  |          |          |       |      |
|                 |             | Design  | Rules       |       |          |          |          |       |      |

|    |      |           |            | 15.Add MD.7b rule to define "space between dummy pattern                                 |
|----|------|-----------|------------|------------------------------------------------------------------------------------------|
|    |      |           |            | and the edge of TMn pattern"in item7.3.34.                                               |
|    |      |           |            | 16. Add MD.9a to define space between Mx dummy pattern                                   |
|    |      |           |            | and the edge of poly gate (AA*GT) in item7.3.34.                                         |
|    |      |           |            | 17. Add "TMx" to the description of MD.9b in item7.3.34.                                 |
|    |      |           |            | 18. Modify 7.3.35 rule PA1.2 description from "PA1 via size" to                          |
|    |      |           |            | "PA1 length or width"                                                                    |
|    |      |           |            |                                                                                          |
|    |      |           |            | 19.Modify 7.3.35 rule PA1.3 from "space between two PA1 VIAs" to "space between two PA1" |
|    |      |           |            |                                                                                          |
|    |      |           |            | 20.Modify 7.3.35 rule PA1.4 "PA1 VIA enclosure by RDL" to                                |
|    |      |           |            | "RDL Via enclosure by RDL"                                                               |
|    |      |           |            | 21. Modify 7.3.34 metal dummy rule number to distinguish the                             |
|    |      |           |            | same rule No. for MD.1-MD.7,MD.9.                                                        |
| 7R | 1.2  | Emily Bei | 2009-05-08 | 1. Modify 7.2.1 107,163,108 layer, "RDL via", "RDL                                       |
|    |      |           |            | PA2" and "RDL" layer description, add dummy layer                                        |
|    |      |           |            | gds numbers                                                                              |
|    |      |           | 100        | 2. Add "fuse" and "MARKF" layer to 7.2.1;                                                |
|    |      |           | <          | 3. Modify AA.2b 0.30->0.21;                                                              |
|    |      |           |            | 4. Modify AA.3b 0.13->0.11;                                                              |
|    |      |           | PA         | 5. Modify NW.6 0.6->0.47;                                                                |
|    |      |           | 4///       | 6. Modify NW.7 0.6->0.47;                                                                |
|    |      |           | 4/1        | 7. Modify NW.4 0.5->0.47;                                                                |
|    |      |           | 01/4       | 8. Modify                                                                                |
|    |      |           | 1000       | Psub.5,Psub.6,NC.4,NC.5,NC.6,NC.7,PC.4,PC.5,                                             |
|    |      | 160       | 1111       | PC.6,PC.7,VTNH.4,VTNH.5, VTNH.6,                                                         |
|    |      | 1 11      | 11/2 1     | VTNH.7,VTPH., VTPH.5, VTPH.6, VTPH.7,LVN.4,                                              |
|    |      |           |            | LVN.5, LVN.6,LVP.4 and LVP.5 description;                                                |
|    | - 0  | 11 11 10  | 111        | 9. Modify NC.4 0.18->0.12;                                                               |
|    |      | 1.11.11   | 1 11       | 10. Modify NC.5 0.18->0.12;                                                              |
|    | 6    | 1, 1      | 110        | 11. Modify NC.6 0.27->0.20;                                                              |
|    | -13  | 1011      |            | 12. Modify NC.7 0.27->0.20;                                                              |
|    | 01   | 11/2/     |            | 13. Modify PC.6 0.27->0.20;                                                              |
|    | 1 11 | 11 11     |            | 14. Modify PC.4 0.18->0.12;                                                              |
|    | 1    | 0 11      |            | 15. Modify PC.5 0.18->0.12;                                                              |
|    | 1    | 11 11     |            | 16. Modify PC.7 0.27->0.20;                                                              |
|    |      | 110       |            | 17. Modify VTNH.4 0.16->0.12;                                                            |
|    |      |           |            | 18. Modify VTNH.5 0.16->0.12;                                                            |
|    |      | 7         |            | 19. Modify VTNH.6 0.21->0.20;                                                            |
|    |      |           |            | 20. Modify VTNH.7 0.21->0.20;                                                            |
|    |      |           |            | 21. Modify VTPH.4 0.16->0.12;                                                            |
|    |      |           |            | 22. Modify VTPH.5 0.16->0.12;                                                            |
|    |      |           |            | 23. Modify VTPH.6 0.21->0.20;                                                            |
|    |      |           |            | 24. Modify VTPH.7 0.21->0.20;                                                            |
|    |      |           |            | 25. Modify LVN.4 0.16->0.12;                                                             |
|    |      |           |            | 26. Modify LVN.5 0.16->0.12;                                                             |
|    |      |           |            | 27. Modify LVN.6 0.21->0.20;                                                             |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm       | Logic        | Salicide Doc.Rev:                              | Tech Dev    | Page     | No.:   |
|-----------------|-------------|------------|--------------|------------------------------------------------|-------------|----------|--------|
| TD-LO65-DR-2001 |             |            | /3.3V Low    | Leakage 14R                                    | Rev: 1.9    | 7/223    |        |
|                 |             |            | 1.8/2.5/3.3V | Generic                                        |             |          |        |
|                 |             | Design Rul |              |                                                |             |          |        |
|                 |             |            |              |                                                | ı           |          |        |
|                 |             |            | 28. Modi     | fy LVN.7 description;                          |             |          |        |
|                 |             |            |              | fy LVN.7 0.21->0.20;                           |             |          |        |
|                 |             |            |              | fy LVP.4 0.16->0.12;                           |             |          |        |
|                 |             |            | 31. Mod      | fy LVP.5 0.16->0.12;                           |             |          |        |
|                 |             |            |              | fy LVP.6 description;                          | 17          |          |        |
|                 |             |            |              | fy LVP.6 0.21->0.20;                           | 111         |          |        |
|                 |             |            |              | fy LVP.7 description;                          | 1111        |          |        |
|                 |             |            |              | fy LVP.7 0.21->0.20;                           | VAI         | 1        |        |
|                 |             |            |              | fy DG.3 and DG.4 des                           | cription;   |          |        |
|                 |             |            |              | fy DG4 0.33->0.24;                             | 11          | /A       |        |
|                 |             |            |              | fy DG.5 description;                           | 1 11 11     |          |        |
|                 |             |            |              | fy DG.6 0.33->0.24;                            | 11/12       |          |        |
|                 |             |            |              | fy TG.3 description;<br>fy TG.4 description;   | 11          |          |        |
|                 |             |            |              | fy TG.4 0.33->0.24;                            | 0.          |          |        |
|                 |             |            |              | fy TG.5 description;                           | 4           |          |        |
|                 |             |            |              | fy TG.6 0.33->0.24;                            |             |          |        |
|                 |             |            | 45. Modi     |                                                |             |          |        |
|                 |             |            |              | b,NLL.7,NLL.8,PLL.7                            | PLL.8,NLH.  | 7,NLH.8, |        |
|                 |             | Pho        |              | 7,PLH.8,SN.7,SN.8,                             |             |          |        |
|                 |             | 4 (14      |              | fy SAB.9 0.28->0.20;                           |             | -        |        |
|                 |             | 11.        |              | fy CT.4b 0.11->0.09;                           |             |          |        |
|                 | 40          | 9/ / 4     |              | fy E-fuse rule 7.3.16;                         |             |          |        |
|                 | (1)         | 101        |              | fy M1.3a 0.14->0.11;                           |             |          |        |
|                 | 41          | 1111       |              | fy M1.3b value 0.3->0                          | 0.18;       |          |        |
|                 | 4/1/        | 114 .      |              | fy M1.3c description;                          |             |          |        |
|                 |             | 111        |              | fy 7.3.25 note item3;<br>fy V1.4 value 0.04->0 | 02.         |          |        |
| 40              | 1111        | 111        |              | fy V1.4 value 0.04->0                          |             |          |        |
|                 | 1111        | 101        |              | ffy $7.3.27$ rule number;                      |             |          |        |
| 00              | 1 1         | 1          |              | ffy 7.3.27 note item3 d                        |             |          |        |
|                 | 1 101       | _          |              | fy Mn.3a 0.15->0.12,                           | -           | .16:     |        |
|                 | 11.00       | 7          |              | fy Vn.4 0.04->0.03;                            |             | ,        |        |
| 1.0             | 11/1        | 377        |              | fy Vn.7 0.04->0.03;                            |             |          |        |
|                 | (11)        |            |              | te MD.10 because it is                         |             |          | rules  |
|                 | 10          |            |              | nodify MD.11~MD.15                             |             | ;        |        |
|                 | $\vee$      |            |              | fy MD.7b "TMn" to "                            | TMx";       |          |        |
|                 |             |            |              | fy MD.9a;                                      |             |          |        |
|                 |             |            |              | fy 7.3.30 descriptions;                        |             |          |        |
|                 |             |            |              | fy TM1a.1 0.42->0.40                           |             |          |        |
|                 |             |            |              | fy TM1a.2a 0.42->0.4                           |             |          |        |
|                 |             |            |              | fy TM1a.2b description                         |             |          |        |
|                 |             |            |              | fy TM1a.3 0.42->0.40<br>fy TM1b.2b~TM1b        |             | and 7    | 7.3.32 |
|                 |             |            |              | iption;                                        | .2u, /.J.J1 | and /    | ∠د.د.  |
|                 |             |            |              | fy TM2a.1 0.42->0.40                           | :           |          |        |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic      | Salicide | Doc.Rev: | Tech Dev | Page  | No.: |
|-----------------|-------------|---------------|------------|----------|----------|----------|-------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | .3V Low    | Leakage  | 14R      | Rev: 1.9 | 8/223 |      |
|                 |             | and 1.0/1.    | 8/2.5/3.3V | Generic  |          |          |       |      |
|                 |             | Design Rule   | S          |          |          |          |       |      |

|          | 1    |           |            | 70 Modify TM2 2 2 0 42 x 0 40                               |
|----------|------|-----------|------------|-------------------------------------------------------------|
|          |      |           |            | 70. Modify TM2a.2a 0.42->0.40;                              |
|          |      |           |            | 71. Modify TM2a.3 0.42->0.40;                               |
|          |      |           |            | 72. Modify TM2a.2b description;                             |
|          |      |           |            | 73. Modify 7.3.29 description "0.42"->"0.40";               |
|          |      |           |            | 74. Modify 7.3.31 description "0.42"->"0.40";               |
|          |      |           |            | 75. Modify TV1a.6 0.03->0.02;                               |
|          |      |           |            | 76. Modify TV1a.5 0.03->0.02;                               |
|          |      |           |            | 77. Modify TV2a.5 0.03->0.02;                               |
|          |      |           |            | 78. Modify TM1b.2b~TM1b.2d descriptions;                    |
|          |      |           |            | 79. Add TM2a.8 rule;                                        |
|          |      |           |            | 80. Modify TV2a.6 0.03->0.02;                               |
|          |      |           |            | 81. Modify TM2b.2b~TM2b.2d descriptions;                    |
|          |      |           |            | 82. Add TM2b.8 rule;                                        |
|          |      |           |            | 83. Modify MTT.2b description;                              |
|          |      |           |            | 84. Delete MTT.2c rule because it is not necessary from Si  |
|          |      |           |            | data;                                                       |
|          |      |           | 755        | 85. Add MTT.10 rule                                         |
|          |      |           |            | 86. Modify 7.3.36 notes;                                    |
|          |      |           |            | 87. Modify 7.3.37 rule title and 7.3.37 description;        |
|          |      |           | Pha        | 88. Modify 7.3.37 rule numbers;                             |
|          |      |           | 4 / 1/1/1  | 89. Modify 7.3.35 PA1 rules;                                |
|          |      |           | 411.       | 90. Modify 7.3.36 Notes;                                    |
|          |      |           | 0 1 60     | 91. Modify RDLPA2.1 and RDLPA2.2 rule descriptions;         |
|          |      |           | 100        | 92. Add Al fuse rule;                                       |
|          |      | 1/2       | 1111       | 93. Add Part 7.3.41 and Part 7.3.42;                        |
|          |      | (1)       | 11/2 /     | 94. Add "GTFUSE" layer to 7.2.1;                            |
|          |      |           | 1 11       | 95. Modify 7.3.25, 7.3.27, 7.3.31, 7.3.32, 7.3.33 schematic |
|          | 100  | 1111      | 111        | picture;                                                    |
|          |      | 1.11.11   | 1 1 1 1 1  | 96. Delete TM2a.6 and TM2b.6 because it is not necessary    |
|          | 2    | 11 1      | 110        | from Si data;                                               |
|          | -17  | 1011      |            | 97. Modify TM2b.5 value from 20->30.00;                     |
|          | 10   | 1101      |            | 98. Modify M1.6 and Mn.6 value: min. 30%->20%, Max:         |
|          | 1 11 | 11 11     | . A.       | 75%->80%;                                                   |
|          |      | 0 11.     |            | 99. Modify AA.11 and GT.13 descriptions;                    |
|          |      | 11 11     | t .        | 100. Modify 7.3.38 Fig.1;                                   |
|          |      | 110       |            | 101. Modify 7.3.29~ 7.3.32 descriptions;                    |
|          |      |           |            | 102. Modify RESAA.1 from "to be larger than 2.0m and        |
|          |      | 7         |            | Nsq>=5 for stable Rs" to "to be larger than 0.5um and       |
| <u> </u> |      |           |            | Nsq>=1 for stable Rs";                                      |
| 8R       | 1.3  | Emily Bei | 2009-08-31 | 1. Modify 7.2.1 layer mapping layer 107 "normal use" value  |
|          |      |           |            | drawn->drawn/generated                                      |
|          |      |           |            | 2. Modify 7.2.1 layer mapping table 108 descriptions        |
|          |      |           |            | 3. Modify7.2.1 layer mapping table 163 layer name and       |
|          |      |           |            | descriptions                                                |
|          |      |           |            | 4. Modify 7.2.1 layer mapping table layer name              |
| <u> </u> |      |           |            | PODUM->GTDUM                                                |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:<br>TD-LO65-DR-2001 | Logic<br>/2.5/3.3V Low<br>1.0/1.8/2.5/3.3V<br>Rules                                                                                                                                                                                                                                                                                                                                                                                                                                                        | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Tech Dev<br>Rev: 1.9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Page 9/223                                                                     | No.:                                     |
|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|------------------------------------------|
|                              | 6. Modify 7 rules 7. Modify 7. 8. Modify D. 9. Delete V. 7.3.8~7.3 10. Modify V. LVP.3, V. 11. Modify G. 12. Modify G. 13. Modify G. 14. Modify G. 15. Modify M. 17. Modify M. 18. Delete M. modify M. 19. Change M. 20. Modify V. 21. Modify V. 22. Modify V. 23. Delete M. modify M. 24. Change M. 25. Modify V. 26. Modify V. 27. Modify T. 28. Modify T. Change TM2b.7- 29. Modify the Tolerance TM2b.7- 29. Modify M. 30. Modify M. 31. Modify M. 32. Modify T. Change TM2b.7- 33.32(b) 30. Modify M. | ote 4 in 7.2.1 layer ma. 2.2 Definition of ter 2.4 Device layout trut NW.2 value 6.00->3.6 (NH.3, VTPH.3, LVN.11 TNH.8, VTPH.8, LVI (NH.3 and VTPH.3 ref T.3b rule description of T.5 value 0.15->0.12 (NT.5 (ST.6 descriptions T.3 value 0.07->0.065 (NT.4 value 0.055->0.05 (NT.4 value 0.036->0.05 (NT.4 value 0.070->0.05 | minology used h table 100 in 7.3.1 i.3, LVP.3 unne 1.3, LVP.8 numes spectively in 7 in 7.3.12 in 7.3.12 in 7.3.12 in 7.3.12 in 7.3.24 in 7.3.25 showed it is used to numbers in 7 in 7.3.25 in 7.3.26 in 7.3.26 in 7.3.26 in 7.3.26 in 7.3.27 showed it is used to numbers in 7 in 7.3.27 in 7.3.28 in 7.3.29 in 7.3.29 in 7.3.20 in 7 | nnecessary rules of in 7.3.3 (a) 3.27 (b) 3.27, 7.3.3 (b) 3.27, 7.3.3 (c) 3.34 | les in /N.3, 1 y and y and 32(a), 80(b), |
|                              | 32. Add MTT<br>33. Modify P.<br>34. Modify R<br>35. Modify<br>post-OPC<br>36. Modify C<br>GR.3 and<br>37. Modify 7                                                                                                                                                                                                                                                                                                                                                                                         | A.1 value 1.5->1 in 7. DV.4 value 1.5->1 in GR.3 and GR.9 definumbers to pre-OPC GR13 and GR16 num GT.9 in 7.3.38 3.37 descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0 in 7.3.34<br>3.35.1<br>7.3.35.2<br>ecryptions and<br>numbers in 7.3<br>abers to meet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | values .38 the change                                                          | from<br>es of                            |
|                              | 38. Modify 7. 39. Modify 7.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3.38 note description 3.38 Fig.3b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | and add post-O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | PC numbe                                                                       | ers                                      |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm     | Logi        | c     | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|----------|-------------|-------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/ | /2.5/3.3V   | Low   | Leakage  | 14R      | Rev: 1.9 | 10/223 |      |
|                 |             | and 1    | 1.0/1.8/2.5 | /3.3V | Generic  |          |          |        |      |
|                 |             | Design   | Rules       |       |          |          |          |        |      |

|      |      |            |           | 40. Modify CDR.49 from "CDR.1 – CDR.36" to "CDR.1 – CDR.48" in 7.3.39 |
|------|------|------------|-----------|-----------------------------------------------------------------------|
|      |      |            |           |                                                                       |
|      |      |            |           | 41. Modify PR.1 to define Pre-OPC and Post-OPC numbers in 7.3.40.3    |
|      |      |            |           | 42. Add note in 7.3.40.3                                              |
|      |      |            |           | 43. Delete DNW note 2. no need for this rule.                         |
|      |      |            |           | 44. Modify TG.5 description.                                          |
|      |      |            |           | 45. Add layer "EXCLU" in 7.2.1 the mapping table                      |
|      |      |            |           | 46. Add 7.2.1 note 5.                                                 |
| 8.1R | 1.3  | 2009-09-28 | Jove Ding | Document title change from "0.065um Logic 1P10M Salicide              |
|      |      |            |           | 1.0(G) or 1.2(LL)/1.8/2.5.or 3.3V Design Rules" to "65nm Logic        |
|      |      |            |           | 1P10M Salicide 1.2/1.8/2.5/3.3V Low Leakage and 1.0/1.8/2.5V          |
|      |      |            |           | Generic Design Rules"                                                 |
| 9R   | 1.4  | 2010-02-05 | Emily Bei | 1. Add reference file in part 5                                       |
|      |      |            |           | 2. Modify 7.2.1 NLH, PLH, NLHT, PLHT "normal use"                     |
|      |      |            |           | value from "drawn" to "drawn/generated"                               |
|      |      |            |           | 3. Modify 7.2.1 gds layer number of AA, GT and M1~TM2 to              |
|      |      |            | <         | add data type                                                         |
|      |      |            |           | 4. Add UNDERPL, OVERPL, LDBK, STIDMY layers in                        |
|      |      |            | PA        | 7.2.1                                                                 |
|      |      |            | 4//       | 5. Modify note 4 in 7.2.1 to deleted SMICLC65GE1 and                  |
|      |      | 54         | 416       | SMICLC65LL1 and modified SMICLC65GE0 and                              |
|      |      |            | 01/1 4    | SMICLC65LL0 description because TM2 dummy rule is                     |
|      |      |            | 1000      | updated                                                               |
|      |      | 641        | 1111      | 6. Add note 6 and note 7 in 7.2.1 for EXCLU and INST layer            |
|      |      | 4 / /      | 1 1/4     | definition                                                            |
|      |      | 10         | 1 11      | 7. Correct 7.2.2 MOS AA description                                   |
|      | 4    | (4/1/1     | 111       | 8. Add "2.5V underdrive to 1.8V" and LDMOS items into 7.2.4           |
|      | ~    | 111        | 10        | 9. Modify DNW.2 value 3.00→4.00 in 7.3.1                              |
|      |      | 1 10       |           | 10. Modify DNW.3 value: 2.00→1.00 in 7.3.1                            |
|      | 10   | 1101       | 1 -       | 11. Modify DNW.4 value: 2.00→1.00 in 7.3.1                            |
|      | 1 11 | 11 0       | 7         | 12. Modify DNW.5 value: 4.00→3.00 in 7.3.1                            |
|      | 1    | 0 11 .     |           | 13. Modify 7.3.2 AA.10 description and define AA density              |
|      |      | 11 11      |           | high/low spec.                                                        |
|      |      | 1111.      |           | 14. Add note 2 and note 3 into 7.3.2                                  |
|      |      |            |           | 15. Delete the old AA dummy rule and schematic pictures and           |
|      |      | A.         |           | then be replaced with new AA Dummy fill pattern                       |
|      |      |            |           | guideline because of new dummy rule release                           |
|      |      |            |           | 16. Add note 5 into 7.3.4 to explain NW.1 and NW.3                    |
|      |      |            |           | 17. Add note.6 and update the schematic picture to explain            |
|      |      |            |           | note.6                                                                |
|      |      |            |           | 18. Modify PSUB.3c descriptions                                       |
|      |      |            |           | 19. Add rule GT.1f in 7.3.14                                          |
|      |      |            |           | 20. Modify 7.3.14 GT.7 description and define poly density            |
|      |      |            |           | high/low spec.                                                        |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:<br>TD-LO65-DR-2001 | Doc. Title: | Logic<br>3.3V Low<br>.8/2.5/3.3V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Leakage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Doc.Rev:<br>14R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Tech Dev<br>Rev: 1.9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Page 11/223                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | No.:                                             |
|------------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|
|                              |             | picture a guidelin 23. Add LD 24. Re-arran Correct 7.3.31 d 25. Modify 26. Modify 27. Add not 30. Modify 31. Modify 32. Modify 32. Modify 33. Add TW "TV2b.2 34. Add TM 35. Delete 7 to other 36. Delete 6 because 37. Modify 39. Delete 6 and then 40. Update 6 41. Split old 42. Split old 42. Split old 44. Split old 45. Split old 45. Split old 46. Update 6 47. Modify 48. Modif | 7.3.14.1 the and be repleted because of MOS rule and gerule in some incit escription at 7.3.25 CT.2 M1.6 and Me4 in 7.3.26 T.3.27 V1.2 es in 7.3.29 Vn.2 T.3.30 (b) T. T.3.30 (b) T. T.3.34 MTT file. Idd metal drof new dur 7.3.38 incit 7.3.39 description at GR.1~2 and GR.1~2 and GR.1 into a GR.4 into a GR.14 into a GR.15 into a GR.15 into a GR.16 into a GR.17 into a GR.18 into a GR.19 into a GR | e old poly aced with nor finew dummas Part 7.3.1 numbers beed part numand 7.3.33 decent decent for the part 2b description of the part 2b description of the part numand 7.3.33 decent for the part numand 7.3.33 | dummy rule as ew Poly Duminy rule release 7 cause of 7.3 ascription.  On criptions escriptions diffy "TV2b.2 details and relaced vease ber in the deschange some Fishen re-arrangeures to correct sk size from GR.7 to Gs from GR.22 GR.25 and GR.27 and GR.27 and GR.27 and GR.29 a | " number of the converted numb | tion. tion, er to ntent rules bers bers bers and |
|                              |             | 49. Modify 50. Delete the new Figureal layor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 7.3.39 Fig. he old Fig. $.2 \sim$ Fig.3 but                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1 description<br>2, Fig.3.b 4<br>to make rul                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | n and correct ru<br>in 7.3.39 and<br>es clear and c<br>as Fig.4 and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | replaced<br>onsistent                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | with<br>with                                     |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm      | Logi      | c     | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|-----------|-----------|-------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2 | 5/3.3V    | Low   | Leakage  | 14R      | Rev: 1.9 | 12/223 |      |
|                 |             | and 1.    | 0/1.8/2.5 | /3.3V | Generic  |          |          |        |      |
|                 |             | Design F  | Rules     |       |          |          |          |        |      |

|     |      |            |           | numbers                                                                                                     |
|-----|------|------------|-----------|-------------------------------------------------------------------------------------------------------------|
|     |      |            |           | 52. Update Fig.5 rule numbers                                                                               |
|     |      |            |           | 53. Add table 3 in 7.3.39 to make layout clear                                                              |
|     |      |            |           | 54. Modify CDR.49 description                                                                               |
|     |      |            |           | 55. Modify 7.3.41 description to update the incited rule                                                    |
|     |      |            |           | numbers                                                                                                     |
|     |      |            |           |                                                                                                             |
|     |      |            |           | 56. Modify PR.2 0.36→0.28                                                                                   |
|     |      |            |           | 57. Modify Mark.11 description to update the incited rule numbers                                           |
| 10R | 1.5  | 2010-03-09 | Ellen Jin | 1. Update layer mapping table 7.2.1, Add "HR" layer digitized                                               |
|     |      |            |           | area tone "C" and GDS layer number 34, update layer OVERPL                                                  |
|     |      |            |           | & UNDEPL gds numbers and descriptions                                                                       |
|     |      |            |           | 2. Modify mapping table 7.2.1 "UNDERPL" to "UNDEPL"                                                         |
|     |      |            |           | 3. Add SRAM cell identification layers STSRAM, DNSRAM,                                                      |
|     |      |            |           | UDSRAM, DPSRAM, RFSRAM in to 7.2.1                                                                          |
|     |      |            |           | 4. Modify 7.3.2 AA.8 Design minimum from 0.054 to 0.038                                                     |
|     |      |            |           |                                                                                                             |
|     |      |            |           | 5. Update 7.3.2 AA.9 description                                                                            |
|     |      |            |           | 6. Deleted 7.3.2 AA note.3 and put it to 7.3.2.1 note.2                                                     |
|     |      |            | 1.00      | 7. Modify 7.3.2.1 title "AA dummy fill pattern guideline" to "AA                                            |
|     |      |            | 616       | dummy pattern design rules"                                                                                 |
|     |      |            | 4//       | 8. Add descriptions into 7.3.2.1 to define different dummy sets.                                            |
|     |      | -          | 416       | 9. Modify AADUM.7~10, AADUM.17~22 and AADUM.24                                                              |
|     |      |            | 011,      | descriptions.                                                                                               |
|     |      |            | 100       | 10. Merge AADUM.25 and AADUM.26 as AADUM.25, then                                                           |
|     |      | 160        | 1111      | deleted AADUM.26 for new request                                                                            |
|     |      | 1 11       | 11/2      | 11. Modify 7.3.2.1 note part                                                                                |
|     |      | 12         | 11 11     | 12. Update 7.3.14 note 2 description                                                                        |
|     | - 62 | 11.11      | 1 11      | 13. Deleted 7.3.14 note.4 and put it to 7.3.14.1 note.2 for new                                             |
|     |      | 1.11.11    | 1 1 1.    | request                                                                                                     |
|     | -    | 111        | 1 10      | 14. Modify 7.3.14.1 title from "poly dummy fill pattern                                                     |
|     | 1    | 1011       |           | guideline" to "poly dummy pattern design rules"                                                             |
|     | 10   | 1191       |           | 15. Add descriptions into 7.3.14.1 to define two sets of dummy                                              |
|     | 1 13 | 11 11      | 31        | patterns.                                                                                                   |
|     | 1    | 0 11 .     |           | 16. Modify PODUM.7~10, PODUM.17~22 and PODUM.28                                                             |
|     |      | 11 11      |           | descriptions                                                                                                |
|     |      |            |           | 17. Merge PODUM.29 and PODUM.30 as PODUM.29, then                                                           |
|     |      | 11         |           | deleted PODUM.30 for new request                                                                            |
|     |      | 7          |           | 18. Modify 7.3.14.1 note part                                                                               |
|     |      | 3.50       |           | 19. Modify 7.3.18 NLL.7, NLL.8, 7.3.19 PLL.7, PLL.8, 7.3.20                                                 |
|     |      |            |           | NLH.7, NLH.8, 7.3.21 PLH.7, PLH.8, 7.3.22 SN.7, SN.8, 7.3.23                                                |
|     |      |            |           | SP.7, SP.8 descriptions and schematic descriptions.                                                         |
|     |      |            |           | 20. Modify 7.3.18 NLL.8 Design min. from 0.20 to 0.17                                                       |
|     |      |            |           | 20. Modify 7.3.18 NLL.8 Design min. from 0.20 to 0.17 21. Modify 7.3.19 PLL.8 Design min. from 0.20 to 0.17 |
|     |      |            |           | •                                                                                                           |
|     |      |            |           | 22. Modify 7.3.20 NLH.8 Design min. from 0.20 to 0.17                                                       |
|     |      |            |           | 23. Modify 7.3.21 PLH.8 Design min. from 0.20 to 0.17                                                       |
|     |      |            |           | 24. Modify 7.3.22 SN.8 Design min. from 0.20 to 0.17                                                        |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm      | Logic          | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|-----------|----------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2 | .5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 13/223 |      |
|                 |             | and 1.    | 0/1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design R  | lules          |          |          |          |        |      |
|                 |             |           |                |          |          |          |        |      |

|     |      |            |            | 25. Modify 7.3.23 SP.8 Design min. from 0.20 to 0.17                 |
|-----|------|------------|------------|----------------------------------------------------------------------|
|     |      |            |            | 26. Modify 7.3.35, 7.3.35.1, 7.3.35.2, 7.3.35.3 title from guideline |
|     |      |            |            | to "design rules"                                                    |
|     |      |            |            | 27. Modify 7.3.35.1 MnDUM.6~8 descriptions                           |
|     |      |            |            | 28. Modify 7.3.35.1 note.1 and note.2                                |
|     |      |            |            | 29. Modify 7.3.35.2 TM1DUM.6~8 descriptions                          |
|     |      |            |            | 30. Modify 7.3.35.2 note.1 and note.2                                |
|     |      |            |            | 31. Modify 7.3.35.3 TM2DUM.6~8 descriptions                          |
|     |      |            |            | 32. Modify 7.3.35.3 note.1 and note.2                                |
| 11R | 1.6  | 2010-07-16 | Angela Ma  | 1. Re-arrange 7.2.1 mask layer mapping. The modified items           |
| 111 | 1.0  | 2010-07-10 | Aligeia Ma |                                                                      |
|     |      |            |            | please refer to 2~7.                                                 |
|     |      |            |            | 2. Add PDRF, HRP, SM, HRPDMY, VARMOS, VARJUN,                        |
|     |      |            |            | JVARDUM, EFUSE, NODMF, MxDUB (n=1~8), TM1DUB,                        |
|     |      |            |            | TM2DUB, MOMDMY, MARKG, INDMY and DTDMY into                          |
|     |      |            |            | 7.2.1 layer mapping table. And MOD PDRF, HR, LOGO                    |
|     |      |            |            | layer normal use, HRPDMY layer Description, MOD                      |
|     |      |            |            | AADUM, GTDUM layers Digitized Area Tone to "D", MOD                  |
|     |      |            | <          | note5 descriptions.                                                  |
|     |      |            |            | 3. DEL 7.2.1 note "A detailed ruleverified" because it is            |
|     |      |            | 64         | useless.                                                             |
|     |      |            | 4//4       | 4. MOD 7.2.2 "width" and "space" definitions and add two             |
|     |      |            | 4//        | pictures                                                             |
|     |      |            | 21/4       | 5. Add DNW GDS# and mask ID in 7.2.3 and 7.2.4, add PDRF             |
|     |      |            | 1000       | layer in 7.2.3, add AA, TG, DG, PDRF, GT and PSUB layers,            |
|     |      | 1/0        | 1111       | MOD OVERPL and UNDERPL GDS# in 7.2.4                                 |
|     |      | (1)        | IN         | 6. MOD implant step to layer name in 7.2.4                           |
|     |      | ~ \        | 1 11       | 7. Add 7.2.5 and 7.2.6, 7.2.7 and 7.2.8                              |
|     | 763  | 1 170      | 1 11       | 8. Add DNW.6 and DNW NOTE.2 and MOD schematic picture                |
|     |      | 1211 1 1   | 111        | in 7.3.1                                                             |
|     | -    | 111        | 10         | 9. 7.3.2 AA.2a 0.12->0.11                                            |
|     |      | 1 10       |            | 10. Add NODMF into AADUM.7, AADUM.20, AADUM.23 and                   |
|     | 10   | 1101       | 1 -        | schematic picture                                                    |
|     | 1 11 | 11 11      | -          | 11. MOD 7.3.2.1 AADUM.25 AA, 7.3.16.1 PODUM.29 GT                    |
|     | 1 4  | 11 1       |            | density check window size                                            |
|     |      | 11 11      |            | 12. Add Note.3 in 7.3.2.1.                                           |
|     |      |            |            | 13. NW.1 and NW.3 0.32 -> 0.36, NW.6 and NW.7 0.47 -> 0.72           |
|     |      | 11-        |            | 14. DEL 7.3.4 NOTE.5 because of NW.1 and NW.3 rule changes           |
|     |      | ~          |            | 15. 7.3.5 PSUB.1 and PSUB.4 0.32 -> 0.36                             |
|     |      | 1000       |            | 16. Add "and AA in INDMY" in 7.3.5 PSUB NOTE.2 and add               |
|     |      |            |            | PSUB NOTE.3 & 4 in 7.3.5                                             |
|     |      |            |            |                                                                      |
|     |      |            |            | 17. VTNH.6, VTNH.7 0.20 -> 0.185                                     |
|     |      |            |            | 18. VTPH.6, VTPH.7 0.20 -> 0.185                                     |
|     |      |            |            | 19. LVN.6, LVN.7 0.20 -> 0.185                                       |
|     |      |            |            | 20. LVP.6, LVP.7 0.20 -> 0.185                                       |
|     |      |            |            | 21. Add VTNH.8, VTPH.8, LVN.8 and LVP.8 rules                        |
|     |      |            |            | 22. MOD DG2, DG3, DG4 and DG5 Description in 7.3.12                  |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm                                                                       | Logic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Salicide Doc.Rev:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Page                                                                                                             | No.:                                                                    |
|-----------------|-------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| TD-LO65-DR-2001 |             |                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Rev: 1.9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 14/223                                                                                                           |                                                                         |
|                 |             |                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Generic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                  |                                                                         |
|                 |             | Design Rule                                                                | es .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                  |                                                                         |
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 and 1.0/1 Design Rule  2 2 2 2 2 3 3 3 3 3 3 3 3 4 4 4 4 4 4 | 3.3 V Low .8/2.5/3.3 V .88 .3. MOD DG.2 .4. Add DG.7, .7.3.12 and .5. MOD TG.2 .6. MOD TG.4 .7. Add TG.8, .7.3.13 and .8. Add 7.3.14 .9. GT.5 0.12 .6. MOD GT.1 .1. Add GT.13 .1. Add GT.13 .1. Add RESP picture1. Add EFU.1 .1. MOD FU.1 .1. MOD TJ.1 .1. MOD TJ.1 .1. MOD TJ.1 .1. MOD NLL .1. MOD 7.3.1 .1. MOD NLL .1. MOD 7.3.1 .1. MOD NLL .1. MOD TJ.3.1 .1. MOD NLL .1. MOD TJ.3.1 | Description and value DG8, DG9, DG10, MOD schematic pictu, TG3, TG4 and TG5 Description and value TG9, TG10, TG11, MOD schematic pictu and 7.3.15 and rearrance of the pictural pictura | es 0.25 -> 0.27 DG.11 and Dre Descriptions. e 0.25 -> 0.27. TG.12 and Tre. nge the subsequence of the subseq | PODUM DD schem DEFUSE, bing table MOD 0.1 I SP.8 0.1 3.33(a). dd note5 ics. > "<0.15" d add notecture. (b) schem | es in bers.  4.20,  matic  and has  0 ->  17 ->  and  tee 6  e2.  matic |
|                 |             |                                                                            | new one.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ld dummy rules 7.3.3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -                                                                                                                | ith a                                                                   |
|                 |             |                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | DUM.11MOD PA.3, 18.1 descriptions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | iote.3 descripti                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ons.                                                                                                             |                                                                         |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



Doc. Title:

65nm

Doc. No.:

### Semiconductor Manufacturing International Corporation

Salicide Doc.Rev: Tech Dev

Logic

Page

No.:

| TD-LO | 65-DR-20 | 001        | 1.2/1.8/2.5 | 5/3.3V Low<br>/1.8/2.5/3.3V                                                                                                                                                                                                                                                               | Leakage 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Rev: 1.9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 15/223                                                                                   | 110                     |
|-------|----------|------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------------------------|
| 12R   | 1.7      | 2010-10-07 | Angela Ma   | 61. MOD 7.3.4 62. MOD 7.3.4 63. MOD CI CDR.52, 0 CDR.35, CDR.57 ru 64. DEL ALF. 65. MOD SV.7 66. Add PR.10 67. Add 7.3.4 68. Add comm 1. Modify To 2. Add NPR 3. Move LD 4. Modify C BCB2, NODM 5. Add EXD 6. Add Note 7. Modify 7. 8. Modify 7. 9. Modify 7. 10. Modify 7. 11. Modify 7. | ->3.0, RDL. 4 into 7.3.39 b and re-arra 42 title nar add descrip 42 table 3 an 43 title and No. 28, CD CDR.54, CI CDR.41, Co les in 7.3.42 because it brient in 8. Att cop Tier Doc. 1 and BORI BK from 7.2 T, PA, AL F descriptio RC and NO. 8 & 9 in 7.2 T, PA, AL F descriptio RC and NO. 8 & 9 in 7.2 3.1 DNW.2 3.1 DNW.4 3.1 DNW.5 3.10 LVN an 3.12 DG8, I 3.13 TG9, T 3.16 GT.3a 3.16 GT.3a 3.16 GT.6 d 4 in 7.3.16 3.16 GT.6 d 5.4 in 7.3.16 3.19 LDAA 3.19 Schema 3.26 SAB.1 6b and M1 3.29 V1.4 0 3.29 V1.6 0 3.29 V1.7 0 3.29 V1.7 0 | 2a 1.5->2.0 and update nge sequerme, GR.22 ation into tail dupdate the MOD note of R.34, CI of CDR.58 description  3.47 because the model of R.34, CI of R.34, MD, of R.34 because the model of R.34, MD, of R.35 in table of R | o. the schematic. the numbers. | ig.1. "10". 45, CDF add CDF 53, CDF  d  22 MBM, R 17.2.1.2  ptions escription escription | R.49,<br>R.27,<br>R.55, |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| TD-LO65-DR-2001              | 3 |
|------------------------------|---|
| and 1.0/1.9/2.5/2.2V Canaria | J |
| and 1.0/1.8/2.5/3.3V Generic |   |
| Design Rules                 |   |

|     |       |                      |          | 27. Add Mn.6b and Mn.6c and density check schematic in         |
|-----|-------|----------------------|----------|----------------------------------------------------------------|
|     |       |                      |          | 7.3.30                                                         |
|     |       |                      |          | 28. Modify 7.3.31 Vn.4 0.025 -> 0.03                           |
|     |       |                      |          | 29. Modify 7.3.31 Vn.6 0.01 ->0.02                             |
|     |       |                      |          | 30. Modify 7.3.31 Vn.7 0.025->0.03                             |
|     |       |                      |          | 31. Modify 7.3.31 Vn.8 0.01->0.02                              |
|     |       |                      |          | 32. Modify item 8 Attachment Note.1 & 2 descriptions           |
|     |       |                      |          | 33. Modify 11R -> 12R and 11RMIX -> 12RMIX in item 8           |
|     |       |                      |          | Attachment Note.2 table                                        |
|     |       |                      |          | 34. Modify GT.6, DG.8, DG.9, DG.10, DG.11, TG.9, TG.10,        |
|     |       |                      |          | TG11 and TG12 descriptions in item 8 Attachment Note.2 table   |
| 13R | 1.8   | 2011-06-03           | Amy Wong | 1. 7.2.2 Modify space rule definition and related figures      |
|     |       |                      |          | 2. Add SRAM part in 7.2.3 and 7.2.4                            |
|     |       |                      |          | 3. Modify BJT implant and layout truth tables in 7.2.5 and     |
|     |       |                      |          | 7.2.6                                                          |
|     |       |                      |          | 4. Add varactor implant and layout truth tables as 7.2.9 and   |
|     |       |                      | 79       | 7.2.10, respectively.                                          |
|     |       |                      | <        | 5. Delete 7.3.1 DNW.6 and update the schematic picture         |
|     |       |                      |          | 6. Add RESAA.9 and RESAA.10 in 7.3.3 and update the            |
|     |       |                      | 2/19     | schematic picture                                              |
|     |       |                      | 4//      | 7. Modify 7.3.2 AA.10 rule and note2, PSUB.5 description and   |
|     |       |                      | 4/       | add Note.5 in 7.3.5, 7.3.4 /7.3.2 Note; 7.312 DG.12 and 7.3.13 |
|     |       |                      | 01/14    | TG 13 rules, 7.3.16 Note3 and schematic picture                |
|     |       |                      | 100      | 8. Add RESP1.10 in 7.3.17 and update the schematic picture     |
|     |       | 160                  | 1111     | 9. LDMOS rule update                                           |
|     |       | . 1 1                | 11/3 .   | 10. Modify 7.3.21 description from LL to PLL                   |
|     |       | 10                   | 1 11     | 11. Modify CT.1 description                                    |
|     |       | 10/11/11/11/11/11/11 | 111      | 12. Modify Attachment Note.1 & 2 descriptions                  |
|     | 45.   | 11.1                 | 1 11     | 13. Modify 12R -> 13R and 12RMIX -> 13RMIX in Attachment       |
|     | 6     | 01. 1                | 110      | Note.2 table                                                   |
|     | -1,   | 1811                 | 1 3      | 14. Add DNW.3 and delete DNW.6 in Attachment Note.2            |
|     | 01    | 11.01                |          | 15. Delete NW.5 in section of 7.3.4.                           |
|     | 1 1/1 | 11/1                 | . "      | 16. 7.3.27 Optimize CT.7 figure                                |
|     |       | 11 10                |          | 17. Modify M1.2b, M1.2c,M1.6a~M1.6c descriptions and the       |
|     | - 1   | 11/1/2               |          | schematics, M1.6c rule value 30%->40%, Add M1.6d, Mn.6d        |
|     |       | 110                  |          | rule, Modify M1.6a, Mn.6a 20%>18%, Modify M1.3, Mn.3           |
|     |       | V                    |          | 8.00->12.00                                                    |
|     |       | 13.00                |          | 18. Modify 7.3.28 Note 3~Note5 descriptions                    |
|     |       |                      |          | 19. Modify V1.1,Vn.1 descriptions                              |
|     |       |                      |          | 20. Modify Mn.2b, Mn.2c,Mn.6a~Mn.6c descriptions and the       |
|     |       |                      |          | schematics, Modify Mn.6c rule value 30%->40%, Modify 7.3.30    |
|     |       |                      |          | note 3,note5, note6 descriptions                               |
|     |       |                      |          | 21. Modify TV1a.1, TV1b.1, TM1a.2b, TM1a.6, TM1b.2a~c,         |
|     |       |                      |          | TM1b.6, TM2a.2b, TM2a.7, TM2b.2b~TM2b.2d, TM2b.8               |
|     |       |                      |          | descriptions and update the schematics                         |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:<br>TD-LO65-DR-2001 | Doc. Title: | 1.8/2.5/3.3V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Salicide Doc.Rev:<br>Leakage 14R<br>Generic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Tech Dev<br>Rev: 1.9                                                                                                                                                                                                                                                                                                                                                                                                                    | Page 17/223                                                                                                                                                                                                 | No.:                                                                                                                 |
|------------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
|                              |             | 7.3.31, Vn.4a, TM1b.6 30%-MnDUM.6, 15 17, 20, 27, 23. Modify MnDUM.13, 0.20->0.10, Mi 24. Modify 7. TM1DUM.13, 25. Modify TM1DUM.9, T26. Modify TM2DUM.11 027. Add TM2 7.3.37.3 note, RDV.2, RDV.4 and update schring description SR.24, SR.31, S28. Delete SF numbers because 29. Add SR.3 30. Add MAFT Chip edge bor and ALF.6 and with 7.3.45.; Minumbers 32. Modify of 33. Delete 7.34. 7.3.41 add 35. Modify of 34. 7.3.41 add 35. Modify of 35. Modify of 36. 7.3.37.2/ update note 38. Remove 29. Delete seed 40. All of the recommended seed and of the recommended seed a | 4 1.5->0.8, TM1E TM2DUM.9 because the TM2DUM.6, TM descriptions DUM.13, TM1DUM. 7.3.38 descriptions, RDV.5 descriptions, ematics, Delete RDL ematics, Modify RDL ons and rule names, SR.34 descriptions R.19, SR.20, and old see they are not used in 5 rule and Fig.5, Note. RKG, NODMF layer if der layer design rule, added ALF.7, Deleted odify Mark.10~12 rule 47 Logo layout guid current density rule par 3.49 AC current density rule | 6b; add Vn.16 7.3.35a, 7.3.3 ription, Add M pdate schematic 6, MnDUM.15 >0.25, MnD. 17, M.6, 11 descriptics TM1DUM.1, 0UM.5 1.0->6 rey are unnecess IIDUM.11, 7  13 and update and schematic RDL.1, RDL. 2c because it is PA2.2 10.0->5 schematics, Fig.4 and re-a SMIC now. 1 and update N n 7.3.24 Table Modify 7.3.4 dold 7.3.44.3 and descriptions delines and rest t numbers try rule note. Soldate note2 UM.14/ TM2. GT.3a and no | D, TM. 35b note InDUM.9 cs 2 0.30->( 0UM.14, btions and 2 2.5-> 0.5 , Dosary ΓΜ2DUM schemati cs, RE 4 descript s unneces 0, 7.3.42 SR.3, S arrange fi fote.2 tabl .3;Add 7. 4 descript and be repl -arrange | 1a.6, 1.; 1.6, 2.17. 25 1 add >1.6, elete 4.10, cs, DV.1, tions ssary seal SR.6, gure e 3.43 tions aced rule and 5nm |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic      | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|---------------|------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | .3V Low    | Leakage  | 14R      | Rev: 1.9 | 18/223 |      |
|                 |             | and 1.0/1.    | 8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rule   | S          |          |          |          |        |      |

|       |     |            |             | TD-LO65-DR-2002 (3TV0.4) into one document because of the need of system integration. Section 7.2 in original DFM rule document is copied to Section 7.4 in this document. We also made some modifications on the DFM rules as listed below.  42. Update 7.2.1.3 Accessorial layers table  43. Add DFM reference in item5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------|-----|------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13.1R | 1.8 | 2011-06-17 | Amy Wong    | 1. Section 7.3.29 Via1 design minima: change V1.4b rule value from 0.005 to 0.00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|       |     |            |             | 2. Section 7.3.37.1 MnDUM.9, MnDUM.20: change the word of "MARK" to "MARKF"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 14R   | 1.9 | 2012-03-20 | Charles Yin | 1. Title update: delete "1P10M", add "3.3V" for generic design                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|       |     |            |             | <ul> <li>rule.</li> <li>Update 5 reference document, MOD 7.1 to User guideline.</li> <li>7.1: Add Grid size &amp; Non-DRC checking guideline &amp; DRC checking rule &amp; Metalization options table.</li> <li>Update layer mapping table &amp; device truth table.</li> <li>Correct 7.1.9 "B cover AA" figure and define "poly gate" forbidden drawing types.</li> <li>Following design rule template format to add "Operation" and "Unit" column for all rule tables.</li> <li>Adjust 7.2 rule No, because merge all guidelines to one section and combine all dummy insertion/check rule.</li> <li>DNW: change Note1/2 as DNW.6/7[R].</li> <li>AA: change Note2 as AA.10c; MOD AA.10 -&gt;AA.10a &amp; 10b density rules.</li> <li>NW:1) delete Note1-5 and MOD NW.3/5.</li> <li>PSUB: 1) change Note1/2/3/5 as PSUB.9-12<sup>[R]</sup>; 2)MOD PSUB.3c.</li> <li>delete NC/PC/HR/PDRF rules.</li> <li>GT: 1)MOD GT.1-3b/6/7a10/11/13. 2) change GT.4a/4b to GT.4. 3) add GT.3c<sup>[R]</sup>, GT.3d<sup>[R]</sup>, GT.7c<sup>[R]</sup>, MOD Note3 to GT.7b<sup>[R]</sup>, 4)Change GT.6 "poly" to "gate poly."</li> <li>NLL/PLL/ NLH-NLHT/ PLH-PLHT: 1) delete rule 5/9; 2) add rule 12.</li> <li>SN: 1) MOD SN.2/9-11. 2) Add SN.12.</li> <li>SP: 1)add SP.12; 2)MOD SP.13 to SP14<sup>[NC]</sup>.</li> <li>CT: 1) update CT.1,7a,7b&amp;10 2)add CT.7c, MOD schematics.</li> <li>Merge TV1 and TM1 to 7.2.24 TV1/TM1 design rule and sperate to 4X and 2X(STV1/STM1) two options.</li> <li>Merge TV2 and TM2 to 7.2.25 TV2/TM2 design rule and separate to 4X, 2X(STV2/STM2) and RF(UTV2/MTT2) 3 options.</li> <li>M1: 1) MOD M1_Note as M1.6<sup>e[R]</sup>, M1.8<sup>[NC]</sup>, M1.9<sup>[NC]</sup>, M1.10<sup>[R][NC]</sup>, 2)Add "MARKS" in pattern density check rules.</li> <li>V1: 1)Change V1_note as rules: V1.3c<sup>[R][NC]</sup>, V1.5c<sup>[R][NC]</sup>,</li> </ul> |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No | o.:        | Doc. Title: | 65nm         | Logic                         | Salicide                 | Doc.Rev:                 | Tech Dev                              | Page        | No.:  |
|---------|------------|-------------|--------------|-------------------------------|--------------------------|--------------------------|---------------------------------------|-------------|-------|
| TD-LO   | 65-DR-2001 | 1           | 1.2/1.8/2.5/ | 3.3V Low                      | Leakage                  | 14R                      | Rev: 1.9                              | 19/223      |       |
|         |            |             | and 1.0/1    | .8/2.5/3.3V                   | Generic                  |                          |                                       |             |       |
|         |            |             | Design Rul   |                               |                          |                          |                                       |             |       |
|         |            | L           | <u> </u>     |                               |                          |                          | I.                                    | ı           |       |
|         |            |             |              | V1.11 <sup>[R]</sup> &        | V1.12 <sup>[R]</sup> . 2 | 2)MOD the s              | schematics.                           |             |       |
|         |            |             |              |                               |                          |                          | ITT2 do the sa                        | me chang    | es    |
|         |            |             |              | as M1.                        |                          |                          |                                       |             |       |
|         |            |             |              | 23. Vn, TV1,S                 | TV1, TV2                 | , STV2, UT               | V2 do the same                        | e changes   | as    |
|         |            |             |              | V1.                           |                          | - 2                      |                                       |             |       |
|         |            |             |              | 24. Add TV1.2                 | .TV2., <sup>[R]</sup>    | 2b <sup>[R]</sup> ,UTV2. | 2b <sup>[R]</sup>                     |             |       |
|         |            |             |              | 25. Add UTV2                  |                          |                          | 1111                                  |             |       |
|         |            |             |              | 26. PA1: MOI                  |                          |                          | NI.                                   | 1           |       |
|         |            |             |              | 27. RDL Via: a                |                          |                          | 1 1 1                                 |             |       |
|         |            |             |              | 28. RDL: SMI                  | C provides               | 14.5K and                | 28K RDL two                           | process     |       |
|         |            |             |              | sharing the                   |                          | gn rule.                 | 11/                                   | h           |       |
|         |            |             |              | 29. Add RDLI                  |                          |                          |                                       |             |       |
|         |            |             |              | 30. Add Passiv                | vation loop              | schematic                | 11/1                                  |             |       |
|         |            |             |              | 31. Merge AA                  | Poly and N               | Mn, TM1, T               | M2 dummy pat                          | ttern insei | rtion |
|         |            |             |              | and check                     | rules into /             | .2.32.                   | IDAOO AADI                            | DA 00 1     | 1 .   |
|         |            |             |              | 32. AA dumm                   | y: 1) AADI               | UM. /, AAD               | UM.20, AADU<br>OD Note3 as A          | JIVI. 23 de | iete  |
|         |            |             |              |                               |                          | MCK.1-3/5/0              |                                       | ADUM.2      | 27    |
|         |            |             | ~            |                               |                          |                          | o.<br>UM.20, PODU                     | IM 23 add   | d     |
|         |            |             | 100          |                               |                          |                          | UM.31and Not                          |             | u     |
|         |            |             | 641          | GTDUMC                        |                          | ics as I OD              | OMI. STAIRG INOU                      | .c2 as      |       |
|         |            | 963         | 4/1/         |                               |                          | KS in MnD                | UM.9, MnDUN                           | м 20        |       |
|         |            | 4           | 916          |                               |                          |                          | InDUM.39, M                           |             | 0     |
|         |            | -15         | 101          | and MOD                       |                          |                          | , , , , , , , , , , , , , , , , , , , |             |       |
|         |            | 100         | 1111         | 35. Add AA/G                  |                          |                          | MCK.5 rules.                          |             |       |
|         |            | CI          |              | 36. AA, GT D                  |                          |                          |                                       |             |       |
|         |            | 11          |              | MARKG/N                       |                          |                          |                                       |             |       |
|         | 200        |             | 111          | 37. TM1DUM                    | /TM2DUN                  | I do the sam             | e change as M                         | n.          |       |
|         | - 1        | 11 1 1      | 111          | 38. Add STM                   | I/STM2/M                 | TT2 dummy                | pattern inserti                       | on and ch   | heck  |
|         | 2          | 11 11 1     | 10           | rules.                        |                          |                          |                                       |             |       |
|         | 114        | 1 10        | -            | 39. Add SRAN                  |                          |                          |                                       |             |       |
| - 4     | OI,        | 11011       |              | 40. Merge all l               | -                        |                          |                                       |             |       |
|         | 1 11       | 11 11       | 35           |                               |                          |                          | in. width 0.5->                       | 0.4um ar    | nd    |
|         | 1 1        | 111         | 200          | square nun                    |                          |                          | 0.0                                   |             |       |
|         |            | 11/1/2      |              | 42. MOD RES                   |                          |                          |                                       | 7 > 0.2     |       |
|         |            | 13          | •            |                               |                          |                          | D RESNWAA.                            |             | •     |
|         | 3          | V           |              |                               |                          |                          | .0, add RESNV                         |             | CD    |
|         |            | 1.00        | <b> </b>     | 44. EFUSE: 1,<br>layer in scl |                          | USE.8 and C              | lelete EFUSE.9                        | 9. 2) Add   | SP    |
|         |            |             |              | 1ayer in sci<br>45. Add HRP   |                          |                          |                                       |             |       |
|         |            |             |              |                               |                          | ules to mide             | elines. 2) delete                     |             |       |
|         |            |             | [            |                               |                          | _                        | 4) add LD.8b/                         |             | nd    |
|         |            |             |              | schematics                    |                          | .0/1/0.עם כ              | T) aud LD.00/                         | 12/13 J al  | nu    |
|         |            |             |              | 47. 7.2.34.7: A               |                          | ad onideline             | Q.                                    |             |       |
|         |            |             |              |                               |                          |                          | 33, delete SR34                       | 4. SR35 ′   | 2)    |
|         |            |             |              |                               |                          |                          | 3) Add data ty                        |             |       |
|         |            |             |              | 1710D 1 1g                    | . 1411 HAIXO             | > 1111 HVIXD.            | Jiraa aaa ty                          | rem 100     | 10.5. |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:<br>TD-LO65-DR-2001 | Doc. Title: | 1.2/1.8/2.5/3.3                               | ogic<br>V Low<br>2.5/3.3V                                                                                |                                                                                                                                            |                                                                                                       | Tech Dev<br>Rev: 1.9 | Page 20/223                             | No.:  |
|------------------------------|-------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|----------------------|-----------------------------------------|-------|
|                              |             | 50.<br>51.<br>52.<br>53.<br>54.<br>55.<br>56. | 7.2.34.9:u 7.2.34.10: 7.2.34.13: Current D Add non-Add meta DFM: del DFM104 Attachme Options T Delete D7 | rupdate ALF<br>radd SL.9.<br>Pensity Rule<br>salicide poly<br>I current de<br>ete DFM22<br>nt: update Stable.<br>CDMY layer<br>update DG.5 | ~20*, GR.1 Fuse guideling and MTT2 by resistors consity (AC) r by MOD DFM beal ring GD by information | M95 rule and so      | n.  Crules. rule. chematics callization | , add |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic      | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|---------------|------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | .3V Low    | Leakage  | 14R      | Rev: 1.9 | 21/223 |      |
|                 |             | and 1.0/1.    | 8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rule   | S          |          |          |          |        |      |

### SEMICONDUCTOR MANUFACTURING INTERNATIONAL CORPORATION

65nm Logic Salicide 1.2/1.8/2.5/3.3V Low Leakage and 1.0/1.8/2.5/3.3V Generic Design Rules

Version 1.9

SMIC Confidential – Do Not Copy

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic      | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|---------------|------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | .3V Low    | Leakage  | 14R      | Rev: 1.9 | 22/223 |      |
|                 |             | and 1.0/1.    | 8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rule   | S          |          |          |          |        |      |

#### **Content**

| 7.1.1  | Design requirements                                                                                |           |
|--------|----------------------------------------------------------------------------------------------------|-----------|
| 7.1.2  | Grid size                                                                                          |           |
| 7.1.3  | Non-DRC checking guideline                                                                         | 25        |
| 7.1.4  | DRC checking rule                                                                                  | 25        |
| 7.1.5  | SMIC mask layer name mapping table                                                                 | 26        |
| 7.1.6  | Accessorial layers                                                                                 | 38        |
| 7.1.7  | Metallization Options Table                                                                        | 41        |
| 7.1.8  | Daving truth table                                                                                 | 12        |
| 7.1.9  | Design Rules Nomenclatures and Abbreviations                                                       | 50        |
| 7.1.10 | Design Rules Nomenclatures and Abbreviations  Definition of terminology used in these design rules | 52        |
| 7.2 L  | AYOUT RULE DESCRIPTION                                                                             | 57        |
| 7.2.1  | DNW: Deep N-Well design rules                                                                      | 57        |
| 7.2.2  | AA: Active area design rules                                                                       | 58        |
| 7.2.3  | NW: N-Well rule                                                                                    | 60        |
| 7.2.4  | PSUB design rules for layer to define native NMOS                                                  | <i>61</i> |
| 7.2.5  | VTNH: High Vt NMOS design rules( optional)                                                         |           |
| 7.2.6  | VTPH: High Vt PMOS design rules (optional)                                                         |           |
| 7.2.7  | LVN: Low Vt NMOS design rules (optional)                                                           | 65        |
| 7.2.8  | LVP: Low Vt PMOS design rules (optional)                                                           | 66        |
| 7.2.9  | DG: Dual gate design rules to define 1.8V transistor region                                        | 67        |
| 7.2.10 | TG: Triple gate design rules to define 2.5/3.3V transistor for AA                                  | 69        |
| 7.2.11 | GT: Poly design rules                                                                              | 71        |
| 7.2.12 | NLL: 1.0/1.2V NLDD implantation design rules                                                       | 74        |
| 7.2.13 | PLL: 1.0/1.2V PLDD implantation design rules                                                       | 76        |
| 7.2.14 | NLH-NLHT: 1.8V-2.5/3.3V NLDD implantation design rules                                             | 78        |
| 7.2.15 | PLH-PLHT: 1.8V-2.5/3.3V PLDD implantation design rules                                             | 80        |
| 7.2.16 | SN: N+ S/D implantation design rules                                                               | 82        |
| 7.2.17 | SP+ S/D implantation design rules                                                                  | 84        |
| 7.2.18 |                                                                                                    |           |
| 7.2.19 | CT: Contact design rules                                                                           | 88        |
|        |                                                                                                    |           |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic      | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|---------------|------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | .3V Low    | Leakage  | 14R      | Rev: 1.9 | 23/223 |      |
|                 |             | and 1.0/1.    | 8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rule   | S          |          |          |          |        |      |

| 7.2.20 | Metal 1 design rules                        | 90  |
|--------|---------------------------------------------|-----|
| 7.2.21 | Via1 design rules                           | 94  |
| 7.2.22 | Mn: Metal n (n=2~8) design rules            | 97  |
| 7.2.23 |                                             |     |
| 7.2.24 | TV1/TM1: Top Via1/TM1 design rules          | 104 |
|        | TV2/TM2: Top Via2 /Top Metal2 design rules  |     |
|        | Passivation one (PA1) design rules          |     |
| 7.2.27 | RDL (AL re-distribution layer) design rules | 125 |
| 7.2.28 | ALPA rules                                  | 126 |
|        | ALPA rules                                  |     |
|        | Passivation 2 design rules                  |     |
| 7.2.30 | Passivation loop schematic                  | 129 |
| 7.2.31 | Chip edge BORDER layer design rule          | 130 |
|        | Dummy Insertion Rules and Checking Rules    |     |
|        | SRAM Rules Description                      |     |
| 7.2.34 |                                             |     |
|        | Current Density Rule                        |     |
|        | SMIC DFM rules                              |     |
|        | ACHMENT                                     |     |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic       | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|---------------|-------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 24/223 |      |
|                 |             |               | .8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rule   | S           |          |          |          |        |      |

#### 1. Title:

65nm Logic Salicide 1.2/1.8/2.5/3.3V Low Leakage and 1.0/1.8/2.5/3.3V Generic Design Rules

#### 2. Purpose:

Patterns Design &DFM Guideline for 65nm Logic Process

#### 3. Scope:

All SMIC Fabs

#### 4. Nomenclature:

Pls refer detailed description in 7.1.9

#### 5. Reference:

| Items                        | Reference Documents |
|------------------------------|---------------------|
| Reference Flows              | TD-LO65-PF-2001     |
| ESD and Latch up Guide Lines | TD-LO65-99-2002     |
| Antenna Rules                | TD-LO65-DR-2005     |

#### 6. Responsibility:

**Technology Development Center** 

#### 7. Subject content

#### 7.1 User guideline

#### 7.1.1 Design requirements

Design shape geometry: Polygons only

Self-intersecting shape: Not allowed

Shapes with acute angles: Not allowed

• Shape minimum width: Design minimum for corresponding design level

• Axes: 0 degree (X), 90 degree (Y), and 45 degree (diagonal)

• Letters and numbers: Polygons required and must satisfy design rules

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic       | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|---------------|-------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 25/223 |      |
|                 |             |               | .8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rule   | S           |          |          |          |        |      |

• Logos:

Must satisfy Logo layout guilelines 7.2.34.12

#### 7.1.2 Grid size

Minimum Layout grid size is 0.001um.

#### 7.1.3 Non-DRC checking guideline

- 1. No DRC for all layers on EXCLU (132:0) covered area.
- 2. No DRC for the design rules with the superscript of [NC].
- 3. No DRC for Notes which are below design rules tables.
- 4. EXDRC is used to block ROM array, no DRC for layers below M1 on EXDRC covered area.

#### 7.1.4 DRC checking rule

1. The rules with the superscript of [R] are recommended rules which require performing DRC runset, but DRC checking is not gated for recommended rules. Pls consult with process integration engineer if customers have the doubt.

2. Pls follow guidelines for DRC checking as below:

| Items                                    | 65nm |
|------------------------------------------|------|
| AA, NW and poly Resistor guidelines      | V    |
| Poly E-Fuse guidelines                   | V    |
| HRP guidelines                           | V    |
| LDMOS layout guidelines                  | V    |
| DUP pad guidelines                       |      |
| Seal ring layout guidelines              | V    |
| Guide ring layout guidelines             | V    |
| Al fuse guidelines                       | V    |
| Fuse repairing alignment mark guidelines | V    |
| Logo layout guidelines                   |      |
| Metal slot guidelines                    |      |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic       | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|---------------|-------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 26/223 |      |
|                 |             |               | .8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rule   | S           |          |          |          |        |      |

#### 7.1.5 SMIC mask layer name mapping table

### 7.1.5.1 65nm Logic Salicide 1.2/1.8/2.5/3.3V Low Leakage mask layer mapping table (Top Tier system Table ID LCMO65-V02)

| Mask<br>ID | Process<br>Name | Dig.<br>Area<br>Tone | GDS<br>No | Data<br>type | Normal<br>use       | Mask<br>Generation<br>Formula | Description                                            | Optional |
|------------|-----------------|----------------------|-----------|--------------|---------------------|-------------------------------|--------------------------------------------------------|----------|
| 120        | AA              | D                    | 10        | 0            | Drawn               | SMICLC65LL0                   | Active Area                                            | Must     |
| 292        | DNW             | С                    | 19        | 0            | Drawn               | NA                            | Deep N well imp for substrate noise suppression        | Optional |
| 191        | PW              | С                    |           |              | Generated           | SMICLC65LL0                   | P-Well / P-Tub                                         | Must     |
| 491        | PWH             | С                    |           |              | Generated           | SMICLC65LL0                   | P well I/O                                             | Optional |
| 494        | PWHT            | С                    |           |              | Generated           | SMICLC65LL0                   | Pwell for triple gate IO                               | Optional |
| 192        | NW              | С                    | 14        | 0            | Drawn               | SMICLC65LL0                   | N-Well / N-Tub                                         | Must     |
| 492        | NWH             | С                    |           | · d          | Generated           | SMICLC65LL0                   | N well I/O                                             | Optional |
| 495        | NWHT            | С                    |           | 16           | Generated           | SMICLC65LL0                   | Nwell for triple gate IO                               | Optional |
| 396        | VTNH            | С                    | 47        | 0            | Drawn               | NA                            | Layer to define N core high Vt device                  | Optional |
| 596        | LVN             | С                    | 219       | 0            | Drawn               | SMICLC65LL0                   | Layer t odefine N core low Vt device                   | Optional |
| 395        | VTPH            | C C                  | 46        | 0            | Drawn               | NA                            | Layer to define P core high Vt device                  | Optional |
| 595        | LVP             | C                    | 218       | 0            | Drawn               | SMICLC65LL0                   | Layer to define P core low Vt device                   | Optional |
| 193        | NC              | C                    |           | 1            | Generated           | SMICLC65LL0                   | N-Cell Implant                                         | Optional |
| 194        | PC              | C                    | 1         |              | Generated           | SMICLC65LL0                   | P-Cell Implant/NFILED                                  | Optional |
| 145        | TG              | D                    | 125       | 0            | Drawn               | SMICLC65LL0                   | Triple gate                                            | Optional |
| 131        | DG              | D                    | 29        | 0            | Drawn               | SMICLC65LL0                   | Dual Gate                                              | Must     |
| 412        | HR              | 9                    | 2,        |              | Generated           | SMICLC65LL0                   | For N+ poly Pre-doping and N+ poly resistor            | Must     |
| 130        | GT              | D                    | 30        | 0            | Drawn               | SMICLC65LL0                   | Poly Gate / Poly-1                                     | Must     |
| 214        | NLHT            | С                    | 114       | 0            | Generated/<br>Drawn | SMICLC65LL0                   | NMOS LDD Implant for 2.5 or 3.3V IO, default generated | Optional |
| 215        | PLHT            | С                    | 115       | 0            | Generated/<br>Drawn | SMICLC65LL0                   | PMOS LDD Implant for 2.5 or 3.3V IO, default generated | Optional |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic       | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|--------------|-------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 27/223 |      |
|                 |             | and 1.0/1    | .8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rule  | es          |          |          |          |        |      |

| 114 | NLH           | С  | 36  | 0 | Generated/<br>Drawn | SMICLC65LL0 | NMOS LDD Implant for 1.8V IO, default generated                                                  | Optional |
|-----|---------------|----|-----|---|---------------------|-------------|--------------------------------------------------------------------------------------------------|----------|
| 115 | PLH           | С  | 37  | 0 | Generated/<br>Drawn | SMICLC65LL0 | PMOS LDD Implant for 1.8V IO, default generated                                                  | Optional |
| 116 | NLL           | С  | 35  | 0 | Generated/<br>Drawn | SMICLC65LL0 | NMOS LDD Implant for 1.2V core, default generated                                                | Must     |
| 113 | PLL           | С  | 38  | 0 | Generated/<br>Drawn | SMICLC65LL0 | PMOS LDD Implant for 1.2V core, default generated                                                | Must     |
| 198 | SN            | С  | 40  | 0 | Drawn               | SMICLC65LL0 | N+ S/D Implant                                                                                   | Must     |
| 197 | SP            | С  | 43  | 0 | Drawn               | NA          | P+ S/D Implant                                                                                   | Must     |
| 416 | NPR1          | С  | 57  | 0 | Drawn/<br>Generated | NA          | For non-SMIC standard N+ Poly<br>Resistor adjustment                                             | Optional |
| 413 | HRP           | C  | 39  | 0 | Drawn               | NA          | High Resistant Poly Imp                                                                          | Optional |
| 110 | ESD1          | С  | 41  | 0 | Drawn               | SMICLC65LL0 | ESD Implant                                                                                      | Optional |
| 155 | SAB           | D  | 48  | 0 | Drawn               | NA          | Resist Protect Oxide / Salicide Block                                                            | Must     |
| 156 | СТ            | С  | 50  | 0 | Drawn               | NA          | Contact Holes (Metal to Si/Poly) or<br>slots (guard ring/seal ring use only)                     | Must     |
| 160 | M1            | С  | 61  | 0 | Drawn               | SMICLC65LL0 | Metal-1                                                                                          | Must     |
| 178 | V1            | С  | 70  | 0 | Drawn               | NA          | Via-1 Hole or slots (guard ring/seal ring use only)                                              | Must     |
| 180 | M2            | C  | 62  | 0 | Drawn               | SMICLC65LL0 | Metal-2                                                                                          | Must     |
| 179 | V2            | c  | 71  | 0 | Drawn               | NA          | Via-2 Hole or slots (guard ring/seal ring use only)                                              | Must     |
| 181 | M3            | C  | 63  | 0 | Drawn               | SMICLC65LL0 | Metal-3                                                                                          | Must     |
| 144 | TV2<br>(UTV2) | 16 | 123 | 0 | Drawn               | NA          | Second 4X Top Via or 4X top via<br>connected to MTT2 or slots (guard<br>ring/seal ring use only) | Must     |
| 143 | TM2<br>(MTT2) | C  | 122 | 0 | Drawn               | SMICLC65LL0 | Second 4X Top Metal, or MTT (RF production application)                                          | Must     |
| 107 | PA            | С  | 80  | 0 | Drawn/<br>Generated | SMICLC65LL0 | Passivation openings for Al pads or connection holes/slots between RDL and TM2                   | Must     |
| 108 | ALPA          | D  |     |   | Generated           | SMICLC65LL0 | AL Bonding Pads or Al lines, bumps                                                               | Must     |
| 163 | MD            | С  |     |   | Generated           | SMICLC65LL0 | Passivation 2 openings for Al pads or bumps                                                      | Must     |
|     |               |    |     |   |                     |             |                                                                                                  |          |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic       | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|--------------|-------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 28/223 |      |
|                 |             | and 1.0/1    | .8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rule  | es          |          |          |          |        |      |

| 177 | V3     | С | 72  | 0 | Drawn               | NA          | Via-3 hole or slots (guard ring/seal ring use only)                   | Optional |
|-----|--------|---|-----|---|---------------------|-------------|-----------------------------------------------------------------------|----------|
| 182 | M4     | С | 64  | 0 | Drawn               | SMICLC65LL0 | Metal-4                                                               | Optional |
| 176 | V4     | С | 73  | 0 | Drawn               | NA          | Via-4 holes or slots (guard ring/seal ring use only)                  | Optional |
| 183 | M5     | C | 65  | 0 | Drawn               | SMICLC65LL0 | Metal-5                                                               | Optional |
| 175 | V5     | С | 74  | 0 | Drawn               | NA          | Via-5 hole or slots (guard ring/seal ring use only)                   | Optional |
| 184 | M6     | С | 66  | 0 | Drawn               | SMICLC65LL0 | Metal-6                                                               | Optional |
| 174 | V6     | С | 75  | 0 | Drawn               | NA          | Via-6 hole or slots (guard ring/seal ring use only)                   | Optional |
| 185 | M7     | C | 67  | 0 | Drawn               | SMICLC65LL0 | Metal-7                                                               | Optional |
| 173 | V7     | С | 76  | 0 | Drawn               | NA          | Via-7 hole or slots (guard ring/seal ring use only)                   | Optional |
| 186 | M8     | С | 68  | 0 | Drawn               | SMICLC65LL0 | Metal-8                                                               | Optional |
| 142 | TV1    | С | 121 | 0 | Drawn               | NA          | 4X design rule first Top Via or slots (guard ring/seal ring use only) | Optional |
| 141 | TM1    | С | 120 | 0 | Drawn               | SMICLC65LL0 | First Top Metal for 4X design rule                                    | Optional |
| 442 | STV1   | С | 243 | 9 | Drawn               | NA          | First 2X Top Via or slots (guard ring/seal ring use only)             | Optional |
| 441 | STM1   | C | 228 | 0 | Drawn               | SMICLC65LL0 | First 2X Top Metal                                                    | Optional |
| 444 | STV2   | V | 244 | 0 | Drawn               | <u>NA</u>   | Second 2X Top Via or slots (guard ring/seal ring use only)            | Optional |
| 443 | STM2   | C | 229 | 0 | Drawn               | SMICLC65LL0 | Second 2X Top Metal                                                   | Optional |
| 106 | FUSE   | C | 81  | 0 | Drawn               | NA          | Fuse Window                                                           | Optional |
|     | DUMBA  |   | 91  | 0 | Drawn               | NA          | Block Layer for Dummy operation on AA (For dummy-fill utility only)   |          |
|     | AADUM  |   | 10  | 1 | Generated/<br>Drawn | NA          | AA dummy patterns                                                     |          |
|     | DPSRAM |   | 60  | 4 | Drawn               | NA          | Marker shape to allow LVS to identity DP974 dualport SRAM cells       |          |
|     | INST   |   | 60  | 0 | Drawn               | NA          | cell or instance and strap outline for all SRAM only                  |          |
|     | PSUB   |   | 85  | 0 | Drawn               | NA          | Psub area(NN)                                                         |          |
|     |        |   |     |   |                     |             |                                                                       |          |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic      | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|---------------|------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | .3V Low    | Leakage  | 14R      | Rev: 1.9 | 29/223 |      |
|                 |             | and 1.0/1.    | 8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rule   | S          |          |          |          |        |      |

| Di | UMBP  | 92  | 0   | Drawn               | NA | Block Layer for Dummy operation on GT(For dummy-fill utility only)           |
|----|-------|-----|-----|---------------------|----|------------------------------------------------------------------------------|
| GT | TDUM  | 30  | 1   | Generated/<br>Drawn | NA | GT dummy patterns                                                            |
| OV | 'ERPL | 125 | 4   | Drawn               | NA | Marking layer for poly overdrive from 2.5V to 3.3V and 4.1V                  |
| UN | NDEPL | 125 | 5   | Drawn               | NA | Marking layer for poly underdrive from 2.5V to 1.8v                          |
| VA | RMOS  | 93  | 0   | Drawn               | NA | Block Layer to cover all MOS-type varactor                                   |
| VA | ARJUN | 94  | 0   | Drawn               | NA | Block Layer to cover all Junction type varactor                              |
| Rl | ESAA  | 97  | 0   | Drawn               | NA | Dummy Pattern for AA Resistor                                                |
| R  | ESP1  | 96  | 0   | Drawn               | NA | Dummy Pattern for Poly-1 Resistor                                            |
| RI | ESNW  | 95  | 0   | Drawn               | NA | Blocking layer for NW resistor                                               |
| L  | DBK   | 216 | 150 | Drawn               | NA | To identify LDMOS function area and do related logic operation in IMP layers |
| HR | PDMY  | 210 | 0   | Drawn               | NA | Marking layer for LVS, DRC to define high resistance poly resistor region    |
| E  | FUSE  | 81  | 2   | Drawn               | NA | Marking layer for an electrical fuse                                         |
| DU | ЛМВМ  | 90  | 0   | Drawn               | NA | Dummy block layers for all metal layers (For dummy-fill utility only)        |
| M  | IDUM  | 61  | 7   | Generated/<br>Drawn | NA | M1 dummy patterns                                                            |
| M  | 2DUM  | 62  | 1   | Generated/<br>Drawn | NA | M2 dummy patterns                                                            |
| M  | 3DUM  | 63  | 1   | Generated/<br>Drawn | NA | M3 dummy patterns                                                            |
| M4 | 4DUM  | 64  | 1   | Generated/<br>Drawn | NA | M4 dummy patterns                                                            |
| M  | 5DUM  | 65  | 1   | Generated/<br>Drawn | NA | M5 dummy patterns                                                            |
| Me | 6DUM  | 66  | 1   | Generated/<br>Drawn | NA | M6 dummy patterns                                                            |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic       | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|--------------|-------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 30/223 |      |
|                 |             | and 1.0/1    | .8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rule  | es          |          |          |          |        |      |

| 67  | 1                                                                             | Generated/<br>Drawn                                                                                      | NA | M7 dummy patterns                                                      |
|-----|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|----|------------------------------------------------------------------------|
| 68  | 1                                                                             | Generated/<br>Drawn                                                                                      | NA | M8 dummy patterns                                                      |
| 120 | 1                                                                             | Generated/<br>Drawn                                                                                      | NA | TM1 dummy patterns                                                     |
| 122 | 1                                                                             | Generated/<br>Drawn                                                                                      | NA | TM2 or MTT2 dummy patterns                                             |
| 228 | 1                                                                             | Generated/<br>Drawn                                                                                      | NA | 2X STM1 dummy patterns                                                 |
| 229 | 1                                                                             | Generated/<br>Drawn                                                                                      | NA | 2X STM2 dummy patterns                                                 |
| 165 | 0                                                                             | Drawn                                                                                                    | NA | Via under RDL connecting TM and RDL                                    |
| 166 | 0                                                                             | Drawn                                                                                                    | NA | Al redistributed lines, Al pads, Al bumps and Al fuse                  |
| 167 | 0                                                                             | Drawn                                                                                                    | NA | Passivation 2 openings for RDL or Al bumps                             |
| 180 | 150                                                                           | Drawn                                                                                                    | NA | non-shrink block layer (55nm application)                              |
| 151 |                                                                               | Drawn                                                                                                    | NA | Block Layer for Dummy operation on M1 (For dummy-fill utility only)    |
| 152 | 1                                                                             | Drawn                                                                                                    | NA | Block Layer for Dummy operation on M2 (For dummy-fill utility only)    |
| 153 | /                                                                             | Drawn                                                                                                    | NA | Block Layer for Dummy operation on M3 (For dummy-fill utility only)    |
| 154 | 1                                                                             | Drawn                                                                                                    | NA | Block Layer for Dummy operation on M4 (For dummy-fill utility only)    |
| 155 | 1                                                                             | Drawn                                                                                                    | NA | Block Layer for Dummy operation on<br>M5 (For dummy-fill utility only) |
| 156 | 1                                                                             | Drawn                                                                                                    | NA | Block Layer for Dummy operation on M6 (For dummy-fill utility only)    |
| 157 | 1                                                                             | Drawn                                                                                                    | NA | Block Layer for Dummy operation on M7 (For dummy-fill utility only)    |
| 158 | 1                                                                             | Drawn                                                                                                    | NA | Block Layer for Dummy operation on M8 (For dummy-fill utility only)    |
|     | 68  120  122  228  229  165  166  167  180  151  152  153  154  155  156  157 | 68 1  120 1  122 1  228 1  229 1  165 0  166 0  167 0  180 150  151 1  152 1  153 1  154 1  155 1  156 1 | 67 | 6/                                                                     |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic      | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|---------------|------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | .3V Low    | Leakage  | 14R      | Rev: 1.9 | 31/223 |      |
|                 |             | and $1.0/1$ . | 8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rules  | S          |          |          |          |        |      |

|   |        |     |     | 1     | I  |                                                                                                     |
|---|--------|-----|-----|-------|----|-----------------------------------------------------------------------------------------------------|
| , | TM1DUB | 193 | 1   | Drawn | NA | Block Layer for Dummy operation on TM1 (For dummy-fill utility only)                                |
| , | TM2DUB | 194 | 1   | Drawn | NA | Block Layer for Dummy operation on TM2 or MTT2 (For dummy-fill utility only)                        |
|   | STM1DB | 194 | 5   | Drawn | NA | Block Layer for Dummy operation on STM1 (For dummy-fill utility only)                               |
|   | STM2DB | 194 | 4   | Drawn | NA | Block Layer for Dummy operation on STM2 (For dummy-fill utility only)                               |
|   | NODMF  | 180 | 0   | Drawn | NA | AA/GT/Metal Dummy block layer<br>(For dummy-fill utility only)                                      |
|   | MARKG  | 189 | 0   | Drawn | NA | Guard ring area mark layer for DRC and dummy insertion blockage for dummy fill utility              |
|   | MARKF  | 190 | 0   | Drawn | NA | Fuse area mark for Fuse DRC check<br>and dummy insertion blockage for<br>dummy fill utility         |
|   | MARKS  | 189 | 151 | Drawn | NA | Seal ring (chip level) marking layer for DRC and dummy auto-filling blockage for dummy fill utility |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm                  | Logic               | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|-----------------------|---------------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5           | /3.3V Low           | Leakage  | 14R      | Rev: 1.9 | 32/223 |      |
|                 |             | and 1.0/<br>Design Ru | 1.8/2.5/3.3V<br>les | Generic  |          |          |        |      |

### 7.1.5.2 65nm logic 1P10M salicide 1.0/1.8/2.5/3.3V generic mask layer mapping table (Top Tier system: Table ID. LCMO65-V03)

| Mask<br>ID | Process<br>Name | Dig.<br>Area<br>Tone | GDS<br>No | Data<br>type | Normal<br>use       | Mask<br>Generation<br>Formula | Description                                            | Optional |
|------------|-----------------|----------------------|-----------|--------------|---------------------|-------------------------------|--------------------------------------------------------|----------|
| 120        | AA              | D                    | 10        | 0            | Drawn               | SMICLC65GE0                   | Active Area                                            | Must     |
| 292        | DNW             | С                    | 19        | 0            | Drawn               | NA                            | Deep N well imp for substrate noise suppression        | Optional |
| 191        | PW              | С                    |           |              | Generated           | SMICLC65GE0                   | P-Well / P-Tub                                         | Must     |
| 491        | PWH             | С                    |           |              | Generated           | SMICLC65GE0                   | P well I/O                                             | Optional |
| 494        | PWHT            | С                    |           |              | Generated           | SMICLC65GE0                   | Pwell for triple gate IO                               | Optional |
| 192        | NW              | С                    | 14        | 0            | Drawn               | SMICLC65GE0                   | N-Well / N-Tub                                         | Must     |
| 492        | NWH             | С                    |           |              | Generated           | SMICLC65GE0                   | N well I/O                                             | Optional |
| 495        | NWHT            | С                    |           | al a         | Generated           | SMICLC65GE0                   | Nwell for triple gate IO                               | Optional |
| 396        | VTNH            | C                    | 47        | 0            | Drawn               | NA                            | Layer to define N core high Vt device                  | Optional |
| 596        | LVN             | C                    | 219       | 0            | Drawn               | SMICLC65GE0                   | Layer to define N core low Vt device                   | Optional |
| 395        | VTPH            | С                    | 46        | 0            | Drawn               | NA                            | Layer to define P core high Vt device                  | Optional |
| 595        | LVP             | C                    | 218       | 0            | Drawn               | SMICLC65GE0                   | Layer to define P core low Vt device                   | Optional |
| 193        | NC              | C                    |           | 1            | Generated           | SMICLC65GE0                   | N-Cell Implant                                         | Optional |
| 194        | PC              | C                    | 1         |              | Generated           | SMICLC65GE0                   | P-Cell Implant/NFILED                                  | Optional |
| 145        | TG              | D                    | 125       | 0            | Drawn               | SMICLC65GE0                   | Triple gate                                            | Optional |
| 131        | DG              | D                    | 29        | 0            | Drawn               | SMICLC65GE0                   | Dual Gate                                              | Must     |
| 412        | HR              | O                    |           | 2            | Generated           | SMICLC65GE0                   | For N+ poly Pre-doping and N+ poly resistor            | Must     |
| 148        | PDRF            | C                    | )         |              | Generated           | SMICLC65GE0                   | P+ Poly Pre-doping                                     | Must     |
| 130        | GT              | D                    | 30        | 0            | Drawn               | SMICLC65GE0                   | Poly Gate / Poly-1                                     | Must     |
| 214        | NLHT            | С                    | 114       | 0            | Generated/<br>Drawn | SMICLC65GE0                   | NMOS LDD Implant for 2.5 or 3.3V IO, default generated | Optional |
| 215        | PLHT            | С                    | 115       | 0            | Generated/<br>Drawn | SMICLC65GE0                   | PMOS LDD Implant for 2.5 or 3.3V IO, default generated | Optional |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic      | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|---------------|------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | .3V Low    | Leakage  | 14R      | Rev: 1.9 | 33/223 |      |
|                 |             | and 1.0/1.    | 8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rule   | S          |          |          |          |        |      |

| 114 | NLH           | С   | 36  | 0 | Generated/<br>Drawn | SMICLC65GE0 | NMOS LDD Implant for 1.8V IO , default generated                                                  | Optional |
|-----|---------------|-----|-----|---|---------------------|-------------|---------------------------------------------------------------------------------------------------|----------|
| 115 | PLH           | С   | 37  | 0 | Generated/<br>Drawn | SMICLC65GE0 | PMOS LDD Implant for 1.8V IO, default generated                                                   | Optional |
| 116 | NLL           | С   | 35  | 0 | Generated/<br>Drawn | SMICLC65GE0 | NMOS LDD Implant for 1.0V core, default generated                                                 | Must     |
| 113 | PLL           | С   | 38  | 0 | Generated/<br>Drawn | SMICLC65GE0 | PMOS LDD Implant for 1.0V core, default generated                                                 | Must     |
| 198 | SN            | С   | 40  | 0 | Drawn               | SMICLC65GE0 | N+ S/D Implant                                                                                    | Must     |
| 197 | SP            | С   | 43  | 0 | Drawn               | NA          | P+ S/D Implant                                                                                    | Must     |
| 416 | NPR1          | С   | 57  | 0 | Drawn/<br>Generated | NA          | For non-SMIC standard N+ Poly<br>Resistor adjustment                                              | Optional |
| 413 | HRP           | С   | 39  | 0 | Drawn               | NA          | High Resistant Poly Imp                                                                           | Optional |
| 110 | ESD1          | С   | 41  | 0 | Drawn               | SMICLC65GE0 | ESD Implant                                                                                       | Optional |
| 155 | SAB           | D   | 48  | 0 | Drawn               | NA          | Resist Protect Oxide / Salicide Block                                                             | Must     |
| 301 | SM            | С   | 6   | 1 | Generated           | SMICLC65GE0 | Area open to the removal of stress nitride                                                        | Must     |
| 156 | СТ            | С   | 50  | 0 | Drawn               | NA          | Contact Holes (Metal to Si/Poly) or slots (guard ring/seal ring use only)                         | Must     |
| 160 | M1            | С   | 61  | 0 | Drawn               | SMICLC65GE0 | Metal-1                                                                                           | Must     |
| 178 | V1            |     | 70  | 0 | Drawn               | NA          | Via-1 Hole or slots (guard ring/seal ring use only)                                               | Must     |
| 180 | M2            | C   | 62  | 0 | Drawn               | SMICLC65GE0 | Metal-2                                                                                           | Must     |
| 179 | V2            | C   | 71  | 0 | Drawn               | NA          | Via-2 Hole or slots (guard ring/seal ring use only)                                               | Must     |
| 181 | M3            | C   | 63  | 0 | Drawn               | SMICLC65GE0 | Metal-3                                                                                           | Must     |
| 144 | TV2<br>(UTV2) | (2) | 123 | 0 | Drawn               | NA          | Second 4X Top Via or 4X top via<br>connected to MTT2 or slots (guard<br>ring /seal ring use only) | Must     |
| 143 | TM2<br>(MTT2) | С   | 122 | 0 | Drawn               | SMICLC65GE0 | Second 4X Top Metal, or MTT (RF production application)                                           | Must     |
| 107 | PA            | С   | 80  | 0 | Drawn/Gen<br>erated | SMICLC65GE0 | Passivation openings for Al pads or connection holes/slots between RDL and TM2                    | Must     |
| 108 | ALPA          | D   |     |   | Generated           | SMICLC65GE0 | AL Bonding Pads or Al lines, bumps                                                                | Must     |
|     |               |     |     |   |                     |             |                                                                                                   |          |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic      | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|---------------|------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | .3V Low    | Leakage  | 14R      | Rev: 1.9 | 34/223 |      |
|                 |             | and 1.0/1.    | 8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rule   | S          |          |          |          |        |      |

|     | 1      | 1 | 1   | 1  | ı                   | T           |                                                                           |          |
|-----|--------|---|-----|----|---------------------|-------------|---------------------------------------------------------------------------|----------|
| 163 | MD     | С |     |    | Generated           | SMICLC65GE0 | Passivation 2 openings for Al pads or bumps                               | Must     |
| 177 | V3     | С | 72  | 0  | Drawn               | NA          | Via-3 hole or slots (guard ring/seal ring use only)                       | Optional |
| 182 | M4     | С | 64  | 0  | Drawn               | SMICLC65GE0 | Metal-4                                                                   | Optional |
| 176 | V4     | С | 73  | 0  | Drawn               | NA          | Via-4 holes or slots (guard ring/seal ring use only)                      | Optional |
| 183 | M5     | С | 65  | 0  | Drawn               | SMICLC65GE0 | Metal-5                                                                   | Optional |
| 175 | V5     | С | 74  | 0  | Drawn               | NA          | Via-5 hole or slots (guard ring/seal ring use only)                       | Optional |
| 184 | M6     | C | 66  | 0  | Drawn               | SMICLC65GE0 | Metal-6                                                                   | Optional |
| 174 | V6     | С | 75  | 0  | Drawn               | NA          | Via-6 hole or slots (guard ring/seal ring use only)                       | Optional |
| 185 | M7     | С | 67  | 0  | Drawn               | SMICLC65GE0 | Metal-7                                                                   | Optional |
| 173 | V7     | С | 76  | 00 | Drawn               | NA          | Via-7 hole or slots (guard ring/seal ring use only)                       | Optional |
| 186 | M8     | С | 68  | 0  | Drawn               | SMICLC65GE0 | Metal-8                                                                   | Optional |
| 142 | TV1    | С | 121 | 0  | Drawn               | NA          | First Top Via or slots for 4X design rule (guard ring/seal ring use only) | Optional |
| 141 | TM1    | c | 120 | 0  | Drawn               | SMICLC65GE0 | First Top Metal for 4X design rule                                        | Optional |
| 442 | STV1   | V | 243 | 0  | Drawn               | NA          | First 2X Top Via or slots (guard ring/seal ring use only)                 | Optional |
| 441 | STM1   | C | 228 | 0  | Drawn               | SMICLC65GE0 | First 2X Top Metal                                                        | Optional |
| 444 | STV2   | O | 244 | 0  | Drawn               | NA          | Second 2X Top Via or slots (guard ring/seal ring use only)                | Optional |
| 443 | STM2   | C | 229 | 0  | Drawn               | SMICLC65GE0 | Second 2X Top Metal                                                       | Optional |
| 106 | FUSE   | C | 81  | 0  | Drawn               | NA          | Fuse Window                                                               | Optional |
|     | DUMBA  | * | 91  | 0  | Drawn               | NA          | Block Layer for Dummy operation on AA (For dummy-fill utility only)       |          |
|     | AADUM  |   | 10  | 1  | Generated/<br>Drawn | NA          | AA dummy patterns                                                         |          |
|     | DPSRAM |   | 60  | 4  | Drawn               | NA          | Marker shape to allow LVS to identity DP974 dualport SRAM cells           |          |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic   | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|---------------|---------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | .3V Low | Leakage  | 14R      | Rev: 1.9 | 35/223 |      |
|                 |             | and 1.0/1.    |         | Generic  |          |          |        |      |
|                 |             | Design Rule   | S       |          |          |          |        |      |

| INST   |      | 60  | 0 | Drawn               | NA | cell or instance outline for all SRAM                                     |
|--------|------|-----|---|---------------------|----|---------------------------------------------------------------------------|
| PSUB   |      | 85  | 0 | Drawn               | NA | Psub area(NN)                                                             |
| RESP1  |      | 96  | 0 | Drawn               | NA | Dummy Pattern for Poly-1 Resistor                                         |
| RESAA  |      | 97  | 0 | Drawn               | NA | Dummy Pattern for AA Resistor                                             |
| RESNW  |      | 95  | 0 | Drawn               | NA | Blocking layer for NW resistor                                            |
| DUMBP  |      | 92  | 0 | Drawn               | NA | Block Layer for Dummy operation on GT (For dummy-fill utility only)       |
| GTDUM  |      | 30  | 1 | Generated/<br>Drawn | NA | GT dummy patterns                                                         |
| OVERPL |      | 125 | 4 | Drawn               | NA | Marking layer for poly overdrive from 2.5V to 3.3V and 4.1V               |
| UNDEPL |      | 125 | 5 | Drawn               | NA | Marking layer for poly underdrive from 2.5V to 1.8v                       |
| HRPDMY |      | 210 | 0 | Drawn               | NA | Marking layer for LVS, DRC to define high resistance poly resistor region |
| VARMOS |      | 93  | 0 | Drawn               | NA | Block Layer to cover all MOS-type varactor                                |
| VARJUN | - 0  | 94  | 0 | Drawn               | NA | Block Layer to cover all Junction type varactor                           |
| DUMBM  | 1    | 90  | 0 | Drawn               | NA | Dummy block layers for all metal layers (For dummy-fill utility only)     |
| M1DUM  | 11.  | 61  | 1 | Generated/<br>Drawn | NA | M1 dummy patterns                                                         |
| M2DUM  |      | 62  |   | Generated/<br>Drawn | NA | M2 dummy patterns                                                         |
| M3DUM  |      | 63  | 1 | Generated/<br>Drawn | NA | M3 dummy patterns                                                         |
| M4DUM  | 1    | 64  | 1 | Generated/<br>Drawn | NA | M4 dummy patterns                                                         |
| M5DUM  | 3.50 | 65  | 1 | Generated/<br>Drawn | NA | M5 dummy patterns                                                         |
| M6DUM  |      | 66  | 1 | Generated/<br>Drawn | NA | M6 dummy patterns                                                         |
| M7DUM  |      | 67  | 1 | Generated/<br>Drawn | NA | M7 dummy patterns                                                         |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic      | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|---------------|------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | .3V Low    | Leakage  | 14R      | Rev: 1.9 | 36/223 |      |
|                 |             | and 1.0/1.    | 8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rule   | S          |          |          |          |        |      |

| M8DUM             |    | 68  | 1   | Generated/<br>Drawn | NA | M8 dummy patterns                                                            |
|-------------------|----|-----|-----|---------------------|----|------------------------------------------------------------------------------|
| TM1DUM            |    | 120 | 1   | Generated/<br>Drawn | NA | TM1 dummy patterns                                                           |
| TM2DUM            |    | 122 | 1   | Generated/<br>Drawn | NA | TM2 or MTT2 dummy patterns                                                   |
| STM1DM            |    | 228 | 1   | Generated/<br>Drawn | NA | 2X STM1 dummy patterns                                                       |
| STM2DM            |    | 229 | 1   | Generated/<br>Drawn | NA | 2X STM2 dummy patterns                                                       |
| BCB1<br>(RDL via) |    | 165 | 0   | Drawn               | NA | Via under RDL connecting TM and RDL                                          |
| RDL               |    | 166 | 0   | Drawn               | NA | Al redistributed lines, Al pads, Al bumps and Al fuse                        |
| BCB2<br>(RDL PA2) |    | 167 | 0   | Drawn               | NA | Passivation 2 openings for RDL or Al bumps                                   |
| NODMF             |    | 180 | 0   | Drawn               | NA | AA/GT/Metal Dummy block layer<br>(For dummy-fill utility only)               |
| EFUSE             |    | 81  | 2   | Drawn               | NA | Marking layer for an electrical fuse                                         |
| LDBK              | 1  | 216 | 150 | Drawn               | NA | To identify LDMOS function area and do related logic operation in IMP layers |
| M1DUB             | 11 | 151 |     | Drawn               | NA | Block Layer for Dummy operation on M1 (For dummy-fill utility only)          |
| M2DUB             |    | 152 | 7   | Drawn               | NA | Block Layer for Dummy operation on M2 (For dummy-fill utility only)          |
| M3DUB             |    | 153 | 1   | Drawn               | NA | Block Layer for Dummy operation on M3 (For dummy-fill utility only)          |
| M4DUB             | 1) | 154 | 1   | Drawn               | NA | Block Layer for Dummy operation on M4 (For dummy-fill utility only)          |
| M5DUB             |    | 155 | 1   | Drawn               | NA | Block Layer for Dummy operation on<br>M5 (For dummy-fill utility only)       |
| M6DUB             |    | 156 | 1   | Drawn               | NA | Block Layer for Dummy operation on M6 (For dummy-fill utility only)          |
| M7DUB             |    | 157 | 1   | Drawn               | NA | Block Layer for Dummy operation on M7 (For dummy-fill utility only)          |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic      | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|---------------|------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | .3V Low    | Leakage  | 14R      | Rev: 1.9 | 37/223 |      |
|                 |             | and 1.0/1.    | 8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rule   | S          |          |          |          |        |      |

|   | M8DUB  | 158 | 1   | Drawn | NA | Block Layer for Dummy operation on M8 (For dummy-fill utility only)                                 |
|---|--------|-----|-----|-------|----|-----------------------------------------------------------------------------------------------------|
| - | TM1DUB | 193 | 1   | Drawn | NA | Block Layer for Dummy operation on TM1 (For dummy-fill utility only)                                |
| 5 | TM2DUB | 194 | 1   | Drawn | NA | Block Layer for Dummy operation on TM2 or MTT2 (For dummy-fill utility only)                        |
| : | STM1DB | 194 | 5   | Drawn | NA | Block Layer for Dummy operation on<br>STM1 (For dummy-fill utility only)                            |
| : | STM2DB | 194 | 4   | Drawn | NA | Block Layer for Dummy operation on STM2 (For dummy-fill utility only)                               |
|   | MARKG  | 189 | 0   | Drawn | NA | Guard ring-area mark layer for DRC and dummy insertion blockage for dummy-fill utility              |
|   | MARKF  | 190 | 0   | Drawn | NA | Fuse area mark for Fuse DRC check<br>and dummy insertion blockage for<br>dummy-fill utility         |
|   | MARKS  | 189 | 151 | Drawn | NA | Seal ring (chip level) marking layer for DRC and dummy auto-filling blockage for dummy-fill utility |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic       | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|---------------|-------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 38/223 |      |
|                 |             |               | .8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rule   | S           |          |          |          |        |      |

#### 7.1.6 Accessorial layers

| Design<br>layer name | GDS<br>layer<br>number | Data<br>type | Description                                                                         |
|----------------------|------------------------|--------------|-------------------------------------------------------------------------------------|
| JVARDUM              | 183                    | 0            | Junction varactor recognition layer for DRC/LVS                                     |
| LOGO                 | 26                     | 0            | LOGO;L mark area                                                                    |
| EXCLU                | 132                    | 0            | DRC block layer                                                                     |
| STIDMY               | 215                    | 0            | Dummy layer for LDMOS drain side STI plate DRC check                                |
| STSRAM               | 60                     | 1            | Marker layer to allow LVS to identity Q525 SRAM cells                               |
| DNSRAM               | 60                     | 2            | Marker layer to allow LVS to identity Q62 SRAM cells                                |
| UDSRAM               | 60                     | 3            | Marker layer to allow LVS to identity Q499 SRAM cells                               |
| RFSRAM               | 60                     | 9            | Marker layer to allow LVS to identity F1158 SRAM cells                              |
| INDMY                | 212                    | 0            | Dummy layer for MTT2 in inductor applications                                       |
| EXDRC                | 239                    | 0            | Dummy layer for unDRC area in SRAM and ROM array                                    |
| EXDFM                | 239                    | 4            | Dummy layer to identify DFM error waiver areas (must be approved by SMIC DFM group) |
| GTFUSE               | 81                     |              | Poly E-Fuse block layer for function area                                           |
| MOMDMY               | 211                    | 1            | MOM recogonization layer                                                            |
| BORDER               | 127                    | 0            | Top Structure's Border                                                              |
| M1R                  | 171                    | 0            | M1 resistor layer                                                                   |
| M2R                  | 172                    | 0            | M2 resistor layer                                                                   |
| M3R                  | 173                    | 0            | M3 resistor layer                                                                   |
| M4R                  | 174                    | 0            | M4 resistor layer                                                                   |
| M5R                  | 175                    | 0            | M5 resistor layer                                                                   |
| M6R                  | 176                    | 0            | M6 resistor layer                                                                   |
| M7R                  | 177                    | 0            | M7 resistor layer                                                                   |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic       | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|---------------|-------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 39/223 |      |
|                 |             | and 1.0/1     | .8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rule   | S           |          |          |          |        |      |

| M8R    | 178 | 0 | M8 resistor layer                                                   |
|--------|-----|---|---------------------------------------------------------------------|
| TM1R   | 201 | 0 | TM1 resistor layer                                                  |
| TM2R   | 202 | 0 | TM2 resistor layer                                                  |
| ALPAR  | 83  | 1 | ALPA resistor layer                                                 |
| DNWTR  | 19  | 2 | LVS six terminal DNW MOS                                            |
| DPSRAM | 60  | 4 | Marker shape to allow LVS to identity DP974 dualport SRAM cells     |
| RESP3T | 96  | 1 | Dummy layer for Poly-1 Resistor with 3 terminal                     |
| MOSCKT | 131 | 2 | LVS dummy layer to distinguish bsim mos and subckt mos              |
| RESCKT | 131 | 3 | LVS dummy layer for subckt resistor                                 |
| SUBD   | 131 | 1 | LVS substrate separation layer                                      |
| ESD5V  | 133 | 1 | Dummy layer for 5V tolerant I/O device identification               |
| ESDIO1 | 133 | 0 | Dummy layer for SMIC Internal ESD devices and protection circuits   |
| ESDIO2 | 133 | 3 | Dummy layer for SMIC external ESD devices and protection circuits   |
| DMPNP  | 134 | 0 | Parasitic PNP                                                       |
| CAPBP  | 137 | 0 | Capacitor Bottom Plate                                              |
| DSTR   | 138 | 0 | Diode Marker (identifies a diode, for LVS only)                     |
| DCTY   | 139 | 0 | Area with no Extraction for LVS                                     |
| RFDEV  | 181 | 0 | DRC/LVS mark layer for RF device                                    |
| RFDN6T | 181 | 4 | 6-terminal RF MOS in deep NWELL for LVS,the sixth terminal is psub. |
| RFSD   | 181 | 3 | RF MOS of even finger with S/D permute for LVS                      |
| RFMOSD | 182 | 0 | DRC/LVS mark layer for RF mos drain terminal                        |
| RF3T   | 183 | 2 | DRC/LVS mark layer for RF 3 terminal devices and 3 terminal MOM     |

#### Note:

- 1. Mask NWH/NWHT, PWH/PWHT and PW are generated from NW, DG, TG, AA, SP/SN and (or) PSUB patterns. There is no need for customers to draw these layers specifically.
- 2. The LDD patterns are generated by logic operations. Dummy block layer is used to block AA and poly resistors. The logic operation will NOT add LDD patterns onto poly and AA resistor.

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic      | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|---------------|------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | .3V Low    | Leakage  | 14R      | Rev: 1.9 | 40/223 |      |
|                 |             | and $1.0/1$ . | 8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rules  | S          |          |          |          |        |      |

- 3. The HR and PDRF patterns are generated by logic operations. Dummy block layer is used to block AA and poly resistors. The logic operation will ADD HR patterns onto N+ poly resistor. The logic operation will NOT ADD PDRF patterns onto P+ poly resistor.
- 4. Please refer the below table for LOTA file No.:

| File No.    | Description      | _ < |
|-------------|------------------|-----|
| SMICLC65GE0 | For Generic flow | 4   |
| SMICLC65LL0 | For LL flow      | 4 / |

- 5. EXCLU layer boundary should not cut through the function patterns.
- 6. INST is used to block all SRAM cell. Please follow SRAM rules for M2 and lower layers on INST covered area.
- EXDFM layer can be applied to exclude DFM rule check at M2 layer and below upon approval from SMIC DFM group.

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic      | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|---------------|------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | .3V Low    | Leakage  | 14R      | Rev: 1.9 | 41/223 |      |
|                 |             | and 1.0/1.    | 8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rule   | S          |          |          |          |        |      |

#### 7.1.7 Metallization Options Table

Metal options definition scheme is denoted in this section for metal layer, and is limited only to those options present in the table.

The scheme uses the following naming: xPyM (y-v-z-w)Ic vSTMc zTMc wMTTc ALPAu

Where:

P = poly layers,

M = total metal layers excluding AL pad/Al RDL,

Ic= Cu inter metal layers,

TMc= Cu top metal layers,

MTTc=Cu Ultra thick metal,

STMc=Cu 2X top metal layers (0.2um design)

ALPA = AL pad/AI RDL

x = number of poly layers,

y = number of total metal layers,

z = number of top metal layers,

w = number of Ultra thick metal layers

v = number of 2X top metal layers

u = type of AL, 1 type AL14.5k, 2 type AL28k

For (y-1)=0 or z=0 or w=0 or v=0 process, the naming of metallization table don't include C or TM or MTT or TMB.

65nm LG metal option.xls

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm      | Logic         | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|-----------|---------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2 | 5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 42/223 |      |
|                 |             | and 1.0   | /1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design R  | ules          |          |          |          |        |      |

#### 7.1.8 Device truth table

#### 7.1.8.1 Device implant truth table

| SMIC              |         | 1.2 | v NN | 4OS | 1.2 | v PN | IOS | 1.8 | V IO |    | V/3.3V<br>IO |         | Nativ      | ve                  |    | VT<br>AM  | SV<br>SRA |           |
|-------------------|---------|-----|------|-----|-----|------|-----|-----|------|----|--------------|---------|------------|---------------------|----|-----------|-----------|-----------|
| implant step      | mask ID | SVT | HVT  | LVT | SVT | HVT  | LVT | N   | P    | N  | P            | Core    | 1.8V<br>IO | 2.5V/<br>3.3V<br>IO | PU | PD,<br>PG | PU        | PD,<br>PG |
| PW                | 191     | V   | V    | V   |     |      |     |     |      |    |              | 173,000 | 1          | 1                   | 1  | V         | 1         | V         |
| PWH               | 491     |     |      |     |     |      |     | V   |      |    |              | B       | 10         | 111                 |    | 1         |           | Dr.       |
| PWHT              | 494     |     |      |     |     |      |     |     |      | V  | - 4          | 9       | 11         |                     | 1  | 1         | y         |           |
| NW                | 192     |     |      |     | V   | V    | V   |     |      |    | 1            | 11/4    | 1          | 11                  | V  | 7         | V         |           |
| NWH               | 492     |     |      |     |     |      |     |     | V    |    | 1            | 1       |            | 111                 | U  | P         |           |           |
| NWHT              | 495     |     |      |     |     |      |     |     | - 3  | 1  | V            | 110     | 1          | 11                  | 4  |           |           |           |
| VTNH              | 396     |     | V    |     |     |      |     |     | de   | /  | 1            |         | 10         | 1                   |    | V         |           |           |
| VTPH              | 395     |     |      |     |     | V    | 1   | A.  | /    | 11 |              |         | 11         | 1.                  | V  |           |           |           |
| LVN               | 596     | V   | V    |     |     | 30   |     | D.  | 17   | 0  | 1            | . 7     | 1          | No.                 |    | V         |           | v         |
| LVP               | 595     |     |      |     | V   | V    | 1   | 1   | 18   | 18 | 500 9        | 1       | 1          |                     | v  |           | V         |           |
| NC                | 193     |     |      | 190 | d.  | 1    | 1   | 10  | 1    | 1  | 1            | 1       |            |                     |    |           |           | V         |
| HR                | 412     | V   | V    | V   | 1   | 1    | 1   | V   | 10   | V  | 11.          | V       | V          | V                   |    | V         |           | V         |
| PDRF (for G only) | 148     | 9   | 72   |     | V   | V    | V   |     | V    |    | V            | 8       |            |                     | V  |           | V         |           |
| NLL               | 116     | V   | V    | V   | 1   | 19   | j 3 | 1   | 3    | 2  |              | V       |            |                     |    | V         |           | V         |
| NLH               | 114     |     | 1    | -   | 1   | 11   | 1   | V   | >    |    |              |         | V          |                     |    |           |           |           |
| NLHT              | 214     | 1   |      |     | -   |      | 1   | 6   |      | V  |              |         |            | V                   |    |           |           |           |
| PLL               | 113     | 1   | 1    | 7   | V   | V    | V   | 1   |      |    |              |         |            |                     | V  |           | V         |           |
| PLH               | 115     | 1   |      | 1   |     |      | 1   |     | V    |    |              |         |            |                     |    |           |           |           |
| PLHT              | 215     |     | 6    |     | 1   |      |     |     |      |    | V            |         |            |                     |    |           |           |           |
| SN                | 198     | V   | V    | V   | 2   |      |     | V   |      | V  |              | V       | V          | V                   |    | V         |           | V         |
| SP                | 197     | -   |      | 2   | V   | V    | V   |     | V    |    | V            |         |            |                     | V  |           | V         |           |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm      | Logic          | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|-----------|----------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2 | .5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 43/223 |      |
|                 |             | and 1.    | 0/1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design R  | tules          |          |          |          |        |      |

#### 7.1.8.2 Device layout truth table

| SMIC       |          |              |            | 1.2 | v NN | 1OS | 1.2 | v PM | IOS | 1.3<br>1 | 8V<br>0 | 2.5<br>/3.<br>V I | 3<br>O | to<br>3.3V |     | unde |   | LDN<br>(Drai<br>Gate | in5V,<br>2.5V |      | . 4      | Nati         | ve                     | \                  | Efuse |    | VT<br>AM      |        | VT<br>AM  |
|------------|----------|--------------|------------|-----|------|-----|-----|------|-----|----------|---------|-------------------|--------|------------|-----|------|---|----------------------|---------------|------|----------|--------------|------------------------|--------------------|-------|----|---------------|--------|-----------|
| Layer name | GDS<br># | Data<br>type | mask<br>ID | SVT | HVT  | LVT | SVT | HVT  | LVT | N        | P       | N                 | P      | N          | P   | N    | P | N                    | P             | Core | 01.88.10 | 2.5V/3.3V IO | 2.5V overdrive to 3.3V | 2.5V underdrive to |       | PU | PD<br>,<br>PG | P<br>U | PD,<br>PG |
| AA         | 10       | 0            | 120        | V   | V    | V   | V   | V    | V   | V        | V       | V                 | V      | V          | V   | V    | V | V                    | V             | V    | V        | V            | V                      | V                  |       | V  | V             | V      | V         |
| NW         | 14       | 0            | 192        |     |      |     | V   | V    | V   |          | V       | 4                 | V      |            | V   |      | V | V                    | V             | 1    | 1        | 1            | b                      |                    |       | V  |               | V      |           |
| VTNH       | 47       | 0            | 396        |     | V    |     |     |      |     | 15       | 4       | C                 | 1      |            | 1   | 1    |   | 10                   |               | 10   | 7        |              |                        |                    |       |    | V             |        |           |
| VTPH       | 46       | 0            | 395        |     |      |     |     | V    |     | 1        | 1       | 7                 | 6      |            | 1   |      | 1 |                      |               | 2    | -        |              |                        |                    |       | V  |               |        |           |
| LVN        | 219      | 0            | 596        |     |      | V   |     |      | 9,  | 1        | 1       |                   | 1      | 6          | , 1 | 1    | 1 | 1                    | J             |      |          |              |                        |                    |       |    |               |        |           |
| LVP        | 218      | 0            | 595        |     |      |     | 3   | . 7  | V   | 1        | 1       | 1                 | 1      | 1          | 1   | 1    | 1 | 7                    |               |      |          |              |                        |                    |       |    |               |        |           |
| TG         | 125      | 0            | 145        |     |      | - 4 | d   | 1    | -   | 1        | 1       | V                 | V      | V          | V   | V    | V | V                    | V             |      |          | V            | V                      | V                  |       |    |               |        |           |
| DG         | 29       | 0            | 131        |     | 7    | 7   | 1   | ø.   | /   | V        | V       |                   | 1      | 1          | 1   | Ž    |   |                      |               |      | V        |              |                        |                    |       |    |               |        |           |
| GT         | 30       | 0            | 130        | V   | V    | V   | V   | V    | V   | V        | V       | V                 | V      | V          | V   | V    | V | V                    | V             | V    | V        | V            | V                      | V                  | V     | V  | V             | V      | V         |
| SN         | 40       | 0            | 198        | V   | V    | V   | 1   | 17   | 100 | V        | 1       | V                 | 1      | V          |     | V    |   | V                    |               | V    | V        | V            | V                      | V                  |       |    | V             |        | V         |
| SP         | 43       | 0            | 197        |     |      | ,   | V   | V    | V   | ú        | V       |                   | V      | 3          | V   |      | V |                      | V             |      |          |              |                        |                    | V     | V  |               | V      |           |
| PSUB       | 85       | 0            | 10         | 1   | 9    | 1   | -   | 1    | r., | 1        | J       |                   |        |            |     |      |   |                      |               | V    | V        | V            | V                      | V                  |       |    |               |        |           |
| OVERPL     | 125      | 4            | 1          | "   | 1    | r   | 1   |      | 1   | 7)       | 6       |                   |        | V          | V   |      |   |                      |               |      |          |              | V                      |                    |       |    |               |        |           |
| UNDERPL    | 125      | 5            |            |     |      |     | 85  | I    | 79  |          |         |                   |        |            |     | V    | V |                      |               |      |          |              |                        | V                  |       |    |               |        |           |
| LDBK       | 216      | 150          |            | 1   | 1    |     | 1   |      |     |          |         |                   |        |            |     |      |   | V                    | V             |      |          |              |                        |                    |       |    |               |        |           |
| STIDMY     | 215      | 0            | 1          | 1   |      | 1   |     |      |     |          |         |                   |        |            |     |      |   | V                    | V             |      |          |              |                        |                    |       |    |               |        |           |
| EFUSE      | 81       | 2            | 11         |     | 1    | į   |     |      |     |          |         |                   |        |            |     |      |   |                      |               |      |          |              |                        |                    | V     |    |               |        |           |
| GTFUSE     | 81       | 1.0          |            |     | Ø.   |     |     |      |     |          |         |                   |        |            |     |      |   |                      |               |      |          |              |                        |                    | V     |    |               |        |           |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm      | Logic          | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|-----------|----------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2 | 2.5/3.3V Low   | Leakage  | 14R      | Rev: 1.9 | 44/223 |      |
|                 |             | and 1.    | 0/1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design F  | Rules          |          |          |          |        |      |

#### 7.1.8.3 Bipolar Junction Transistor (BJT) implant truth table

| SMI          | С       | ВЈТ                                          | Core                                  | ВЈТ                                       | 1.8V                                           | ВЈТ                                          | 2.5V                                  |
|--------------|---------|----------------------------------------------|---------------------------------------|-------------------------------------------|------------------------------------------------|----------------------------------------------|---------------------------------------|
| implant step | mask ID | NPN                                          | PNP                                   | NPN                                       | PNP                                            | NPN                                          | PNP                                   |
| DNW          | 292     | V                                            |                                       | V                                         | .1                                             | V                                            |                                       |
| PW           | 191     | V                                            | V                                     |                                           | al,                                            | 11                                           |                                       |
| PWH          | 491     |                                              |                                       | V                                         | V                                              |                                              |                                       |
| PWHT         | 494     |                                              |                                       | 1                                         |                                                | V                                            | V                                     |
| NW           | 192     | V                                            | V                                     |                                           |                                                | 2                                            |                                       |
| NWH          | 492     |                                              | 2                                     | V                                         | V                                              | 1                                            |                                       |
| NWHT         | 495     | <                                            |                                       |                                           | 11/11                                          | V                                            | V                                     |
| NLL          | 116     | V<br>(only into N+<br>emitter)               |                                       |                                           | 12.                                            |                                              |                                       |
| NLH          | 114     |                                              |                                       | V<br>(only into N+<br>emitter)            |                                                |                                              |                                       |
| NLHT         | 214     | W.                                           | 12.                                   |                                           |                                                | V<br>(only into N+<br>emitter)               |                                       |
| PLL          | 113     | 2                                            | V<br>(only into P+<br>emitter)        |                                           |                                                |                                              |                                       |
| PLH          | 115     | <b>&gt;</b>                                  |                                       |                                           | V<br>(only into P+<br>emitter)                 |                                              |                                       |
| PLHT         | 215     |                                              |                                       |                                           |                                                |                                              | V<br>(only into P+<br>emitter)        |
| SN           | 198     | V(into N+<br>emitter and<br>Nwell<br>pickup) | V(into Nwell pickup)                  | V(into N+<br>emitter and<br>Nwell pickup) | V(into Nwell<br>pickup)                        | V(into N+<br>emitter and<br>Nwell<br>pickup) | V(into Nwell pickup)                  |
| SP           | 197     | V<br>(into Pwell<br>pickup)                  | V ( into P+ emitter and Pwell pickup) | V<br>(into Pwell<br>pickup)               | V<br>( into P+<br>emitter and<br>Pwell pickup) | V<br>(into Pwell<br>pickup)                  | V ( into P+ emitter and Pwell pickup) |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm      | Logic          | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|-----------|----------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2 | .5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 45/223 |      |
|                 |             | and 1.    | 0/1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design R  | Rules          |          |          |          |        |      |

#### 7.1.8.4 Bipolar Junction Transistor (BJT) layout truth table

| SMIC       |      |         | ВЈТ                                  | Core                                     | ВЈТ                                     | 1.8V                                        | BJT                                        | 2.5V                                        |
|------------|------|---------|--------------------------------------|------------------------------------------|-----------------------------------------|---------------------------------------------|--------------------------------------------|---------------------------------------------|
| Layer Name | GDS# | mask ID | NPN                                  | PNP                                      | NPN                                     | PNP                                         | NPN                                        | PNP                                         |
| AA         | 10   | 120     | V                                    | V                                        | V                                       | V                                           | V                                          | V                                           |
| DNW        | 19   | 292     | V                                    | 2                                        | V                                       |                                             | V                                          | MA                                          |
| NW         | 14   | 192     | V                                    | V                                        |                                         | V                                           | V                                          | V                                           |
| TG         | 125  | 145     |                                      | 76                                       |                                         | 111                                         | V                                          | V                                           |
| DG         | 29   | 131     | 9.                                   |                                          | V                                       | V                                           | 4                                          |                                             |
| SN         | 40   | 198     | V(emitter<br>and<br>Nwell<br>pickup) | V(Nwell pickup)                          | V(N+<br>emitter<br>and Nwell<br>pickup) | V(Nwell pickup)                             | V(N+<br>emitter<br>and<br>Nwell<br>pickup) | V(Nwell pickup)                             |
| SP         | 43   | 197     | V<br>(Pwell<br>pickup)               | V<br>(P+ emitter<br>and Pwell<br>pickup) | V<br>(Pwell<br>pickup)                  | V<br>(P+<br>emitter<br>and Pwell<br>pickup) | V<br>(Pwell<br>pickup)                     | V<br>(P+<br>emitter<br>and Pwell<br>pickup) |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic        | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|-------------|--------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 46/223 |      |
|                 |             | and 1.0/    | 1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rul  | les          |          |          |          |        |      |

#### 7.1.8.5 Resistor implant truth table

| SMIC                |         | N+ Poly<br>Resistor   | P+ Poly<br>Resistor | AA R                          | esistor                           | NW R                          | esistor                       | High Poly<br>Resistor |
|---------------------|---------|-----------------------|---------------------|-------------------------------|-----------------------------------|-------------------------------|-------------------------------|-----------------------|
| implant step        | mask ID | normal<br>(HR<br>+SN) | normal<br>(SP)      | N+<br>AA<br>(SN)              | P+<br>AA<br>(SP)                  | under<br>AA<br>(NW)           | under<br>STI<br>(NW)          |                       |
| PW                  | 191     |                       |                     | V                             |                                   | 1                             | 17.                           |                       |
| NW                  | 192     |                       |                     |                               | V                                 | V                             | V                             | 111                   |
| LVN                 | 596     |                       |                     | V                             | -                                 | 111                           |                               | IN                    |
| LVP                 | 595     |                       |                     |                               | V                                 | V                             | V                             | Mr.                   |
| HR                  | 412     | V                     |                     | į.                            | 111                               | 111                           |                               | Jan.                  |
| PDRF(for G<br>only) | 148     |                       |                     | 7,                            |                                   | 111                           | 17/2                          |                       |
| SN                  | 198     | V                     | 20                  | V                             | V(for<br>Nwell<br>pickup<br>only) | v                             | V                             |                       |
| SP                  | 197     | ,                     |                     | V(for psub<br>pickup<br>only) |                                   | V(for psub<br>pickup<br>only) | V(for psub<br>pickup<br>only) | V(for pickup<br>only) |
| HRP                 | 413     | 47                    | 1.14                | 1111                          |                                   | *.1                           |                               | V                     |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic       | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|--------------|-------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 47/223 |      |
|                 |             | and 1.0/1    | .8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rule  | es          |          |          |          |        |      |

#### 7.1.8.6 Resistor layout truth table

| SMIC       |          |            | N+ Poly<br>Resistor   | P+ Poly<br>Resistor | AAF                     | Resistor                          | NW R                           | esistor                        | High<br>Poly<br>Resistor |
|------------|----------|------------|-----------------------|---------------------|-------------------------|-----------------------------------|--------------------------------|--------------------------------|--------------------------|
| layer name | GDS<br># | mask<br>ID | normal<br>(HR<br>+SN) | normal<br>(SP)      | N+<br>AA<br>(SN)        | P+ AA<br>(SP)                     | Under<br>AA<br>(NW)            | under<br>STI<br>(NW)           | U                        |
| AA         | 10       | 120        |                       |                     | V                       | V                                 | V                              |                                | M                        |
| NW         | 14       | 192        |                       |                     | ū                       | V                                 | V                              |                                |                          |
| GT         | 30       | 130        | V                     | V                   | 7                       |                                   |                                | 7                              | V                        |
| SN         | 40       | 198        | V                     |                     |                         | V(for<br>Nwell<br>pickup<br>only) | V                              | V                              |                          |
| SP         | 43       | 197        |                       | V                   | V (for psub pickup only | V                                 | V (for psub<br>pickup<br>only) | V (for psub<br>pickup<br>only) | V(for pick up only)      |
| SAB        | 48       | 155        | V                     | V                   | V                       | V                                 | V                              |                                | V                        |
| NPR1       | 57       | 416        |                       |                     | À                       |                                   |                                |                                |                          |
| RESP1      | 96       | 1          | V                     | V).                 |                         |                                   |                                |                                |                          |
| RESAA      | 97       | 11         |                       | 7                   | V                       | V                                 |                                |                                |                          |
| RESNW      | 95       |            | 1                     | Υ.                  |                         |                                   | V                              | V                              |                          |
| HRP        | 39       | 413        | 7                     |                     |                         |                                   |                                |                                | V                        |
| HRPDMY     | 210      | 7          |                       |                     |                         |                                   |                                |                                | V                        |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic    | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|--------------|----------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low | Leakage  | 14R      | Rev: 1.9 | 48/223 |      |
|                 |             | and 1.0/1    |          | Generic  |          |          |        |      |
|                 |             | Design Rule  | es       |          |          |          |        |      |

#### 7.1.8.7 Varactor implant truth table

| SMIC                 |         | PFET                             | in PW M                          | OSVAR                         | NFET                             | in NW M                          | OSVAR                         | P+/NW                            | N+/PW                         |
|----------------------|---------|----------------------------------|----------------------------------|-------------------------------|----------------------------------|----------------------------------|-------------------------------|----------------------------------|-------------------------------|
| implant step         | mask ID | 1.2V                             | 1.8V                             | 2.5V/3.3V                     | 1.2V                             | 1.8V                             | 2.5V/3.3V                     | JUNVAR                           | JUNVAR                        |
| DNW                  | 292     | V<br>(optional)                  | V<br>(optional)                  | V<br>(optional)               | V<br>(optional)                  | V<br>(optional)                  | V<br>(optional)               |                                  |                               |
| PW                   | 191     | V                                |                                  |                               |                                  |                                  | 2                             | 7                                | V                             |
| PWH                  | 491     |                                  | V                                |                               |                                  |                                  |                               |                                  | 1 The                         |
| PWHT                 | 494     |                                  |                                  | V                             | 1                                | 11                               | 111                           |                                  | Maria                         |
| NW                   | 192     |                                  |                                  |                               | V                                |                                  |                               | V                                |                               |
| NWH                  | 492     |                                  |                                  | 7                             |                                  | V                                |                               | No.                              |                               |
| NWHT                 | 495     |                                  | 86                               | 1                             |                                  |                                  | V                             |                                  |                               |
| LVN                  | 596     |                                  | 4                                |                               | ٧                                |                                  | 2                             |                                  | V                             |
| LVP                  | 595     | V                                | 4                                |                               |                                  | 13                               |                               | V                                |                               |
| HR                   | 412     | 2                                |                                  |                               |                                  | V                                | V                             |                                  |                               |
| PDRF<br>(for G only) | 148     | (V)                              | V                                | V                             | <b>b</b>                         |                                  |                               |                                  |                               |
| NLL                  | 116     |                                  |                                  | 2                             |                                  |                                  |                               |                                  | V                             |
| PLL                  | 113     |                                  | 1                                | 7                             |                                  |                                  |                               | V                                |                               |
| SN                   | 198     | V<br>(only at<br>pickup<br>area) | V<br>(only at<br>pickup<br>area) | V<br>(only at<br>pickup area) | V                                | V                                | V                             | V<br>(only at<br>pickup<br>area) | V                             |
| SP                   | 197     | V                                | V                                | V                             | V<br>(only at<br>pickup<br>area) | V<br>(only at<br>pickup<br>area) | V<br>(only at<br>pickup area) | V                                | V<br>(only at<br>pickup area) |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic    | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|--------------|----------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low | Leakage  | 14R      | Rev: 1.9 | 49/223 |      |
|                 |             | and 1.0/1    |          | Generic  |          |          |        |      |
|                 |             | Design Rule  | es       |          |          |          |        |      |

#### 7.1.8.8 Varactor layout truth table

| SMIC            |       |            | PFET                             | in PW M                          | OSVAR                         | NFET                    | in NW M                 | OSVAR                   | P+/NW                         | N+/PW                            |
|-----------------|-------|------------|----------------------------------|----------------------------------|-------------------------------|-------------------------|-------------------------|-------------------------|-------------------------------|----------------------------------|
| implant<br>step | GDS # | mask<br>ID | 1.2V                             | 1.8V                             | 2.5V/3.3V                     | 1.2V                    | 1.8V                    | 2.5V/3.3<br>V           | JUNVAR                        | JUNVA<br>R                       |
| AA              | 10    | 120        | V                                | V                                | V                             | V                       | V                       | V                       | V                             | V                                |
| DNW             | 19    | 292        | V<br>(optional)                  | V<br>(optional)                  | V<br>(optional)               | V<br>(optional)         | V<br>(optional)         | V<br>(optional)         |                               |                                  |
| NW              | 14    | 192        | V<br>(only at<br>pickup<br>area) | V<br>(only at<br>pickup<br>area) | V<br>(only at<br>pickup area) | v                       | V                       |                         | V                             |                                  |
| TG              | 125   | 145        |                                  |                                  | V                             |                         |                         | V                       |                               |                                  |
| DG              | 29    | 131        |                                  | V                                |                               |                         | V                       | ,<br>M                  |                               |                                  |
| GT              | 30    | 130        | V                                | V                                | V                             | V                       | V                       | V                       |                               |                                  |
| SN              | 40    | 198        | V<br>(for NW<br>pickup)          | V<br>(for NW<br>pickup)          | V<br>(for NW<br>pickup)       | >                       | V                       | V                       | V<br>(only at pickup<br>area) | V                                |
| SP              | 43    | 197        | V                                | V                                | >                             | V<br>(for PW<br>pickup) | V<br>(for PW<br>pickup) | V<br>(for PW<br>pickup) | V                             | V<br>(only at<br>pickup<br>area) |
| VARMOS          | 93    |            | V                                | V                                | V                             | V                       | V                       | V                       |                               |                                  |
| VARJUN          | 94    | 1, 1       |                                  | 2                                |                               |                         |                         |                         | V                             | V                                |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm      | Logic         | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|-----------|---------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2 | 5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 50/223 |      |
|                 |             | and 1.0   | /1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design R  | ules          |          |          |          |        |      |

#### 7.1.9 Design Rules Nomenclatures and Abbreviations

#### (A) Logic Function Definitions

| Logic Function | Definition                                                |
|----------------|-----------------------------------------------------------|
| A and B        | Define the intersection area of A and B                   |
| A or B         | Define the union area of A and B                          |
| A not B        | Define the area of A excluding the common area of A and B |
| B cover A      | Define the B area where there is A inside B.              |



#### (B) Nomenclatures and Abbreviations

| Name           | Definitions                                                                                                                                                                         |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PW             | Not (NW or PSUB).                                                                                                                                                                   |
| Gate           | A poly pattern used as transistor gate is defined as a gate poly, which can be produced by the overlap of an AA layer (excluding dummy AA) and a Poly layer (excluding dummy poly). |
| Channel Length | The dimension (from GT edge to GT edge) over AA.                                                                                                                                    |
| Channel Width  | The dimension (from AA edge to AA edge) over GT.                                                                                                                                    |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic       | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|---------------|-------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 51/223 |      |
|                 |             | and 1.0/1.    | .8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rule   | es s        |          |          |          |        |      |

| MOS AA                | MOS AA refers to an AA that is part of a transistor active area. When a poly pattern is on top of an AA, the AA is treated as MOS AA. If there is no poly pattern on top of an AA, the AA is not a MOS AA. Dummy AA is not a MOS AA.                                                                                                                                |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| N+AA                  | (AA and SN) not GT.                                                                                                                                                                                                                                                                                                                                                 |
| P+AA                  | (AA and SP) not GT.                                                                                                                                                                                                                                                                                                                                                 |
| N+ pick-up AA         | SN and AA island or stick in n-type area, used as a connection point for electric stress.                                                                                                                                                                                                                                                                           |
| P+ pick-up AA         | SP and AA island or stick in p-type area, used as a connection point for electric stress.                                                                                                                                                                                                                                                                           |
| Field oxide           | Not (AA or AADUM)                                                                                                                                                                                                                                                                                                                                                   |
| STI                   | Not (AA or AADUM)                                                                                                                                                                                                                                                                                                                                                   |
| Different or same net | Electrically based connectivity using all conducting layers (unless otherwise noted), including diffusion, poly, and all back-end-of-line (BEOL) metal and via layers in the stack (M1 through last metal). It also includes connectivity through the substrate, through n-wells and p-wells and between n-wells through the deep n-well (for triple-well designs). |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic       | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|--------------|-------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 52/223 |      |
|                 |             | and 1.0/1    | .8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rul   | es          |          |          |          |        |      |

#### 7.1.10 Definition of terminology used in these design rules

#### 1. Width

• Distance from one inside edge to a parallel inside edge within a shape along the shorter dimension of the shape.

#### 2. Length

• Distance from one inside edge to a parallel inside edge within a same rectangular shape along the longer dimension of the shape.



#### 3. Space

- Distance between the outside edge of a shape to a parallel outside edge of another shape on the same layer.
- The word "space" is also generally used to denote separation of shapes, whether or not they are on the same layer.
- On the same layer, when runlength=<0, only VTNH,VTPH,LVN,LVP,NC,PC, SN, SP layers can skip space check.



#### 4. Gate poly:

• If designers draw the gate poly, type (b) (c) and (d) is forbidden.



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic         | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|-------------|---------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | 5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 53/223 |      |
|                 |             | and 1.0     | /1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Ru   | ıles          |          |          |          |        |      |

• Channel Length: The dimension from GT edge to GT edge over AA.



• Channel Width: The dimension from AA edge to AA edge over GT



#### 5. Poly End

• The edge A when  $A \le 0.14$ um, and B1,B2 > 0.14um



#### 6. Area

• The area of the shape



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm       | Logic         | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|------------|---------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2. | 5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 54/223 |      |
|                 |             | and 1.0    | /1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Ru  | ıles          |          |          |          |        |      |

#### 7. Enclosed Area

• The space between the outside edges of one or more shapes.



#### 8. Extension

- Layer B shape extends outside layer A shape in one direction, with no restriction on the other directions.
- The minimum distance from the outside edge of the layer A shape to the inside edge of the layer B shape.



#### 9. Enclosure

- A enclosed by B: The layer A shape is completely within the layer B shape.
- The minimum distance from the outside edge of A to the inside edge of B in all directions.
- The layer A shape can not extend past the layer B shape in any direction.



#### 10. Overlap

- The layer A shape crosses a boundary of the layer B shape, or the layer A shape is completely enclosed by the layer B shape.
- The distance:
- (1) This distance from the inside edge of the layer A shape to the inside edge of the layer B shape.
- (2) The distance is also the width of the layer A shape for enclosed A.



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic        | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|--------------|--------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 55/223 |      |
|                 |             | and $1.0/3$  | 1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rul   | les          |          |          |          |        |      |

#### 11. Straddle

• When the layer A shape crosses a boundary of the layer B shape.



#### 12. Butted

• When the layer A shape meets without going beyond a boundary of the layer B shape.



#### 13. Interact with

• When the layer A shape overlaps or crosses or meets the layer B shape, interact with include overlap, straddle, butted three condition.



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic       | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|--------------|-------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 56/223 |      |
|                 |             | and 1.0/1    | .8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rul   | es          |          |          |          |        |      |

#### 14. Run length

• The distance in which two lines continuously run alongside one another.



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic        | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|-------------|--------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 57/223 |      |
|                 |             | and 1.0/    | 1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Ru   | les          |          |          |          |        |      |

#### 7.2 Layout Rule Description

#### 7.2.1 DNW: Deep N-Well design rules

| Rules<br>number      | Description                                 | Operation | Design<br>Value | Unit |
|----------------------|---------------------------------------------|-----------|-----------------|------|
| DNW.1                | DNW width                                   | 2         | 3.00            | um   |
| DNW.2                | Space between two DNWs                      | 2         | 3.50            | um   |
| DNW.3                | NW Enclosure of DNW                         | 1   2   1 | 1.00            | um   |
| DNW.4                | Overlap of NW and DNW                       | 1         | 0.40            | um   |
| DNW.5                | Space between DNW and NW                    | 1 2 1     | 2.50            | um   |
| DNW.6 <sup>[R]</sup> | DNW is enclosed by NW                       | Dr.       |                 |      |
| DNW.7 <sup>[R]</sup> | DNW is not allowed in native device region. |           |                 |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic        | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|--------------|--------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low     | Leakage  | 14R      | Rev: 1.9 | 58/223 |      |
|                 |             |              | 1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rul   | es           |          |          |          |        |      |

#### 7.2.2 AA: Active area design rules

| Rules<br>number              | Description                                                                                                               | Operation                                    | Design<br>Value | Unit            |
|------------------------------|---------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----------------|-----------------|
| AA.1                         | Width of interconnect AA                                                                                                  | 3                                            | 0.08            | um              |
| AA.2a                        | Channel width for 1.0/1.2V NMOS/PMOS transistors                                                                          | 15/                                          | 0.11            | um              |
| AA.2b                        | Channel width for 1.8/2.5/3.3V NMOS/PMOS transistors                                                                      | IV                                           | 0.21            | um              |
| AA.3a                        | Space between two AAs in the same well                                                                                    | <u>                                     </u> | 0.10            | um              |
| AA.3b                        | Space between AAs when one or both AA width greater than 0.15um in the same well                                          | IV                                           | 0.11            | um              |
| AA.4                         | N+AA enclosed by NW                                                                                                       | IV                                           | 0.12            | um              |
| AA.5                         | Space between NW and N+AA inside PW                                                                                       | ≥                                            | 0.15            | um              |
| AA.6                         | P+AA enclosed by NW                                                                                                       | ≥                                            | 0.15            | um              |
| AA.7                         | Space between NW and P+AA inside PW                                                                                       | IV                                           | 0.12            | um              |
| AA.8                         | AA area                                                                                                                   | IV                                           | 0.038           | um <sup>2</sup> |
| AA.9                         | Space between N+AA, which is not enclosed by DNW, and NW which encloses a DNW                                             | IV                                           | 0.32            | um              |
| AA.10a                       | Local AA density (including dummy AA) in 200umX200um                                                                      | IX                                           | 19%             |                 |
| AA.IVa                       | window with step size 100um                                                                                               | <u> </u>                                     | 90%             |                 |
| <b>AA.10</b> b <sup>R]</sup> | Global AA density for fully chip (including dummy AA)                                                                     | ≥                                            | 23%             |                 |
| AA.10D                       | Global AA density for furry chip (including duffilly AA)                                                                  | <u> </u>                                     | 75%             | _               |
| AA.10c <sup>[R]</sup>        | AA density inside of dummy block area, while the area of dummy block layer is larger than 2500um <sup>2</sup> (50umX50um) | 2                                            | 23%             |                 |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm       | Logic         | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|------------|---------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2. | 5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 59/223 |      |
|                 |             | and 1.0    | /1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Ru  | ules          |          |          |          |        |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic        | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|-------------|--------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 60/223 |      |
|                 |             | and 1.0/    | 1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Ru   | les          |          |          |          |        |      |

#### 7.2.3 NW: N-Well rule

| Rules<br>number | Description                                                      | Operation | Design<br>Value | Unit            |
|-----------------|------------------------------------------------------------------|-----------|-----------------|-----------------|
| NW.1            | NW width                                                         | Δ         | 0. 36           | um              |
| NW.2            | NW width for NW resistor                                         | N         | 1.60            | um              |
| NW.3            | Space between 1.0/1.2V NWs at the same nets                      | 2         | 0. 36           | um              |
| NW.4            | Space between 1.0/1.2V NWs at different nets                     | 2         | 0.47            | um              |
| NW.5            | Space between 1.0/1.2V and 1.8/2.5/3.3V NWs at the same nets.    | [8]       | 0.47            | um              |
| NW.6            | Space between 1.0/1.2V NW and 1.8/2.5/3.3V NW at different nets. | IV        | 0.72            | um              |
| NW.7a           | Space between 1.8/2.5/3.3V NWs at same nets.                     | 2         | 0.47            | um              |
| NW.7b           | Space between 1.8/2.5/3.3V NWs at different nets.                | 2         | 0.72            | um              |
| NW.8            | NW area                                                          |           | 0.30            | um <sup>2</sup> |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic        | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|-------------|--------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 61/223 |      |
|                 |             | and 1.0/    | 1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Ru   | les          |          |          |          |        |      |

#### 7.2.4 PSUB design rules for layer to define native NMOS

| Rules<br>number        | Description                                                                                     | Operation | Design<br>Value | Unit |
|------------------------|-------------------------------------------------------------------------------------------------|-----------|-----------------|------|
| PSUB.1                 | PSUB width                                                                                      | 2         | 0.36            | um   |
| PSUB.2                 | 1.0/1.2/1.8/2.5/3.3V native NMOS channel width                                                  | Al        | 0.50            | um   |
| PSUB.3a                | 1.0/1.2V NMOS channel length                                                                    | IV        | 0.20            | um   |
| PSUB.3b                | 1.8V NMOS channel length                                                                        | N         | 0.8             | um   |
| PSUB.3c                | 2.5V (or overdrive to 3.3V and underdrive to 1.8V) NMOS channel length                          | N         | 1.0             | um   |
| PSUB.3d                | 3.3V NMOS channel length                                                                        |           | 1.2             | um   |
| PSUB.4                 | Space between two PSUBs                                                                         | 2         | 0.36            | um   |
| PSUB.5                 | Native NMOS AA enclosure by PSUB                                                                | II        | 0.26            | um   |
| PSUB.6                 | Space between PSUB and MOS AA                                                                   | IV        | 0.37            | um   |
| PSUB.7                 | Space between PSUB and NW                                                                       | ٨١        | 1.20            | um   |
| PSUB.8                 | Extension of native NMOS poly gate outside of AA                                                | ٨١        | 0.31            | um   |
| PSUB.9 <sup>[R]</sup>  | PSUB inside, overlapping with, or crossing over a DNW area is not allowed                       |           |                 |      |
| PSUB.10 <sup>[R]</sup> | PSUB must not overlap NW or PW.                                                                 |           |                 |      |
| PSUB.11 <sup>[R]</sup> | Only one AA pattern is allowed in one PSUB region, except for NMOS capacitors and AAs in INDMY. |           |                 |      |
| PSUB.12 <sup>[R]</sup> | SP is not allowed to exist in a PSUB region                                                     |           |                 |      |

#### **Note:**

It is recommended that PSUB is shaped conforming to AA edges. For example, in the case of dog-bone AA as shown in Fig. 1, PSUB should be drawn in a similar shape as also shown in Fig. 1 and avoid non-conforming PSUB shapes as shown in Fig.2. When the distance X between AA, as shown in Fig.2, is too short (so that PSUB.4 is violated), it is recommended to increase X so that PSUB shapes can conform to AA edges.

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic        | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|--------------|--------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low     | Leakage  | 14R      | Rev: 1.9 | 62/223 |      |
|                 |             | and 1.0/1    | 1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rul   | es           |          |          |          |        |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic         | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|-------------|---------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | 5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 63/223 |      |
|                 |             | and 1.0     | /1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Ru   | ıles          |          |          |          |        |      |

#### 7.2.5 VTNH: High Vt NMOS design rules( optional)

VTNH is a drawn layer for Vt implant of high Vt MOS. VTNH is for 1.0/1.2V core high Vt device only.

| Rules<br>number | Description                                                                                   | Operation | Design<br>Value | Unit            |
|-----------------|-----------------------------------------------------------------------------------------------|-----------|-----------------|-----------------|
| VTNH.1          | VTNH width                                                                                    | N         | 0.18            | um              |
| VTNH.2          | Space between two VTNHs                                                                       | )<br>N    | 0.18            | um              |
| VTNH.3          | VTNH and PSUB overlap isn't allowed                                                           |           | M               |                 |
| VTNH.4          | VTNH extension outside of MOS AA along gate poly length direction.                            | N         | 0.12            | um              |
| VTNH.5          | Space between VTNH and MOS AA of other device along other device's gate poly length direction | IV.       | 0.12            | um              |
| VTNH.6          | VTNH extension outside of gate along source/drain direction                                   | 2         | 0.185           | um              |
| VTNH.7          | Space between VTNH and gate of other device along other device's source/drain direction       | IV        | 0.185           | um              |
| VTNH.8          | VTNH area                                                                                     | ≥         | 0.18            | um <sup>2</sup> |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic        | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|--------------|--------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 64/223 |      |
|                 |             | and 1.0/2    | 1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rul   | es           |          |          |          |        |      |

#### 7.2.6 VTPH: High Vt PMOS design rules (optional)

VTPH is a drawn layer for VT implant of high Vt PMOS. VTPH is for 1.0/1.2V core high Vt device only.

| Rules<br>number | Description                                                                                    | Operation    | Design<br>Value | Unit            |
|-----------------|------------------------------------------------------------------------------------------------|--------------|-----------------|-----------------|
| VTPH.1          | VTPH width                                                                                     | 2            | 0.18            | um              |
| VTPH.2          | Space between two VTPHs                                                                        | 2            | 0.18            | um              |
| VTPH.3          | VTPH and PSUB overlap isn't allowed                                                            |              |                 |                 |
| VTPH.4          | VTPH extension outside of MOS AA along gate poly length direction.                             | 2            | 0.12            | um              |
| VTPH.5          | Space between VTPH and MOS AA of other device along other device's gate poly length direction. | ۸i           | 0.12            | um              |
| VTPH.6          | VTPH extension outside of gate along source/drain direction                                    | <u>&gt;1</u> | 0.185           | um              |
| VTPH.7          | Space between VTPH and gate of other device along other device's source/drain direction        | ≥            | 0.185           | um              |
| VTPH.8          | VTPH area                                                                                      | 2            | 0.18            | um <sup>2</sup> |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic        | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|-------------|--------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 65/223 |      |
|                 |             | and 1.0/    | 1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Ru   | les          |          |          |          |        |      |

#### 7.2.7 LVN: Low Vt NMOS design rules (optional)

LVN is a drawn LVN layer to define low Vt NMOS devices. LVN is to block 1.0/1.2V core low Vt device only.

| Rules<br>number | Description                                                                                   | Operation     | Design<br>Value | Unit            |
|-----------------|-----------------------------------------------------------------------------------------------|---------------|-----------------|-----------------|
| LVN.1           | LVN width                                                                                     | 2             | 0.18            | um              |
| LVN.2           | Space between two LVNs                                                                        | 2             | 0.18            | um              |
| LVN.3           | LVN and PSUB overlap isn't allowed                                                            |               |                 | ,               |
| LVN.4           | LVN extension outside of MOS AA along gate poly length direction.                             | N             | 0.12            | um              |
| LVN.5           | Space between LVN and MOS AA of other device along other device's gate poly length direction. | N             | 0.12            | um              |
| LVN.6           | LVN extension outside of gate along source/drain direction                                    | Al            | 0.185           | um              |
| LVN.7           | Space between LVN and gate of other device along other device's source/drain direction        | <u>\</u>      | 0.185           | um              |
| LVN.8           | LVN area                                                                                      | <u>&gt;</u> 1 | 0.18            | um <sup>2</sup> |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic        | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|--------------|--------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low     | Leakage  | 14R      | Rev: 1.9 | 66/223 |      |
|                 |             | and 1.0/1    | 1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rul   | es           |          |          |          |        |      |

#### 7.2.8 LVP: Low Vt PMOS design rules (optional)

LVP is a drawn layer to define low Vt PMOS devices. LVP is to block 1.0/1.2V core low Vt device only.

| Rules<br>number | Description                                                                                   | Operation    | Design<br>Value | Unit   |
|-----------------|-----------------------------------------------------------------------------------------------|--------------|-----------------|--------|
| LVP.1           | LVP width                                                                                     | 2            | 0.18            | um     |
| LVP.2           | Space between two LVPs                                                                        | _ ≥          | 0.18            | um     |
| LVP.3           | LVP and PSUB overlap isn't allowed                                                            |              |                 |        |
| LVP.4           | LVP extension outside of MOS AA along gate poly length direction.                             | N            | 0.12            | um     |
| LVP.5           | Space between LVP and MOS AA of other device along other device's gate poly length direction. | ۸i           | 0.12            | um     |
| LVP.6           | LVP extension outside of gate along source/drain direction                                    | <u>&gt;1</u> | 0.185           | um     |
| LVP.7           | Space between LVP and gate of other device along other device's source/drain direction        | ٨١           | 0.185           | um     |
| LVP.8           | LVP area                                                                                      | ≥            | 0.18            | $um^2$ |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic        | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|-------------|--------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 67/223 |      |
|                 |             | and 1.0/    | 1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Ru   | les          |          |          |          |        |      |

#### 7.2.9 DG: Dual gate design rules to define 1.8V transistor region

| Rules<br>number      | Description                                                                                                                            | Operation | Design<br>Value | Unit |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------|
| DG.1                 | DG width                                                                                                                               | 2         | 0.46            | um   |
| DG.2                 | Space between two DGs, merge if the space is less than 0.46um                                                                          | N         | 0.46            | um   |
| DG.3                 | Enclosure of AA by DG(Except pick-up AA)                                                                                               | 1         | 0.25            | um   |
| DG.4                 | Enclosure of MOS AA by DG along gate poly direction                                                                                    | <u> </u>  | 0.27            | um   |
| DG.5                 | Space between DG and MOS AA                                                                                                            | N         | 0.25            | um   |
| DG.6                 | Space between DG and 1.2/2.5/3.3 gate along source/drain direction.                                                                    | ΛI        | 0.24            | um   |
| DG.7 <sup>[NC]</sup> | Overlap between DG and other voltage MOS AA is allowed                                                                                 |           |                 |      |
| DG.8                 | Enclosure of NW beyond DG, set the value to 0 if the enclosure is less than 0.46um                                                     | 2         | 0.46            | um   |
| DG.9                 | Space or extension of DG to NW, set the value to 0 if it is smaller than 0.46um                                                        | ≥         | 0.46            | um   |
| DG.10                | Overlap of DG and NW, set the value to 0 if it is smaller than 0.46um                                                                  | ≥         | 0.46            | um   |
| DG.11                | Enclosure of DG beyond PSUB, space or extension of PSUB to DG, overlap of PSUB and DG, set the value to 0 if it is smaller than 0.32um | 2         | 0.32            | um   |
| DG.12                | Enclosure of gate by DG, along source/drain direction                                                                                  | ≥         | 0.33            | um   |
| DG.13                | Space between DG and 1.0/1.2V gate along source/drain direction                                                                        | ≥         | 0.33            | um   |

**Note:** NWH is generated by NW \* DG.

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.





The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic    | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|---------------|----------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | 3.3V Low | Leakage  | 14R      | Rev: 1.9 | 69/223 |      |
|                 |             | and 1.0/1     |          | Generic  |          |          |        |      |
|                 |             | Design Rule   | es       |          |          |          |        |      |

#### 7.2.10 TG: Triple gate design rules to define 2.5/3.3V transistor for AA

| Rules<br>number      | Description                                                                                                                           | Operation    | Design<br>Value | Unit |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------------|------|
| TG.1                 | TG width                                                                                                                              | 2            | 0.46            | um   |
| TG.2                 | Space between two TGs, merge if the space is less than 0.46um                                                                         | N.           | 0.46            | um   |
| TG.3                 | Enclosure of AA by TG(except pickup AA)                                                                                               | 7            | 0.25            | um   |
| TG.4                 | Enclosure of MOS AA by TG along gate poly direction                                                                                   | 12           | 0.27            | um   |
| TG.5                 | Space between TG and MOS AA                                                                                                           | λl           | 0.25            | um   |
| TG.6                 | Space between TG and 1.2/1.8V gate along source/drain direction.                                                                      | À            | 0.24            | um   |
| TG.7                 | Space between TG and DG                                                                                                               | 2            | 0.46            | um   |
| TG.8 <sup>[NC]</sup> | Overlap between TG and other voltage MOS AA is allowed                                                                                | /            |                 |      |
| TG9                  | Enclosure of NW beyond TG, set the value to 0 if the enclosure is less than 0.46um                                                    | 21           | 0.46            | um   |
| TG.10                | Space or extension of TG to NW, set the value to 0 if it is smaller than 0.46um                                                       | <u>&gt;1</u> | 0.46            | um   |
| TG.11                | Overlap of TG and NW, set the value to 0 if it is smaller than 0.46um                                                                 | ٨١           | 0.46            | um   |
| TG.12                | Enclosure of TG beyond PUB, space or extension of PSUB to TG, overlap of PSUB and TG, set the value to 0 if it is smaller than 0.32um | ٨١           | 0.32            | um   |
| TG.13                | Enclosure of gate by TG, along source/drain direction                                                                                 | 2            | 0.33            | um   |
| TG.14                | Space between TG and 1.0/1.2/1.8V gate along source/drain direction                                                                   | 2            | 0.33            | um   |

Note: NWHT is generated by NW \* TG

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.





The information contained nerein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.: Do    | oc. Title: 65nm | Logic                    | Salicide     | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-----------------|--------------------------|--------------|----------|----------|--------|------|
| TD-LO65-DR-2001 | 1.2/1.          | 8/2.5/3.3V               | Low Leakage  | 14R      | Rev: 1.9 | 71/223 |      |
|                 |                 | 1.0/1.8/2.5/3<br>n Rules | 3.3V Generic |          |          |        |      |

#### 7.2.11 GT: Poly design rules

| Rules<br>number      | Description                                                                                           | Operation | Design Value             | Unit |
|----------------------|-------------------------------------------------------------------------------------------------------|-----------|--------------------------|------|
| GT.1a                | Channel length for 1.0/1.2V NMOS /PMOS transistors                                                    | 4         | 0.06                     | um   |
| GT.1b                | Channel length for 1.8V NMOS/PMOS transistors                                                         | 1         | 0.20                     | um   |
| GT.1c                | Channel length for 2.5V NMOS/PMOS transistors                                                         | ≥         | 0.28                     | um   |
| GT.1d                | Channel length for 3.3V NMOS/PMOS transistors                                                         | N.        | 0.38                     | um   |
| GT.1e                | Channel length for 2.5V NMOS/PMOS transistors (over drive to 3.3V and 4.1V)                           | N         | 0.50(NMOS)<br>0.40(PMOS) | um   |
| GT.1f                | Channel length for 2.5V NMOS/PMOS transistors (under drive to 1.8V)                                   | 2         | 0.22                     | um   |
| GT.2                 | Width of interconnect poly                                                                            | ≥         | 0.06                     | um   |
| GT.3a                | Space between two GTs                                                                                 | ≥         | 0.12                     | um   |
| GT.3b                | Space between two GTs when one or both GT width is >= 0.4um,and the run length of two GTs is >=0.5um. | >         | 0.16                     | um   |
| GT.3c <sup>[R]</sup> | Recommended space between GTs on the same AA                                                          | <         | 0.19                     | um   |
| GT.3d <sup>[R]</sup> | Recommended space between GTs on the same AA inside TG                                                | ≥         | 0.24                     | um   |
| GT.4                 | Space between AA and GT on field oxide                                                                | ≥         | 0.05                     | um   |
| GT.5                 | Extension of AA outside of GT(not include dummy AA and dummy Poly)                                    | 2         | 0.115                    | um   |
| GT.6                 | Extension of gate poly end-cap outside of AA (not including dummy AA and dummy poly)                  | >         | 0.14                     | um   |
| CT 7                 | Local GT density (including dummy) in 200um*200um                                                     | ≥         | 7%                       |      |
| GT.7a                | window with step size: 100um                                                                          | <u> </u>  | 70%                      |      |
| GT.7b <sup>[R]</sup> | Global GT density for fully chip (including dummy)                                                    | 2         | 10%                      |      |
| G1./D                | Global G1 density for furry chip (including duffilly)                                                 | ≤         | 45%                      |      |
| GT.7c <sup>[R]</sup> | GT density inside of dummy block area, while the area of                                              | ≥         | 10%                      |      |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic        | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|--------------|--------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low     | Leakage  | 14R      | Rev: 1.9 | 72/223 |      |
|                 |             | and 1.0/1    | 1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rul   | es           |          |          |          |        |      |

|        | dummy block layer is larger than 2500um <sup>2</sup> (50X50um).                                                                                 |       |                 |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------------|
| GT.8   | No bent GT on AA are allowed. All GT patterns on AA have to be orthogonal to AA edge.                                                           |       |                 |
| GT.9   | SN and SP extension outside of poly resistor.  Poly resistor enclosed by SN/SP  ≥                                                               | 0.16  | um              |
| GT. 10 | Space between NLL, NLH, SN and P type poly resistor; Space between PLL, PLH, SP to N type poly resistor ≥                                       | 0.16  | um              |
| GT. 11 | GT is enclosed by SN and/or SP, except MOM and HRPDMY area (when checking the rule, size down the HRPDMY by 0.3um along the current direction). | Mile  |                 |
| GT. 12 | SN and SP overlap on GT is not allowed                                                                                                          | 100   |                 |
| GT.13  | GT area ≥                                                                                                                                       | 0.038 | um <sup>2</sup> |

#### Note

1. Please use 125;4 layer to block over drive poly from 2.5V to 3.3V and 4.1V, and use 125;5 layer to block under drive poly from 2.5V to 1.8V, and layer 125:4 and layer 125;5 must be drawn within layer 125:0.

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm       | Logic          | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|------------|----------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2. | 5/3.3V Low     | Leakage  | 14R      | Rev: 1.9 | 73/223 |      |
|                 |             | and 1.0    | )/1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design R   | ules           |          |          |          |        |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic        | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|-------------|--------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 74/223 |      |
|                 |             | and 1.0/    | 1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Ru   | les          |          |          |          |        |      |

#### 7.2.12 NLL: 1.0/1.2V NLDD implantation design rules

| Rules<br>number | Description                                                                                                                        | Operation | Design Value | Unit            |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------|-----------------|
| NLL.1           | NLL width                                                                                                                          | ≥         | 0.18         | um              |
| NLL.2           | Space between two NLLs.                                                                                                            | 2         | 0.18         | um              |
| NLL.3           | Space between NLL and P+ AA inside N well                                                                                          | 11        | 0.10         | um              |
| NLL.4           | Space between NLL and P+ AA inside P well                                                                                          | ≥         | 0.02         | um              |
| NLL.5           | (Purposely blank)                                                                                                                  | 11/1      | //h          |                 |
| NLL.6           | NLL extension outside of NMOS gate along source/drain direction.                                                                   | ΛI        | 0.24         | um              |
| NLL.7           | NLL extension outside of NMOS AA along gate poly length direction, if distance to the related poly is larger than 0.20um           | 2         | 0.12         | um              |
| NLL.8           | NLL extension outside of NMOS AA along gate poly length direction, if distance to the related poly is less than or equal to 0.20um | ٨١        | 0.16         | um              |
| NLL.9           | (Purposely blank)                                                                                                                  |           |              |                 |
| NLL.10          | Overlap of NLL and AA                                                                                                              | ≥         | 0.09         | um              |
| NLL.11          | NLL area                                                                                                                           | ≥         | 0.10         | um <sup>2</sup> |
| NLL.12          | Space between NLL and butted P+AA (except SRAM area).                                                                              | ≥         | 0.00         | um              |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic        | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|-------------|--------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 75/223 |      |
|                 |             | and 1.0/    | 1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Ru   | les          |          |          |          |        |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic         | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|-------------|---------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | 5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 76/223 |      |
|                 |             | and 1.0     | /1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Ru   | ıles          |          |          |          |        |      |

#### 7.2.13 PLL: 1.0/1.2V PLDD implantation design rules

| Rules<br>number | Description                                                                                                                        | Operation   | Design Value | Unit            |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------|-----------------|
| PLL.1           | PLL width                                                                                                                          | 2           | 0.18         | um              |
| PLL.2           | Space between two PLLs                                                                                                             | <u>&gt;</u> | 0.18         | um              |
| PLL.3           | Space between PLL and N+ AA inside P well                                                                                          | 12          | 0.10         | um              |
| PLL.4           | Space between PLL and N+ AA inside N well                                                                                          | 2           | 0.02         | um              |
| PLL.5           | (Purposely blank)                                                                                                                  | X           | /h           |                 |
| PLL.6           | PLL extension outside of PMOS gate along source/drain direction.                                                                   | Al          | 0.24         | um              |
| PLL.7           | PLL extension outside of PMOS AA along gate poly length direction, if distance to the related poly is larger than 0.20um           | <u>^1</u>   | 0.12         | um              |
| PLL.8           | PLL extension outside of PMOS AA along gate poly length direction, if distance to the related poly is less than or equal to 0.20um | ٨١          | 0.16         | um              |
| PLL.9           | (Purposely blank)                                                                                                                  |             |              |                 |
| PLL.10          | Overlap of PLL and AA                                                                                                              | <u>&gt;</u> | 0.09         | um              |
| PLL.11          | PLL area                                                                                                                           | 2           | 0.10         | um <sup>2</sup> |
| PLL.12          | Space between PLL and butted N+AA (except SRAM area).                                                                              | <u>≥</u>    | 0.00         | um              |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic        | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|-------------|--------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 77/223 |      |
|                 |             | and 1.0/    | 1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Ru   | les          |          |          |          |        |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic        | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|-------------|--------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 78/223 |      |
|                 |             | and 1.0/    | 1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rul  | les          |          |          |          |        |      |

#### 7.2.14 NLH-NLHT: 1.8V-2.5/3.3V NLDD implantation design rules

In dual gate process use NLH only. In triple gate process both NLH and NLHT are used.

| Rules<br>number | Description                                                                                                                             | Opera<br>tion                                 | Design Value | Unit |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|--------------|------|
| NLH.1           | NLH/NLHT width                                                                                                                          | A                                             | 0.18         | um   |
| NLH.2           | Space between two NLH/NLHTs.                                                                                                            | ٨١                                            | 0.18         | um   |
| NLH.3           | Space between NLH/NLHT and P+ AA inside NW                                                                                              | IN                                            | 0.10         | um   |
| NLH.4           | Space between NLH/NLHT and P+ AA inside PW                                                                                              | 2                                             | 0.02         | um   |
| NLH.5           | (Purposely blank)                                                                                                                       |                                               | 7"           |      |
| NLH.6           | NLH/NLHT extension outside of NMOS gate along source/drain direction.                                                                   | ΛI                                            | 0.24         | um   |
| NLH.7           | NLH/NLHT extension outside of NMOS AA along gate poly length direction, if distance to the related poly is larger than 0.20um           | <u>\ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ </u> | 0.12         | um   |
| NLH.8           | NLH/NLHT extension outside of NMOS AA along gate poly length direction, if distance to the related poly is less than or equal to 0.20um | ٨١                                            | 0.16         | um   |
| NLH.9           | (Purposely blank)                                                                                                                       |                                               |              |      |
| NLH.10          | Overlap of NLH/NLHT and AA                                                                                                              | ≥                                             | 0.09         | um   |
| NLH.11          | NLH/NLHT area                                                                                                                           | ≥                                             | 0.10         | um²  |
| NLH.12          | Space between NLH/NLHT and butted P+AA(except SRAM area).                                                                               | ٨١                                            | 0.00         | um   |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.





The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic        | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|--------------|--------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low     | Leakage  | 14R      | Rev: 1.9 | 80/223 |      |
|                 |             | and 1.0/1    | 1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rul   | es           |          |          |          |        |      |

#### 7.2.15 PLH-PLHT: 1.8V-2.5/3.3V PLDD implantation design rules

In dual gate process use PLH only. In triple gate process both PLH and PLHT are used)

| Rules<br>number | Description                                                                                                                             | Operation    | Design Value | Unit            |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|-----------------|
| PLH.1           | PLH/PLHT width                                                                                                                          | A            | 0.18         | um              |
| PLH.2           | Space between two PLH/PLHT s                                                                                                            | 1            | 0.18         | um              |
| PLH.3           | Space between PLH/PLHT and N+ AA inside P well                                                                                          | 2            | 0.10         | um              |
| PLH.4           | Space between PLH/PLHT and N+ AA inside N well                                                                                          |              | 0.02         | um              |
| PLH.5           | (Purposely blank)                                                                                                                       |              | 7.           |                 |
| PLH.6           | PLH/PLHT extension outside of PMOS gate along source/drain direction.                                                                   | M            | 0.24         | um              |
| PLH.7           | PLH/PLHT extension outside of PMOS AA along gate poly length direction, if distance to the related poly is larger than 0.20um           | ۸۱           | 0.12         | um              |
| PLH.8           | PLH/PLHT extension outside of PMOS AA along gate poly length direction, if distance to the related poly is less than or equal to 0.20um | ٨١           | 0.16         | um              |
| PLH.9           | (Purposely blank)                                                                                                                       |              |              |                 |
| PLH.10          | Overlap of PLH/PLHT and AA                                                                                                              | ٨١           | 0.09         | um              |
| PLH.11          | PLH/PLHT area                                                                                                                           | <u>&gt;1</u> | 0.10         | um <sup>2</sup> |
| PLH.12          | Space between PLH/PLHT and butted N+AA (except SRAM area).                                                                              | <u>&gt;1</u> | 0.00         | um              |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic        | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|--------------|--------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low     | Leakage  | 14R      | Rev: 1.9 | 81/223 |      |
|                 |             | and 1.0/1    | 1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rul   | es           |          |          |          |        |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic       | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|---------------|-------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 82/223 |      |
|                 |             | and 1.0/1     | .8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rule   | es          |          |          |          |        |      |

#### 7.2.16 SN: N+ S/D implantation design rules

| Rules<br>number | Description                                                                                                                           | Operation | Design Value | Unit            |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------|-----------------|
| SN.1            | SN width                                                                                                                              | ≥         | 0.18         | um              |
| SN.2            | Space between two SNs.                                                                                                                | 2         | 0.18         | um              |
| SN.3            | Space between SN and P+ AA inside NW                                                                                                  | 11        | 0.10         | um              |
| SN.4            | Space between SN and P+ pick-up AA inside PW                                                                                          |           | 0.02         | um              |
| SN.5            | Space between SN and PMOS gate along source/drain direction.                                                                          | N         | 0.24         | um              |
| SN.6            | SN extension outside of NMOS gate along source/drain direction                                                                        | A         | 0.24         | um              |
| SN.7            | SN extension outside of NMOS AA along gate poly length direction, if the distance to the related poly is larger than 0.20um           | 2         | 0.12         | um              |
| SN.8            | SN extension outside of NMOS AA along gate poly length direction, if the distance to the related poly is less than or equal to 0.20um | 2         | 0.16         | um              |
| SN.9            | N+AA enclosured by by SN in NW.                                                                                                       | ≥         | 0.02         | um              |
| SN.10           | Overlap of SN and AA                                                                                                                  | ≥         | 0.09         | um              |
| SN.11           | SN area                                                                                                                               | ≥         | 0.10         | um <sup>2</sup> |
| SN.12           | Space between SN and butted P+AA (except SRAM area).                                                                                  | ≥         | 0.00         | um              |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic       | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|--------------|-------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 83/223 |      |
|                 |             | and 1.0/1    | .8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rul   | es          |          |          |          |        |      |



The information contained merein is the exclusive property of SMIC, and sman not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic       | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|---------------|-------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 84/223 |      |
|                 |             | and 1.0/1     | .8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rule   | es          |          |          |          |        |      |

#### 7.2.17 SP+ S/D implantation design rules

| Rules<br>number       | Description                                                                                                                           | Operation | Design Value | Unit            |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------|-----------------|
| SP.1                  | SP width                                                                                                                              | ≥ \       | 0.18         | um              |
| SP.2                  | Space between two SPs.                                                                                                                | ≥         | 0.18         | um              |
| SP.3                  | Space between SP and N+ AA inside P well                                                                                              | 13        | 0.10         | um              |
| SP.4                  | Space between SP and N+ AA inside N well                                                                                              | 2         | 0.02         | um              |
| SP.5                  | Space between SP and NMOS gate along source/drain direction.                                                                          | 2         | 0.24         | um              |
| SP.6                  | SP extension outside of PMOS gate along source/drain direction.                                                                       | ΛI        | 0.24         | um              |
| SP.7                  | SP extension outside of PMOS AA along gate poly length direction, if the distance to the related poly is larger than 0.20um           | ≥         | 0.12         | um              |
| SP.8                  | SP extension outside of PMOS AA along gate poly length direction, if the distance to the related poly is less than or equal to 0.20um | 2         | 0.16         | um              |
| SP.9                  | P+ AA enclosure by SP in PW                                                                                                           | ≥         | 0.02         | um              |
| SP.10                 | Overlap of SP and AA                                                                                                                  | ≥         | 0.09         | um              |
| SP.11                 | SP area                                                                                                                               | ≥         | 0.10         | um <sup>2</sup> |
| SP.12                 | Space between SP and butted N+AA (except SRAM area).                                                                                  | 2         | 0.00         | um              |
| SP.13                 | No SP and SN overlap is allowed                                                                                                       |           |              |                 |
| SP.14 <sup>[NC]</sup> | SP can not be generated by the reverse tone of SN.                                                                                    |           |              |                 |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic        | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|-------------|--------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 85/223 |      |
|                 |             | and 1.0/    | 1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rul  | les          |          |          |          |        |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic       | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|---------------|-------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 86/223 |      |
|                 |             | and 1.0/1     | .8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rule   | es          |          |          |          |        |      |

#### 7.2.18 SAB: Salicide block design rules

| Rules<br>number | Description                                     | Operation | Design Value | Unit            |
|-----------------|-------------------------------------------------|-----------|--------------|-----------------|
| SAB.1           | SAB width                                       | ≥ (       | 0.40         | um              |
| SAB.2           | Space between two SABs                          | ≥         | 0.40         | um              |
| SAB.3           | Extension of AA outside of SAB                  | 18        | 0.20         | um              |
| SAB.4           | Space between SAB and AA                        | 2         | 0.20         | um              |
| SAB.5           | Space between SAB and GT, while the GT is on AA | 12        | 0.36         | um              |
| SAB.6           | Extension of SAB outside of poly on field oxide | 2         | 0.20         | um              |
| SAB.7           | Space between SAB and CT                        | 2         | 0.20         | um              |
| SAB.8           | Extension of SAB outside of AA                  | <u> </u>  | 0.20         | um              |
| SAB.9           | SAB overlap with SN or SP                       | ≥         | 0.20         | um              |
| SAB.10          | SAB area                                        | ≥         | 0.50         | um <sup>2</sup> |
| SAB.11          | Space between SAB and poly on field oxide.      | ≥         | 0.28         | um              |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm       | Logic          | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|------------|----------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2. | 5/3.3V Low     | Leakage  | 14R      | Rev: 1.9 | 87/223 |      |
|                 |             | and 1.0    | )/1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design R   | ules           |          |          |          |        |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic        | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|--------------|--------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 88/223 |      |
|                 |             |              | 1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rul   | es           |          |          |          |        |      |

#### 7.2.19 CT: Contact design rules

| Rule<br>number        | Description                                                                                                                                                     | Operation         | Design<br>Value | Unit |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------|------|
| CT.1                  | Fixed contact size (square shape except rectangular CT in SRAM and EFUSE area)                                                                                  | $I/I_{\tilde{I}}$ | 0.09            | um   |
| CT.2a                 | Space between two contacts                                                                                                                                      | 2                 | 0.11            | um   |
| CT.2b                 | Space between two contacts in case contact array is larger or equal to 4x4. Two contact regions whose space is <=0.15um are considered to be in the same array. | N.                | 0.13            | um   |
| CT.3                  | Space between AA and contact on poly                                                                                                                            | $\geq$            | 0.065           | um   |
| CT.4a                 | Space between poly and contact on AA for 1.0V/1.2V                                                                                                              | 2                 | 0.05            | um   |
| CT.4b                 | Space between poly and contact on AA for 1.8/2.5/3.3V                                                                                                           | <u> </u>          | 0.09            | um   |
| CT.5                  | CT enclosure by AA for CT landed on AA                                                                                                                          | 2                 | 0.015           | um   |
| CT.6                  | CT enclosure by poly for CT landed on poly                                                                                                                      | 2                 | 0.01            | um   |
| CT.7a                 | M1 enclosure of CT                                                                                                                                              | 2                 | 0.00            | um   |
| CT.7b                 | M1 enclosure of CT when M1 enclosure on one or both perpendicular directions < 0.025um                                                                          | 2                 | 0.025           | um   |
| CT.7c <sup>[NC]</sup> | M1 enclosure of CT should be as large as layout allowed                                                                                                         |                   |                 |      |
| CT.8                  | (Purposely blank)                                                                                                                                               |                   |                 |      |
| CT.9                  | CT is not allowed to land on gate                                                                                                                               |                   |                 |      |
| CT.10                 | CT should land on salicided surface (except MARKG/MARKS covered areas)                                                                                          |                   |                 |      |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic       | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|---------------|-------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 89/223 |      |
|                 |             | and 1.0/1     | .8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rule   | es          |          |          |          |        |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Ooc. Title: 65nm | Logic                | c Salicide   | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|------------------|----------------------|--------------|----------|----------|--------|------|
| TD-LO65-DR-2001 | 1.2/1.           | 8/2.5/3.3V           | Low Leakage  | 14R      | Rev: 1.9 | 90/223 |      |
|                 |                  | 1.0/1.8/2.5/gn Rules | 3.3V Generic |          |          |        |      |

#### 7.2.20 Metal 1 design rules

| Rule<br>number       | Description                                                                                                                                                                                                    | Operation | Design<br>Value | Unit            |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|-----------------|
| M1.1                 | M1 width                                                                                                                                                                                                       | 2         | 0.09            | um              |
| M1.2a                | Space between two M1s                                                                                                                                                                                          |           | 0.09            | um              |
| M1.2b                | Space between two M1s when one or both M1 width or length ≥1um, and the run length of two M1s is ≥2um                                                                                                          | <u>N</u>  | 0.16            | um              |
| M1.2c                | Space between two M1s when one or both M1 width or length ≥5um, and run length of two M1s is ≥2um                                                                                                              | 2         | 0.50            | um              |
| M1.3                 | M1 width                                                                                                                                                                                                       | ≤         | 12.00           | um              |
| M1.4                 | M1 area                                                                                                                                                                                                        | <u>≥</u>  | 0.027           | um <sup>2</sup> |
| M1.5                 | Enclosed dielectric area by M1                                                                                                                                                                                 | ≥         | 0.13            | um <sup>2</sup> |
| M1 C                 | M1 density (including dummy) in 200umX200um window                                                                                                                                                             | ≥         | 18%             |                 |
| M1.6a                | with step size 100um. INDMY/MARKF/MARKG/MARKS covered areas are excluded for this rule checking                                                                                                                | <u>≤</u>  | 80%             |                 |
| M1.6b                | M1 density (including dummy) in 50umX50um window with step size 25um.                                                                                                                                          | <u> </u>  | 90%             |                 |
| M1.6c                | The difference between M1 density in 200umX200um with step size 200um and those of the adjacent checking windows (including dummy).  INDMY/MARKG/MARKF/MARKS covered areas are excluded for this rule checking | ≤         | 40%             |                 |
| M1.6d                | M1 density (including dummy) in 25umX25um window with step size 12.5um.  INDMY/MARKG/MARKS covered areas are excluded for this rule checking                                                                   | 2         | 12%             |                 |
| M1.6e <sup>[R]</sup> | M1 average density inside the dummy block area in 25umX25um window with step size 12.5um when the dummy block area ≥ 25umX25um.                                                                                | <u>≥</u>  | 12%             |                 |
| W11.0C               | INDMY/MARKF/MARKG/MARKS covered areas are excluded for this rule checking.  Device sensitive areas can be waived.                                                                                              | <u> </u>  | 90%             |                 |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic       | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|--------------|-------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 91/223 |      |
|                 |             | and 1.0/1    | .8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rule  | es          |          |          |          |        |      |

| M1.7                      | Space between metal lines with one or both are 45 degree, and the bending metal length>=0.5um (the area with 0.1um distance from bending point need not follow this rule) | <u>&gt;1</u> | 0.105 | um |
|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------|----|
| M1.8 <sup>[NC]</sup>      | If designer needs to design metals wider than M1.3, please comply with metal slot rules in section 7.2.34.13.                                                             |              |       |    |
| M1.9 <sup>[NC]</sup>      | Dummy insertion rules refer to section 7.2.32.5                                                                                                                           |              | ///   |    |
| M1.10 <sup>[R] [NC]</sup> | Recommend that the length of M1 lines is orthogonal to the length of metal lines on neighboring layers.                                                                   |              |       | )  |

Note: M1.2b, M1.2c width or length checked by DRC is perpendicular to run length.





| Doc. No.:       | Doc. Title: | 65nm        | Logic        | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|-------------|--------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | 5/3.3V Low   | Leakage  | 14R      | Rev: 1.9 | 92/223 |      |
|                 |             | and 1.0/    | 1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Ru   | les          |          |          |          |        |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic         | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|-------------|---------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | 5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 93/223 |      |
|                 |             | and 1.0     | /1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Ru   | ıles          |          |          |          |        |      |

Whole chip view



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic       | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|--------------|-------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 94/223 |      |
|                 |             | and 1.0/1    | .8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rul   | es          |          |          |          |        |      |

#### 7.2.21 Via1 design rules

| Rule<br>number           | Description                                                                                                                                                                                    | Operation     | Design<br>Value | Unit |
|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------------|------|
| V1.1                     | Fixed V1 size (square shape)                                                                                                                                                                   | (+1           | 0.09            | um   |
| V1.2a                    | Space between two V1s                                                                                                                                                                          | 2             | 0.11            | um   |
| V1.2b                    | Space between V1s, when array equal to or greater than 4x4. Two vias whose space is within 0.15um are considered to be in the same array.                                                      | <b>∧</b> I    | 0.13            | um   |
| V1.3a                    | M1 enclosure of V1                                                                                                                                                                             | 1/3/12        | 0.00            | um   |
| V1.3b                    | M1 enclosure of V1 when M1 enclosure on one or both perpendicular directions<0.03um                                                                                                            | <u>&gt;</u>   | 0.03            | um   |
| V1.3c <sup>[R][NC]</sup> | V1 must be enclosed by M1 and the enclosure should be as large as layout allowed.                                                                                                              | 1000          |                 |      |
| V1.4                     | (Purposely blank)                                                                                                                                                                              |               |                 |      |
| V1.5a                    | M2 enclosure of V1                                                                                                                                                                             | <u>&gt;</u> 1 | 0.005           | um   |
| V1.5b                    | M2 Enclosure of V1 when M2 enclosure on one or both perpendicular directions < 0.02um                                                                                                          | ≥             | 0.02            | um   |
| V1.5c <sup>[R][NC]</sup> | V1 must be enclosed by M2 and the enclosure should be as large as layout allowed.                                                                                                              |               |                 |      |
| V1.6                     | (Purposely blank)                                                                                                                                                                              |               |                 |      |
| V1.7                     | (Purposely blank)                                                                                                                                                                              |               |                 |      |
| V1.8                     | (Purposely blank)                                                                                                                                                                              |               |                 |      |
| V1.9                     | (Purposely blank)                                                                                                                                                                              |               |                 |      |
| V1.10                    | Space between two neighbor V1s (different net and run length>0)                                                                                                                                | ≥             | 0.13            | um   |
| V1.11 <sup>[R]</sup>     | There should be at least two V1s in the M1and M2 intersection area when either or both M1 and M2 width >= 0.5um                                                                                |               |                 |      |
| V1.12 <sup>[R]</sup>     | There should be at least two V1s in the M1and M2 intersection area when either or both M1 and M2 is connected with metal line of width>=0.5um and space between V1 and wider metal edge <0.5um |               |                 |      |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:<br>TD-LO65-DR-2001       | Doc. Title:         |             | Logic<br>/3.3V Low<br>1.8/2.5/3.3V<br>es | Salicide<br>Leakage<br>Generic | 14R                 | Tech Dev<br>Rev: 1.9 | Page 95/223 | No.: |
|------------------------------------|---------------------|-------------|------------------------------------------|--------------------------------|---------------------|----------------------|-------------|------|
| V1.1 $\frac{\downarrow}{\uparrow}$ | ₩ ₩<br>₩ ₩<br>V1.2a | _           | V1.1                                     | <u>↓</u>                       | ₩ ₩<br>₩ ₩<br>V1.2a | _                    |             |      |
|                                    | 1.2b                |             |                                          |                                | V1.2b               |                      |             |      |
| V1.3<br>V1.3<br>V1.3<br>V1.3       | V1.3a<0.02<br>V1.   | V1.3a<0.02  | >=0.0 <mark>21</mark><br>V1.3            |                                | 02<br>V1.3b         | =0.02                | <b>→</b>    |      |
| V1.5<br>V1.5<br>V1.5               | V1.5a<0.02<br>V1.   | V1 .5a<0.02 | >=0.02<br>TV1.5                          | >=0.02<br>sa                   | 02<br>V1.5b         | =0.02                | <b>→</b>    |      |
|                                    | M1                  |             | M2                                       | E                              |                     |                      |             |      |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic        | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|-------------|--------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 96/223 |      |
|                 |             | and 1.0/    | 1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Ru   | les          |          |          |          |        |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic        | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|-------------|--------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 97/223 |      |
|                 |             |             | 1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rul  | les          |          |          |          |        |      |

#### 7.2.22 Mn: Metal n (n=2~8) design rules

| Rule<br>number       | Description                                                                                                                                                                                                    | Operatio<br>n | Design<br>Value | Unit            |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------------|-----------------|
| Mn.1                 | Mn width                                                                                                                                                                                                       | 2             | 0.10            | um              |
| Mn.2a                | Space between two Mns                                                                                                                                                                                          |               | 0.10            | um              |
| Mn.2b                | Space between two Mns when one or both Mn width or length≥1um, and the run length of two Mns is ≥2um                                                                                                           | M             | 0.16            | um              |
| Mn.2c                | Space between two Mns when one or both Mn width or length ≥5um, and the run length of two Mns is ≥2um                                                                                                          |               | 0.50            | um              |
| Mn.3                 | Mn width                                                                                                                                                                                                       | <u> </u>      | 12.00           | um              |
| Mn.4                 | Mn area                                                                                                                                                                                                        | ≥             | 0.035           | um <sup>2</sup> |
| Mn.5                 | Enclosed dielectric area by Mn                                                                                                                                                                                 | <u> </u>      | 0.12            | um <sup>2</sup> |
| Mn.6a                | Mn density (including dummy) in 200umX200um window with step size 100um. INDMY/MARKF/MARKG/MARKS                                                                                                               | ≥             | 18%             |                 |
|                      | covered areas are excluded for this rule checking                                                                                                                                                              | <u>≤</u>      | 80%             |                 |
| Mn.6b                | Mn density (including dummy) in 50umX50um window with step size 25um.                                                                                                                                          | <u>≤</u>      | 90%             |                 |
| Mn.6c                | The difference between Mn density in 200umX200um with step size 200um and those of the adjacent checking windows (including dummy).  INDMY/MARKG/MARKF/MARKS covered areas are excluded for this rule checking | ≤             | 40%             |                 |
| Mn.6d                | Mn density (including dummy) in 25umX25um window with step size 12.5um.  INDMY/MARKG/MARKS covered areas are excluded for this rule checking                                                                   | <u>&gt;</u>   | 12%             |                 |
|                      | Average density for Mn inside the dummy block area in 25umX25um window with step size 12.5um                                                                                                                   | ≥             | 12%             |                 |
| Mn.6e <sup>[R]</sup> | when the dummy block area ≥ 25umX25um.  INDMY/MARKF/MARKG/MARKS covered areas are excluded from this rule checking.  Device sensitive areas can be waived.                                                     | <u>≤</u>      | 90%             |                 |
|                      | Device sensitive areas can be warved.                                                                                                                                                                          |               |                 |                 |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic       | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|--------------|-------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 98/223 |      |
|                 |             | and 1.0/1    | .8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rul   | es          |          |          |          |        |      |

| Mn.6f <sup>[R] [NC]</sup> | High metal density area (>70%) on consecutive layers is not recommended.                                                                                           |             |       |    |
|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------|----|
| Mn.7                      | Space between metal lines with one or both is 45 degree and the bending length >=0.5um (the area with 0.1um distance from bending point need not follow this rule) | <u>&gt;</u> | 0.115 | um |
| Mn.8 <sup>[NC]</sup>      | If designer needs to design metals wider than Mn.3, please comply with metal slot rules in section 7.2.34.13.                                                      |             | 411   |    |
| Mn.9 <sup>[NC]</sup>      | Dummy filling rules refer to section 7.2.32.5                                                                                                                      |             |       |    |
| Mn.10 <sup>[R]</sup> [NC] | Recommend that the length of metal lines is perpendicular to the length of metal lines on neighboring layers.                                                      |             | J.    |    |

Note: Mn.2b, Mn.2c width or length checked by DRC is perpendicular to run length





| Doc. No.:       | Doc. Title: | 65nm        | Logic        | Salicide | Doc.Rev: | Tech Dev | Page   | No.: |
|-----------------|-------------|-------------|--------------|----------|----------|----------|--------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 99/223 |      |
|                 |             | and 1.0/    | 1.8/2.5/3.3V | Generic  |          |          |        |      |
|                 |             | Design Rul  | les          |          |          |          |        |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 100/223 |      |
|                 |             |              | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rul   | es          |          |          |          |         |      |

Whole chip vie



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm                    | Logic     | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-------------------------|-----------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/            | /3.3V Low | Leakage  | 14R      | Rev: 1.9 | 101/223 |      |
|                 |             | and 1.0/2<br>Design Rul |           | Generic  |          |          |         |      |
|                 |             | Design Kul              | ics .     |          |          |          |         |      |

#### 7.2.23 Vn: Via n (n=2,3,4,5,6,7) design rules

| Rule number              | Description                                                                                                                                                              | Operation    | Design<br>Value | Unit |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------------|------|
| Vn.1                     | Fixed Vn size (square shape)                                                                                                                                             |              | 0.09            | um   |
| Vn.2a                    | Space between two Vns                                                                                                                                                    | 2            | 0.11            | um   |
| Vn.2b                    | Space between Vns, when array equal to or greater than 4x4. Two via regions whose space is <0.15um are considered to be in the same array.                               | <u>≥</u>     | 0.13            | um   |
| Vn.3a                    | Mn enclosure of Vn                                                                                                                                                       | 2            | 0.005           | um   |
| Vn.3b                    | Mn enclosure of Vn when Mn enclosure on one or both perpendicular directions<0.03um                                                                                      | ΛI           | 0.03            | um   |
| Vn.3c <sup>[R][NC]</sup> | Vn must be enclosed by Mn and the enclosure should be as large as layout allowed                                                                                         | h_/          |                 |      |
| Vn.4                     | (Purposely blank)                                                                                                                                                        |              |                 |      |
| Vn.5a                    | Mn+1 enclsoure of Vn                                                                                                                                                     | <u> </u>     | 0.005           | um   |
| Vn.5b                    | Mn+1 enclosure of Vn when Mn enclosure on one or both perpendicular directions<0.02um                                                                                    | ≥            | 0.02            | um   |
| Vn.5c <sup>[R][NC]</sup> | Vn must be enclosed by Mn+1 and the enclosure should be as large as layout allowed.                                                                                      |              |                 |      |
| Vn.6                     | (Purposely blank)                                                                                                                                                        |              |                 |      |
| Vn.7                     | (Purposely blank)                                                                                                                                                        |              |                 |      |
| Vn.8                     | (Purposely blank)                                                                                                                                                        |              |                 |      |
| Vn.9                     | (Purposely blank)                                                                                                                                                        |              |                 |      |
| Vn.10                    | Space between two neighbor Vns (different net and run length>0)                                                                                                          | <u>&gt;1</u> | 0.13            | um   |
| Vn.11 <sup>[R]</sup>     | There should be at least two Vns in the Mn and Mn+1 intersection area when either or both Mn and Mn+1 with width >= 0.5um                                                |              |                 |      |
| Vn.12 <sup>[R]</sup>     | There should be at least two Vns in the Mn and Mn+1 intersection area when either or both Mn and Mn+1 connected with metal line of width>=0.5um and space between Vn and |              |                 |      |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic        | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-------------|--------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 102/223 |      |
|                 |             | and 1.0/    | 1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rul  | les          |          |          |          |         |      |

|                           | wider metal edge <0.5um                                    |  |  |
|---------------------------|------------------------------------------------------------|--|--|
| Vn.13R <sup>[R][NC]</sup> | Single vias stacked by more than 3 layers are not allowed. |  |  |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



|                              | <u></u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                          | ~                            | - L- L-                  |                   |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|------------------------------|--------------------------|-------------------|
| Doc. No.:<br>TD-LO65-DR-2001 | Doc. Title:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 65nm Logic<br>1.2/1.8/2.5/3.3V Lov       | Salicide Doc.Rev Leakage 14R | rv: Tech Dev<br>Rev: 1.9 | Page No.: 103/223 |
| 1D-L003-DR-2001              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | and 1.0/1.8/2.5/3.3V                     | Generic 7                    | ICV. 1.9                 | 103/223           |
|                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Design Rules                             |                              |                          |                   |
|                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                          |                              |                          |                   |
|                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                          |                              |                          |                   |
|                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                          |                              |                          |                   |
|                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                          |                              |                          |                   |
|                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                          |                              |                          |                   |
|                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                          |                              |                          |                   |
|                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                          |                              |                          | N                 |
|                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                          |                              |                          | N. C.             |
|                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                          |                              |                          |                   |
|                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                          |                              |                          |                   |
|                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                          |                              |                          |                   |
|                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 401                                      |                              | Pr                       |                   |
|                              | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                          | 1                            |                          |                   |
|                              | Vn.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0 2 0                                    | Vn.                          | 10                       |                   |
|                              | - 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 11/1/1/1/1/1/1/1/1/1/1/1/1/1/1/1/1/1/1/1 |                              |                          |                   |
| A                            | /ln+1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 11/ 3/1/                                 | Mn+1                         |                          | <b>↑</b>          |
| Ť                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 7/2                                      | S                            |                          |                   |
| >=0.5um                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Mn                                       | <b>⋈</b> ↑                   | Mn                       |                   |
| >=0.5diff                    | $\boxtimes$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                          |                              | IVIII                    |                   |
|                              | Vn                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                          |                              |                          |                   |
|                              | VII<br>Vn.11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | (3                                       | Vn₄                          | <b>→</b>                 |                   |
|                              | The state of the s | 7                                        | <0.5ur                       | n                        | <b>*</b>          |
| //                           | 11/1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Mn+1                                     | •                            | /n.12                    |                   |
|                              | 11.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Mn                                       |                              |                          |                   |
|                              | A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Mn-1                                     |                              |                          |                   |
|                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Vn                                       | 13                           |                          |                   |
|                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Mn-2                                     |                              |                          |                   |
|                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Mn-3/                                    |                              |                          |                   |
|                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                          | $\Box$                       |                          |                   |
|                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                          | ш                            |                          |                   |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.

Vn

According to: SMIC Document Control Procedure; Attachment No.: QR-QUSM-02-2001-023; Rev.:1 2008-06-27

Mn

Mn+1



| Doc. No.:       | Doc. Title: | 65nm          | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|---------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 104/223 |      |
|                 |             | and 1.0/1.    | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rule   | S           |          |          |          |         |      |

#### 7.2.24 TV1/TM1: Top Via1/TM1 design rules

SMIC can provide two options for top via one/ top metal one loop. Both options use oxide as dielectric film, but the minimum design rule and Cu thickness are different. Please find the below tables for details.

#### 7.2.24.1 Standard offering for 4X design rule TV1-TM1

| Rule<br>number        | Description                                                                                                                             | Operation | Design<br>Value | Unit |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------|
| TV1.1                 | Fixed TV1 size (square shape)                                                                                                           |           | 0.36            | um   |
| TV1.2a                | Space between two TV1s                                                                                                                  | ž         | 0.34            | um   |
| TV1.2b <sup>[R]</sup> | Space between TV1s within array greater or equal to 3x3 (Two via regions whose space is ≤0.56um are considered to be in the same array) | A         | 0.5             | um   |
| TV1.3a                | Mn enclosure of TV1 (Mn is Metal layer directly underneath TV1)                                                                         | <u> </u>  | 0.01            | um   |
| TV1.3b                | Mn enclosure of TV1 when Mn enclosure on one or both perpendicular directions< 0.05um (Mn is Metal layer directly underneath TV1)       | ≥         | 0.05            | um   |
| TV1.4                 | (Purposely blank)                                                                                                                       |           |                 |      |
| TV1.5                 | TM1 enclosure of TV1 (four directions)                                                                                                  | >1        | 0.02            | um   |
| TV1.6                 | (Purposely blank)                                                                                                                       |           |                 |      |
| TV1.7                 | (Purposely blank)                                                                                                                       |           |                 |      |
| TV1.8                 | (Purposely blank)                                                                                                                       |           |                 |      |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic        | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------------|--------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 105/223 |      |
|                 |             | and 1.0/     | 1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rul   | les          |          |          |          |         |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic        | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------------|--------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low     | Leakage  | 14R      | Rev: 1.9 | 106/223 |      |
|                 |             | and 1.0/1    | 1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rul   | es           |          |          |          |         |      |

| Rule<br>number        | Description                                                                                                                                                   | Operation                                     | Design<br>Value | Unit            |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|-----------------|-----------------|
| TM1.1                 | TM1 width                                                                                                                                                     | 2                                             | 0.40            | um              |
| TM1.2a                | Space between two TM1s                                                                                                                                        | ≥ \                                           | 0.40            | um              |
| TM1.2b                | Space between two TM1s when one or both TM1 width or length ≥2um, and the run length of two TM1s is ≥2um                                                      | 3                                             | 0.50            | um              |
| TM1.3                 | TM1 area                                                                                                                                                      | N                                             | 0.40            | um <sup>2</sup> |
| TM1.4                 | Enclosed dielectic area by TM1                                                                                                                                | 2                                             | 0.60            | um <sup>2</sup> |
| TM1.5                 | TM1 width (Top metal bond pad application can be waived.)                                                                                                     | \ <u>\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\</u> | 20.00           | um              |
| TM1.6                 | TM1 density (including dummy) in 200umX200um window with step size 100um.  INDMY/MARKF/MARKG/MARKS covered areas are excluded for this rule checking.         | 2                                             | 20%             |                 |
|                       | (Top metal bond pad areas can be waived.)                                                                                                                     | ≤                                             | 85%             |                 |
| TM1.7 <sup>[NC]</sup> | If customers need to design wide metal lager than TM1.5, please comply with metal slot rules in section 7.2.34.13 (Top metal bond application can be waived.) |                                               |                 |                 |
| TM1.8 <sup>[NC]</sup> | Dummy filling rules refer to section 7.2.32.7                                                                                                                 |                                               |                 |                 |

Note: TM1.2b width or length checked by DRC is perpendicular to run length.



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 107/223 |      |
|                 |             |              | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rule  | 28          |          |          |          |         |      |

#### 7.2.24.2 Special offering for 2X design rule STV1-STM1

| Rule<br>number | Description                                                                                                                                                             | Operation | Design<br>Value | Unit |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------|
| Rule<br>number | Description                                                                                                                                                             | Operation | Design<br>Value | Unit |
| STV1.1         | Fixed STV1 size (square shape)                                                                                                                                          | 1/        | 0.20            | um   |
| STV1.2a        | Space between two STV1s                                                                                                                                                 | <u> </u>  | 0.20            | um   |
| STV1.2b        | Space between STV1s within array greater or equal to 3x3 (Two via regions whose space is ≤0.30um are considered to be in the same array)                                | <u>≥</u>  | 0.25            | um   |
| STV1.3a        | Mn enclosure of STV1 (Mn is Metal layer directly underneath STV1)                                                                                                       | <u>≥</u>  | 0.00            | um   |
| STV1.3b        | Mn Enclosure of STV1 when Mn enclosure on one or both perpendicular directions< 0.05um (Mn is Metal layer directly underneath STV1)                                     | ≥         | 0.05            | um   |
| STV1.4         | (Purposely blank)                                                                                                                                                       |           |                 |      |
| STV1.5a        | STM1 enclosure of STV1                                                                                                                                                  | ≥         | 0.02            | um   |
| STV1.5b        | STM1 Enclosure of STV1 when STM1 enclosure on one or both perpendicular directions< 0.03um                                                                              | ≥         | 0.03            | um   |
| STV1.6         | (Purposely blank)                                                                                                                                                       |           |                 |      |
| STV1.7         | (Purposely blank)                                                                                                                                                       |           |                 |      |
| STV1.8         | (Purposely blank)                                                                                                                                                       |           |                 |      |
| STV1.9         | There should be at least two STV1s in this Mn and STM1 intersection area when either or both Mn (Mn is Metal layer directly underneath STV1) and STM1 width is > 0.9um. |           |                 |      |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm      | Logic          | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-----------|----------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2 | .5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 108/223 |      |
|                 |             | and 1.    | 0/1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design R  | Rules          |          |          |          |         |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm       | Logic          | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|------------|----------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2. | 5/3.3V Low     | Leakage  | 14R      | Rev: 1.9 | 109/223 |      |
|                 |             | and 1.0    | )/1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design R   | ules           |          |          |          |         |      |

| Rule<br>number         | Description                                                                                                        | Operation    | Design<br>Value | Unit            |
|------------------------|--------------------------------------------------------------------------------------------------------------------|--------------|-----------------|-----------------|
| STM1.1                 | STM1 width                                                                                                         | 2            | 0.20            | um              |
| STM1.2a                | Space between STM1s                                                                                                | 2            | 0.20            | um              |
| STM1.2b                | Space between two STM1s when one or both STM1 width or length ≥0.4um, and the run length of two STM1s is ≥0.4um    | <u>&gt;</u>  | 0.25            | um              |
| STM1.2c                | Space between two STM1s when one or both STM1 width or length≥2um, and the run length of two STM1s is ≥2um         | X            | 0.40            | um              |
| STM1.2d                | Space between two STM1s when one or both STM1 width or length≥10um, and the run length of two STM1s is ≥2um        | A            | 0.50            | um              |
| <b>STM1.3</b>          | STM1 area                                                                                                          | 2            | 0.12            | um <sup>2</sup> |
| <b>S</b> TM1.4         | Enclosed dielectric area by STM1                                                                                   | <u>&gt;1</u> | 0.26            | um <sup>2</sup> |
| <b>S</b> TM1.5         | STM1 width                                                                                                         | ≤            | 20.00           | um              |
|                        | STM1 density (including dummy) in 200umX200um window with step size 100um.                                         | <u> </u>     | 20%             |                 |
| <b>STM1.6</b>          | INDMY/MARKF/MARKG/MARKS covered areas are excluded for this rule checking.  Top metal bond pad areas can be waived | <u> </u>     | 85%             |                 |
| <b>STM1.7</b>          | Space between STM1 metal lines with one or both are 45 degree bent metal lines                                     | 2            | 0.22            | um              |
| STM1.8 <sup>[NC]</sup> | If customers need to design wide metal lager than STM1.5, please comply with metal slot rule 7.2.34.13.            |              |                 |                 |
| STM1.9 <sup>[NC]</sup> | Dummy filling rules refer to 7.2.32.7.                                                                             |              |                 |                 |

Note: STM1.2b, STM1.2c, STM1.2d width or length checked by DRC is perpendicular to run length.

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic         | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-------------|---------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | 5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 110/223 |      |
|                 |             | and 1.0     | /1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Ru   | ıles          |          |          |          |         |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic        | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-------------|--------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 111/223 |      |
|                 |             | and 1.0/    | 1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rul  | les          |          |          |          |         |      |

### 7.2.25 TV2/TM2: Top Via2 /Top Metal2 design rules

SMIC can provide three options for top via two (TV2) to top metal two (TM2) loop. Three options use oxide as dielectric film, but the minimum design rule and Cu thickness are different. Please find the below table for details.

#### 7.2.25.1 Standard offering for 4X design rule TV2-TM2

| Rule<br>number        | Description                                                                                                                                         | Operation                                    | Design<br>Value | Unit |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----------------|------|
| TV2.1                 | Fixed TV2 size (square shape)                                                                                                                       | 11=11                                        | 0.36            | um   |
| TV2.2a                | Space between two TV2s                                                                                                                              | <u>                                     </u> | 0.34            | um   |
| TV2.2b <sup>[R]</sup> | Recommended space between TV2s within array greater or equal to 3x3 (Two via regions whose space is ≤0.56um are considered to be in the same array) | 2                                            | 0.5             | um   |
| TV2.3a                | TM1 enclosure of TV2                                                                                                                                | <u> </u>                                     | 0.01            | um   |
| TV2.3b                | TM1 enclosure of TV2 when TM1 enclosure on one or both perpendicular directions < 0.05um                                                            | <u>≥</u>                                     | 0.05            | um   |
| TV2.4                 | (Purposely blank)                                                                                                                                   |                                              |                 |      |
| TV2.5                 | TV2 enclosure by TM2 (four directions)                                                                                                              | ≥                                            | 0.02            | um   |
| TV2.6                 | (Purposely blank)                                                                                                                                   |                                              |                 |      |
| TV2.7                 | (Purposely blank)                                                                                                                                   |                                              |                 |      |
| TV2.8                 | (Purposely blank)                                                                                                                                   |                                              |                 |      |
| TV2.9 <sup>[NC]</sup> | For the case that only one top metal layer is needed, TV2/TM2 should be used. TM1 in this page will be replaced by Mn underneath TV2.               |                                              |                 |      |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 112/223 |      |
|                 |             | and 1.0/1    | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rule  | es          |          |          |          |         |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic        | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-------------|--------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | 5/3.3V Low   | Leakage  | 14R      | Rev: 1.9 | 113/223 |      |
|                 |             | and 1.0/    | 1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Ru   | les          |          |          |          |         |      |

| Rule<br>number        | Description                                                                                                                                         | Operatio<br>n | Design<br>Value | Unit            |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------------|-----------------|
| TM2.1                 | TM2 width                                                                                                                                           | <u> </u>      | 0.40            | um              |
| TM2.2a                | Space between TM2s                                                                                                                                  | 2             | 0.40            | um              |
| TM2.2b                | Space between two TM2s when one or both TM2 width or length≥2um, and the run length of two TM2s is ≥2um                                             | C             | 0.50            | um              |
| TM2.3                 | TM2 area                                                                                                                                            | <u>&gt;</u>   | 0.40            | um <sup>2</sup> |
| TM2.4                 | Enclosed dielectic area by TM2                                                                                                                      | <u> </u>      | 0.60            | um <sup>2</sup> |
| TM2.5                 | TM2 width Top metal bondpads can be waived.                                                                                                         | <u>\</u>      | 30.00           | um              |
| TM2.6                 | (Purposely blank)                                                                                                                                   | Dr.           |                 |                 |
| TO MO TO              | TM2 density (including dummy) in 400umX400um window with step size 200um.                                                                           | <u>≥</u>      | 20%             |                 |
| TM2.7                 | INDMY/MARKF/MARKG/MARKS covered areas are excluded for this rule checking.  Top metal bond pad areas can be waived.                                 | <u>≤</u>      | 85%             |                 |
| TM2.8 <sup>[NC]</sup> | If customers need to design wide metal lager than TM2.5, please comply with metal slot rule 7.2.34.13. Top metal bondpad application can be waived. |               |                 |                 |
| TM2.9 <sup>[NC]</sup> | Dummy insertion rules refer to section 7.2.32.9.                                                                                                    |               |                 |                 |

Note: TM2.2b width or length checked by DRC is perpendicular to run length.

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm       | Logic          | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|------------|----------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2. | 5/3.3V Low     | Leakage  | 14R      | Rev: 1.9 | 114/223 |      |
|                 |             | and 1.0    | )/1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design R   | ules           |          |          |          |         |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic        | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------------|--------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low     | Leakage  | 14R      | Rev: 1.9 | 115/223 |      |
|                 |             | and 1.0/     | 1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rul   | es           |          |          |          |         |      |

### 7.2.25.2 2X design rules for STV2-STM2

| Rule<br>number          | Description                                                                                                                                   | Operation | Design<br>Value | Unit |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------|
| STV2.1                  | Fixed STV2 size (square shape)                                                                                                                | = <       | 0.20            | um   |
| STV2.2a                 | Space between two STV2s                                                                                                                       | <u>≥</u>  | 0.20            | um   |
| STV2.2b                 | Space between STV2s, when array equal to or greater than 4x4. Two via regions whose space is <=0.30um are considered to be in the same array. | <u>^1</u> | 0.25            | um   |
| STV2.3a                 | STM1 enclosure of STV2                                                                                                                        | N         | 0.00            | um   |
| STV2.3b                 | STM1 enclosure of STV2 when STM1 enclosure on one or both perpendicular directions < 0.05um                                                   | N         | 0.05            | um   |
| STV2.4                  | (Purposely blank)                                                                                                                             |           |                 |      |
| STV2.5a                 | STM2 enclosure of STV2                                                                                                                        | <u></u> ≥ | 0.00            | um   |
| STV2.5b                 | STM2 enclosure of STV2 when STM2 enclosure on one or both perpendicular directions <0.03um                                                    | >1        | 0.03            | um   |
| STV2.6                  | (Purposely blank)                                                                                                                             |           |                 |      |
| <b>S</b> TV2.7          | (Purposely blank)                                                                                                                             |           |                 |      |
| <b>S</b> TV2.8          | (Purposely blank)                                                                                                                             |           |                 |      |
| STV2.9                  | There should be at least two STV2s in the STM1 and STM2 intersection area, when either or both STM1 and STM2 width > 0.9um.                   |           |                 |      |
| STV2.10 <sup>[NC]</sup> | For the case that only one top metal layer is needed, STV2 and STM2 should be used. STM1 in this page will be replaced by Mn underneath STV2. |           |                 |      |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic         | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-------------|---------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | 5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 116/223 |      |
|                 |             | and 1.0     | /1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Ru   | ıles          |          |          |          |         |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm       | Logic          | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|------------|----------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2. | 5/3.3V Low     | Leakage  | 14R      | Rev: 1.9 | 117/223 |      |
|                 |             | and 1.0    | )/1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design R   | ules           |          |          |          |         |      |

| Rule number             | Description                                                                                                 | Operation   | Design<br>Value | Unit            |
|-------------------------|-------------------------------------------------------------------------------------------------------------|-------------|-----------------|-----------------|
| STM2.1                  | STM2 width                                                                                                  | <u>&gt;</u> | 0.20            | um              |
| STM2.2a                 | Space between STM2s                                                                                         | 2           | 0.20            | um              |
| STM2.2b                 | Space between two STM2s when one or both STM2 width or length≥0.4um, and the run length of two STM2s ≥0.4um | A           | 0.25            | um              |
| STM2.2c                 | Space between two STM2s when one or both STM2 width or length≥2um, and the run length of two STM2s≥2um      |             | 0.40            | um              |
| STM2.2d                 | Space between two STM2s when one or both STM2 width or length≥10um, and the run length of two STM2s≥2um     | 2           | 0.50            | um              |
| <b>S</b> TM2.3          | STM2 area                                                                                                   | ≥           | 0.12            | um <sup>2</sup> |
| STM2.4                  | Enclosed dielectric area by STM2                                                                            | ≥           | 0.26            | um <sup>2</sup> |
| STM2.5                  | STM2 width  Top metal bondpad application can be waived.                                                    | <u>≤</u>    | 30.00           | um              |
| STM2.6                  | Space between metal lines with one or both are 45 degree bent metal lines                                   | ≥           | 0.22            | um              |
| STM2.7                  | (Purposely blank)                                                                                           |             |                 |                 |
| OTMA O                  | STM2 density (including dummy) in 400umX400um window with step size 200um.                                  | 2           | 20%             |                 |
| STM2.8                  | INDMY/MARKF/MARKG/MARKS covered areas are excluded for this rule checking.                                  | ≤           | 85%             |                 |
| STM2.9 <sup>[NC]</sup>  | If customers need to design wide metal lager than STM2.5, please comply with metal slot rule 7.2.34.13.     |             |                 |                 |
|                         | Top metal bondpad application can be waived.                                                                |             |                 |                 |
| STM2.10 <sup>[NC]</sup> | Dummy filling rule refer to section 7.2.32.9.                                                               |             |                 |                 |

Note: STM2.2b~2d width or length checked by DRC is perpendicular to run length.

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm       | Logic          | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|------------|----------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2. | 5/3.3V Low     | Leakage  | 14R      | Rev: 1.9 | 118/223 |      |
|                 |             | and 1.0    | )/1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design R   | ules           |          |          |          |         |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 119/223 |      |
|                 |             |              | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rul   | es          |          |          |          |         |      |

### 7.2.25.3 For RF product application: UTV2-MTT2

| Rule<br>number         | Description                                                                                                                                                  | Operation | Design<br>Value | Unit |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------|
| UTV2.1                 | Fixed UTV2 size (square shape)                                                                                                                               |           | 0.36            | um   |
| UTV2.2a                | Space between two UTV2s                                                                                                                                      | 2         | 0.34            | um   |
| UTV2.2b <sup>[R]</sup> | Recommended space between UTV2s, when array equal to or greater than 4x4.  (Two via regions whose space is <=0.56um are considered to be in the same array.) | M         | 0.5             | um   |
| UTV2.3                 | TM1 enclosure of UTV2 (TM1 is replaced with STM1 if 2X STM1 is used under UTV2)                                                                              | <u> </u>  | 0.01            | um   |
| UTV2.4                 | TM1enclosure of UTV2 when TM1 enclosure on one or both perpendicular directions < 0.05um  (TM1 is replaced with STM1 if 2X STM1 is used under UTV2)          | >         | 0.05            | um   |
| UTV2.5                 | MTT2 enclosure of UTV2 (four directions)                                                                                                                     | ≥         | 0.30            | um   |
| UTV2.6 <sup>[NC]</sup> | For the case that only one top metal layer is needed, TM1/STM1 in this page will be replaced by Mn underneath UTV2.                                          |           |                 |      |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic        | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-------------|--------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 120/223 |      |
|                 |             | and 1.0/    | 1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Ru   | les          |          |          |          |         |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|---------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 121/223 |      |
|                 |             | and 1.0/1.    | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rule   | S           |          |          |          |         |      |

| Rule number             | Description                                                                                                                                                                         | Operation    | Design<br>Value | Unit            |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------------|-----------------|
| MTT2.1                  | MTT2 metal width                                                                                                                                                                    | 2            | 1.50            | um              |
| MTT2.2a                 | Space between MTT2s                                                                                                                                                                 | <u> </u>     | 1.50            | um              |
| MTT2.2b                 | Space between two MTT2s when one or both MTT2 width or length ≥16um, and the run length of two MTT2s >2um                                                                           | ∑I           | 2.00            | um              |
| MTT2.3                  | (Purposely blank)                                                                                                                                                                   |              | Mr.             |                 |
| MTT2.4                  | (Purposely blank)                                                                                                                                                                   | 11/18        |                 |                 |
| MTT2.5                  | Space between an Inductor MTT2 and other MTT2                                                                                                                                       | 2            | 30              |                 |
| MTT2.6                  | MTT2 area                                                                                                                                                                           | ≥            | 8               | um <sup>2</sup> |
| MTT2.7                  | Enclosed dielectic area by MTT2s                                                                                                                                                    | <u>&gt;</u>  | 6               | um <sup>2</sup> |
| MTT2.8                  | MTT2 width                                                                                                                                                                          | <u> </u>     | 50              | um              |
| MTT2.9a                 | MTT2 density (including dummy) in 400umX400um window with step size 200um.                                                                                                          | <u> </u>     | 70%             |                 |
| MTT2.9b                 | MTT2 pattern density on the whole chip (including dummy patterns)                                                                                                                   | <u>≤</u>     | 55%             |                 |
| MTT2.9c <sup>[R]</sup>  | Recommend the average MTT2 density of whole chip is larger than 20% (including dummy patterns), otherwise SMIC would help to add dummy patterns.                                    | >1           | 20%             |                 |
| MTT2.10                 | Both active and passive devices inside Inductor area are not allowed.                                                                                                               |              |                 |                 |
| MTT2.11                 | (Purposely blank)                                                                                                                                                                   |              |                 |                 |
| MTT2.12                 | MTT2 Inductor area must by covered by "INDMY" and the enclosure by "INDMY"                                                                                                          | <u>&gt;1</u> | 15              | um              |
| MTT2.13 <sup>[NC]</sup> | No Via and metal patterns inside "INDMY" area are allowed, except for components of inductors including inductor connection, guard ring, dummy metal or patterned ground shielding. |              |                 |                 |
| MTT2.14                 | (Purposely blank)                                                                                                                                                                   |              |                 |                 |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 122/223 |      |
|                 |             | and 1.0/1    | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rule  | es          |          |          |          |         |      |

| MTT2.15                 | (Purposely blank)                                                                                                                                             |   |     |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----|
| MTT2.16 <sup>[NC]</sup> | If customers need to design wide metal lager than MTT2.8, please comply with metal slot rule section 7.2.34.13.  Top metal bondpad application can be waived. | 1 |     |
| MTT2.17 <sup>[NC]</sup> | Dummy filling rule refer to section 7.2.32.9.                                                                                                                 |   | is: |

Note: MTT2 width or length checked by DRC is perpendicular to run length.



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm       | Logic          | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|------------|----------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2. | .5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 123/223 |      |
|                 |             | and 1.0    | 0/1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design R   | ules           |          |          |          |         |      |

### 7.2.26 Passivation one (PA1) design rules

Passivation 1 patterns can be formed by PA or/and RDL VIA layers.

### 7.2.26.1 PA rule

"PA" gds layer can be used to draw pad openings that connect top Cu (TM2 or MTT) pads to AL pads. The below table is for process minimum concern, but not for package rules.

| Rule<br>number | Description                                                     | Operation | Design<br>Value | Unit |
|----------------|-----------------------------------------------------------------|-----------|-----------------|------|
| PA.1           | PA enclosure by TM2 or other metal layer directly underneath PA | <u> </u>  | 1.0             | um   |
| PA.2           | PA width and length                                             | À         | 3.0             | um   |
| PA.3           | Space between two PAs                                           | 2         | 3.0             | um   |

For general application of AL wire bonding pads, below minimum dimensions are recommended. Please consult the packaging house for the pad requirements. Al wire bonding pads can be generated from PA layer.

| Rule<br>number      | Description                                                     | Operation | Design<br>Value | Unit |
|---------------------|-----------------------------------------------------------------|-----------|-----------------|------|
| PA.1 <sup>[R]</sup> | PA enclosure by TM2 or other metal layer directly underneath PA | >         | 1.5             | um   |
| PA.2 <sup>[R]</sup> | PA width and length                                             | 2         | 55              | um   |
| PA.3 <sup>[R]</sup> | Space between two PAs                                           | ≥         | 5.0             | um   |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 124/223 |      |
|                 |             | and 1.0/1    | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rul   | es          |          |          |          |         |      |

### 7.2.26.2 RDL via design rules

"RDL via" gds layer is normally used to draw AL RDL via openings that connect RDL and TM patterns.

| Rule<br>Number | Description                                                                                                    | Operation | Design<br>Value | Unit |
|----------------|----------------------------------------------------------------------------------------------------------------|-----------|-----------------|------|
| RDV.1          | RDL via enclosure by RDL (except fuse, seal ring and guard ring design)                                        | IN IN     | 1.5             | um   |
| RDV.2          | RDL Via width and length (except fuse, seal ring and guard ring design)                                        |           | 3.0             | um   |
| RDV.3          | Space between two RDL vias                                                                                     |           | 3.0             | um   |
| RDV.4          | RDL via enclosure by TM2 or other metal layer directly underneath PA1 (except seal ring and guard ring design) | 4         | 1.0             | um   |
| RDV.5          | Space between RDL via and PA                                                                                   | <u> </u>  | 5.0             | um   |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic   | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|---------------|---------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | .3V Low | Leakage  | 14R      | Rev: 1.9 | 125/223 |      |
|                 |             | and $1.0/1$ . |         | Generic  |          |          |         |      |
|                 |             | Design Rules  | S       |          |          |          |         |      |

### 7.2.27 RDL (AL re-distribution layer) design rules

SMIC can support two options for RDL layer, one is standard 14.5K RDL thickness and the other is for 28K RDL thickness. Both options could share the same design rules.

RDL layer can be used to draw AL inter-connect lines, Al fuse metal line, AL bumping pads and re-distribution AL pads.

| Rule<br>Number | Description                                                        | Operation   | Design<br>Value | Unit |
|----------------|--------------------------------------------------------------------|-------------|-----------------|------|
| RDL.1          | RDL Width (except fuse design)                                     | >           | 3.0             | um   |
| RDL.2a         | Space between two RDLs                                             | 1           | 2.0             | um   |
| RDL.2b         | Space between two RDLs with one or both RDL width larger than 10um | <u>\</u>    | 3.0             | um   |
| RDL.3          | Space between RDL and L mark window                                | <u>&gt;</u> | 10.0            | um   |
| RDL.4          | Space between RDL and fuse area (marked by MARKF)                  | <u>≥</u>    | 10.0            | um   |

#### Notes:

1. If RDL is used for AL bumping or re-distributed AL pads, suggest consulting with package vendors for the dimension.

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic        | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------------|--------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low     | Leakage  | 14R      | Rev: 1.9 | 126/223 |      |
|                 |             | and 1.0/1    | 1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rul   | es           |          |          |          |         |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|---------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 127/223 |      |
|                 |             | and 1.0/1.    | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rule   | S           |          |          |          |         |      |

### 7.2.28 ALPA rules

ALPA patterns include Al pads generated by PA logic generation and RDL patterns. Please check below rules after logic operation.

| Rule<br>Number | Description                                                                                         | Operation | Design<br>Value | Unit |
|----------------|-----------------------------------------------------------------------------------------------------|-----------|-----------------|------|
| ALPA.1         | PA opening without ALPA patterns above landed on TM2 is not allowed.  ALPA patterns enclosure of PA |           | 1.5             | um   |
| ALPA.2         | Space between ALPA patterns                                                                         | <u> </u>  | 2               | um   |
| ALPA.3         | Space between Al patterns of width larger than 35um and Fuse window edge                            | 1         | 50              | um   |





| Doc. No.:       | Doc. Title: | 65nm      | Logic          | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-----------|----------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2 | .5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 128/223 |      |
|                 |             | and 1.    | 0/1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design R  | tules          |          |          |          |         |      |

### 7.2.29 Passivation 2 design rules

Passivation 2 patterns can be generated by PA or/and RDL PA2 layers. Regular pad openings are normally generated by PA (see 7.2.26.1). RDL PA2 can be used for openings of AL redistributed patterns, such as bumping pads. RDL PA2 should follow the below rules.

| Rule<br>Number | Description                                                                    | Operation | Design<br>Value | Unit |
|----------------|--------------------------------------------------------------------------------|-----------|-----------------|------|
| RDLPA2.1       | RDL PA2 width (suggest to consult with package vendor)                         |           | 10.0            | um   |
| RDLPA2.2       | Space between two RDL PA2 (suggest to consult with package vendor)             | <u> </u>  | 5.0             | um   |
| RDLPA2.3       | RDL enclosure of PA2                                                           | A         | 1.5             | um   |
| RDLPA2.4       | Space between RDLPA2 and RDL via (except fuse and guard ring/seal ring design) |           | 1.0             | um   |
| RDLPA2.5       | RDL Via is not allowed to be overlapped with RDLPA2                            | A         |                 |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|---------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 129/223 |      |
|                 |             | and 1.0/1.    | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rule   | S           |          |          |          |         |      |

### 7.2.30 Passivation loop schematic

Designer should follow below table and cross section schematic for passivation loop and RDL design.

| SMIC drawing layer | GDS # | Data type | With RDL application | Without RDL application |
|--------------------|-------|-----------|----------------------|-------------------------|
| PA                 | 80    | 0         | V                    | V                       |
| BCB1 (RDL via)     | 165   | 0         | V                    | X                       |
| RDL                | 166   | 0         | V                    | X                       |
| BCB2 (RDL PA2)     | 167   | 0         | V                    | X                       |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic        | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-------------|--------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | 5/3.3V Low   | Leakage  | 14R      | Rev: 1.9 | 130/223 |      |
|                 |             | and 1.0/    | 1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Ru   | les          |          |          |          |         |      |

### 7.2.31 Chip edge BORDER layer design rule

This section is used only for the designs on which designer does not put seal rings. Chip edge BORDER layer and layout pattern rules are defined to avoid any layout pattern extending out to the scribe lane regions. Designer must draw border layer if they do not put the seal ring in the design.

For the designs of seal ring, please refer to Section 7.2.34.8 Seal ring and chip edge definition.

Border rule is only applied for chip level, IP level doesn't need to follow it.

| Items | Description                                                 | Operation | Design<br>Value | Unit |
|-------|-------------------------------------------------------------|-----------|-----------------|------|
| BD.1  | Border layer enclosure of layout patterns (all chip design) | 2         | 0.37            | um   |
| BD.2  | Border layer enclosure of DNW                               | N         | 6               | um   |
| BD.3  | BORDER layer must enclose all chip layout pattern           |           | 2.              |      |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic       | Salicide | Doc.Rev: | Tech Dev | Page 1  | No.: |
|-----------------|-------------|---------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 131/223 |      |
|                 |             | and 1.0/1     | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rule   | es          |          |          |          |         |      |

### 7.2.32 Dummy Insertion Rules and Checking Rules

### **7.2.32.1** AA Dummy pattern insertion rules

There are two sets of dummy patterns, set-1 with larger pattern dimension to fill open areas, while set-2 having

smaller pattern dimension and spaces to fill narrow areas.

| Rules number | Description                                                                                                 | Operation | Design<br>Value | Unit |
|--------------|-------------------------------------------------------------------------------------------------------------|-----------|-----------------|------|
|              | AADUM rule (for Set-1):                                                                                     |           |                 |      |
| AADUM.1      | Dummy AA1 width                                                                                             | 11-1      | 3.5             | um   |
| AADUM.2      | Dummy AA1 height                                                                                            |           | 3.00            | um   |
| AADUM.3      | Horizontal space between two Dummy AA1s                                                                     | 12        | 2.40            | um   |
| AADUM.4      | Vertical space between two Dummy AA1s                                                                       |           | 2.00            | um   |
| AADUM.5      | Displacement between adjacent dummy AA1 in horizontal direction                                             | =         | 1.75            | um   |
| AADUM.6      | Displacement between adjacent dummy AA1 in vertical direction                                               | =         | 0.00            | um   |
| AADUM.7      | Space between dummy AA1 and active AA/ DUMBA/<br>NODMF/ RESAA/ RESNW/ RESP1/ MARKF/ MARKG/<br>MARKS/ VARMOS | ≥         | 7.00            | um   |
| AADUM.8      | Space between dummy AA1 and poly                                                                            | >         | 7.00            | um   |
| AADUM.9      | Space between dummy AA1 and NW edge (DUMNW)                                                                 | ≥         | 7.00            | um   |
| AADUM.10     | Space between dummy AA1 and GTFUSE                                                                          | ≥         | 7.00            | um   |
|              | AADum rule (for Set-2):                                                                                     |           |                 |      |
| AADUM.11     | Dummy AA2 width                                                                                             | =         | 0.42            | um   |
| AADUM.12     | Dummy AA2 height                                                                                            | =         | 0.46            | um   |
| AADUM.13     | Horizontal space between two Dummy AA2s                                                                     | II        | 0.33            | um   |
| AADUM.14     | Vertical space between two Dummy AA2s                                                                       | =         | 0.37            | um   |
| AADUM.15     | Displacement between adjacent dummy AA2 in horizontal direction                                             | =         | 0.21            | um   |
| AADUM.16     | Displacement between adjacent dummy AA2 in vertical direction                                               | =         | 0.00            | um   |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 132/223 |      |
|                 |             | and 1.0/1    | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rul   | es          |          |          |          |         |      |

| AADUM.17      | Space between dummy AA2 and active AA                                                                                                                                    | ≥           | 1.50 | um |  |  |  |  |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|----|--|--|--|--|
| AADUM.18      | Space between dummy AA2 and poly                                                                                                                                         | ≥           | 1.50 | um |  |  |  |  |
| AADUM.19      | Space between dummy AA2 and NW edge (DUMNW)                                                                                                                              | 2           | 0.30 | um |  |  |  |  |
| AADUM.20      | Space between dummy AA2 and DUMBA/NODMF/<br>RESAA/RESNW/RESP1/MARKF/MARKG/MARKS/<br>VARMOS layers                                                                        | 2           | 0.40 | um |  |  |  |  |
| AADUM.21      | Space between dummy AA2 and GTFUSE                                                                                                                                       | 2           | 3.20 | um |  |  |  |  |
| AADUM.22      | Space between dummy AA2 and Dummy AA1                                                                                                                                    | 3           | 0.40 | um |  |  |  |  |
| General Rules |                                                                                                                                                                          |             |      |    |  |  |  |  |
| AADUM.23      | No dummy pattern insertion is allowed inside an area that is covered by DUMBA/ NODMF/RESAA/ RESNW /RESP1//MARKF/MARKG/MARKS/VARMOS layers                                | 11.         |      |    |  |  |  |  |
| AADUM.24      | Space between dummy AA and chip edge                                                                                                                                     | <u>&gt;</u> | 1.50 | um |  |  |  |  |
| AADUM.25      | To check AA density with window size 50umX50um with step 25um before filling dummy AA. Not need to fill dummy AA, if AA pattern density is > 60% in each 50umX50um area. |             |      |    |  |  |  |  |
| AADUM.26      | No dummy AA is allowed to straddle on a boundary of NW                                                                                                                   |             |      |    |  |  |  |  |
| AADUM.27      | If dummy AA auto-filling is not needed in the inductor or other sensitive areas, designer need use DUMBA layer for dummy block.                                          |             |      |    |  |  |  |  |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 133/223 |      |
|                 |             | and 1.0/1    | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rul   | es          |          |          |          |         |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic        | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-------------|--------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 134/223 |      |
|                 |             | and 1.0/    | 1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Ru   | les          |          |          |          |         |      |

### 7.2.32.2 AA Dummy pattern check rules

Suggest following SMIC AA dummy insertion rules for dummy filling. Dummy AA1 pattern density is 35.6%, Dummy AA2 pattern density is 31%.

For non-SMIC AA dummy patterns (data type 1), SMIC data process will follow below table for DRC checking.

| Rules number | Description                                                                                              | Operation | Design<br>Value | Unit |
|--------------|----------------------------------------------------------------------------------------------------------|-----------|-----------------|------|
| AADUMCK.1    | AA dummy can not violate AA.1, AA.3a, AA.3b, AA.8, AADUM.19, AADUM.21 and AADUM.26                       |           |                 | 7    |
| AADUMCK.2    | Space between AA dummy and AA main patterns can not violate AA.3a and AA.3b.                             | 18/       | Mrs             |      |
| AADUMCK.3    | Space between AA dummy and poly main pattern can not violate GT.4.                                       |           | 9,              |      |
| AADUMCK.4    | AA dummy patterns cannot touch AA main patterns.                                                         | 12        |                 |      |
| AADUMCK.5    | No AA dummy patterns are allowed inside<br>RESAA/RESNW/RESP1/VARMOS/MARKG/MAR<br>KF/MARKS covered areas. |           |                 |      |
| AADUMCK.6    | Space between dummy AA and RESAA/RESNW/<br>RESP1/VARMOS/MARKG/MARKF/MARKS layers                         | 2         | 0.4             | um   |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 135/223 |      |
|                 |             |              | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rule  | es          |          |          |          |         |      |

### 7.2.32.3 Poly Dummy pattern insertion rules

There are two sets of poly dummy patterns, set-1 with larger pattern dimension to fill open areas, while set-2 having smaller pattern dimension and spaces to fill narrow areas.

| Rule<br>numbers | Description                                                                                                  | Operation | Design<br>Value | Unit |
|-----------------|--------------------------------------------------------------------------------------------------------------|-----------|-----------------|------|
|                 | PODUM rule (for set1):                                                                                       |           |                 |      |
| PODUM.1         | Dummy poly1 width                                                                                            |           | 3.10            | um   |
| PODUM.2         | Dummy poly1 height                                                                                           | 1         | 2.60            | um   |
| PODUM.3         | Horizontal space between two Dummy poly1s                                                                    | (1,1)     | 2.80            | um   |
| PODUM.4         | Vertical space between two Dummy poly1s                                                                      | 1         | 2.40            | um   |
| PODUM.5         | Displacement between adjacent dummy polyl in horizontal direction.                                           | A. I      | 1.75            | um   |
| PODUM.6         | Displacement between adjacent dummy poly1 in vertical direction                                              | =         | 0.00            | um   |
| PODUM.7         | Space between dummy poly1 and active AA                                                                      | ≥         | 7.00            | um   |
| PODUM.8         | Space between dummy polyl and poly/ DUMBA/<br>DUMBP/<br>NODMF/RESP1/RESAA/RESNW/MARKF/MARKG/<br>MARKS/VARMOS | 2         | 7.00            | um   |
| PODUM.9         | Space between dummy poly1 and NW edge (DUMNW).                                                               | ≥         | 7.00            | um   |
| PODUM.10        | Space between dummy poly1 and GTFUSE                                                                         | ≥         | 7.00            | um   |
|                 | PODUM rule (for set2):                                                                                       |           |                 |      |
| PODUM.11        | Dummy poly2 width                                                                                            | =         | 0.34            | um   |
| PODUM.12        | Dummy poly2 height                                                                                           | =         | 0.38            | um   |
| PODUM.13        | Horizontal space between two Dummy poly2s                                                                    | =         | 0.41            | um   |
| PODUM.14        | Vertical space between two Dummy poly2s                                                                      | =         | 0.45            | um   |
| PODUM.15        | Displacement between adjacent dummy poly2 in horizontal direction.                                           | =         | 0.21            | um   |
| PODUM.16        | Displacement between adjacent dummy poly2 in vertical direction                                              | =         | 0.00            | um   |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic   | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|---------------|---------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | .3V Low | Leakage  | 14R      | Rev: 1.9 | 136/223 |      |
|                 |             | and 1.0/1.    |         | Generic  |          |          |         |      |
|                 |             | Design Rule   | S       |          |          |          |         |      |

| PODUM.17      | Space between dummy poly2 and active AA                                                                                                                                                 | ≥  | 0.50 | um |  |  |  |  |  |  |  |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|------|----|--|--|--|--|--|--|--|
| PODUM.18      | Space between dummy poly2 and poly                                                                                                                                                      | ≥  | 0.50 | um |  |  |  |  |  |  |  |
| PODUM.19      | Space between dummy poly2 and NW edge (DUMNW).                                                                                                                                          | 2  | 0.34 | um |  |  |  |  |  |  |  |
| PODUM.20      | Space between dummy poly2 and DUMBA/ DUMBP/<br>NODMF/ RESP1/ RESAA/ RESNW/MARKF/MARKG/<br>MARKS/VARMOS                                                                                  | ΛI | 0.44 | um |  |  |  |  |  |  |  |
| PODUM.21      | Space between dummy poly2 and GTFUSE                                                                                                                                                    | ≥  | 3.24 | um |  |  |  |  |  |  |  |
| PODUM.22      | Space between poly2 and poly1                                                                                                                                                           | Σ  | 0.64 | um |  |  |  |  |  |  |  |
| General Rules |                                                                                                                                                                                         |    |      |    |  |  |  |  |  |  |  |
| PODUM.23      | No dummy pattern insertion is allowed inside the area that is covered by DUMBA/ DUMBP/ NODMF/ RESAA/ RESNW/ RESP1/MARKF/MARKG/MARKS/VARMOS layers                                       | A  |      |    |  |  |  |  |  |  |  |
| PODUM.24      | No dummy poly pattern is allowed to exist above AA circuit pattern (not include dummy AA)                                                                                               |    |      |    |  |  |  |  |  |  |  |
| PODUM.25      | Poly dummy (poly1, poly2) is either adding overlap with AA dummy (AA1, AA2) or on STI                                                                                                   |    |      |    |  |  |  |  |  |  |  |
| PODUM.26      | AA1 extension of poly1                                                                                                                                                                  | =  | 0.20 | um |  |  |  |  |  |  |  |
| PODUM.27      | AA2 extension of poly2                                                                                                                                                                  | =  | 0.04 | um |  |  |  |  |  |  |  |
| PODUM.28      | Space between dummy poly and chip edge                                                                                                                                                  | ≥  | 1.5  | um |  |  |  |  |  |  |  |
| PODUM.29      | To check Poly density with window size 50umX50um with step 25um before filling dummy Poly. If Poly pattern density is > 50% in each 50umX50um area, it doesn't need to fill dummy Poly. |    |      |    |  |  |  |  |  |  |  |
| PODUM.30      | No dummy poly is allowed to straddle on a boundary of NW                                                                                                                                |    |      |    |  |  |  |  |  |  |  |
| PODUM.31      | If dummy GT auto-filling is not needed in an inductor or other sensitive areas, designer needs use DUMBP layer for dummy blockage.                                                      |    |      |    |  |  |  |  |  |  |  |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



AA

Poly

### Semiconductor Manufacturing International Corporation

| Doc. No.:<br>TD-LO65-DR-2001 | Doc. Title: | 65nm Logic<br>1.2/1.8/2.5/3.3V Low<br>and 1.0/1.8/2.5/3.3V<br>Design Rules | Salicide Do<br>Leakage 141<br>Generic |     | Tech Dev<br>Rev: 1.9               | Page No.: 137/223 |
|------------------------------|-------------|----------------------------------------------------------------------------|---------------------------------------|-----|------------------------------------|-------------------|
| PODUM.4 PODUM.8 PODUM.8      | UM.26       | PODUM.6                                                                    | PODUM.13                              | POI | PODUM.17 PODUM.18  DUM.11 PODUM.15 |                   |
|                              |             | PODUM.9                                                                    | PODUM.9                               |     |                                    |                   |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.

DUMBP/NODMF/RESP1/RESAA/RESNW

/DUMBA/MARKF/MARKG/MARKS/VARMOS

**GTFUSE** 



| Doc. No.:       | Doc. Title: | 65nm          | Logic    | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|---------------|----------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | 3.3V Low | Leakage  | 14R      | Rev: 1.9 | 138/223 |      |
|                 |             | and 1.0/1     |          | Generic  |          |          |         |      |
|                 |             | Design Rule   | es       |          |          |          |         |      |

### 7.2.32.4 Poly Dummy pattern check rules

Suggest following SMIC poly dummy insertion rules for dummy filling. Dummy Poly1 pattern density is 27.3%, Dummy Poly2 pattern density is 20.7%.

For non-SMIC poly dummy patterns (data type 1), SMIC data process will follow below table for DRC checking.

| Rule numbers | Description                                                                                           | Operation | Design<br>Value | Unit |
|--------------|-------------------------------------------------------------------------------------------------------|-----------|-----------------|------|
| GTDUMCK.1    | Poly dummy can not violate GT.2, GT.3a, GT.3b, PODUM.21, PODUM.24 and PODUM.25                        |           |                 | 7    |
| GTDUMCK.2    | Space between poly dummy and poly main pattern can not violate GT.3a and GT.3b.                       |           | Mer             |      |
| GTDUMCK.3    | Space between poly dummy and AA main pattern can not violate GT.4.                                    | 11/2      |                 |      |
| GTDUMCK.4    | Poly dummy patterns cannot touch GT main patterns.                                                    | 1         |                 |      |
| GTDUMCK.5    | No dummy patterns are allowed inside<br>RESAA/RESNW/RESP1/VARMOS/MARKG/<br>MARKF/MARKS covered areas. |           |                 |      |
| GTDUMCK.6    | Space between dummy poly and RESP1/ RESAA/ RESNW/VARMOS/MARKG/MARKF/MARKS                             | ≥         | 0.44            | um   |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 139/223 |      |
|                 |             |              | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rule  | 28          |          |          |          |         |      |

### 7.2.32.5 Mn (n=1~8) Metal dummy pattern insertion rules

| RULE No. | Descriptions                                                                      | Operation | Design<br>Value | Unit |
|----------|-----------------------------------------------------------------------------------|-----------|-----------------|------|
|          | DUMMY A: DATA TYPE 1 (dummy density:                                              | 44%)      |                 |      |
| MnDUM.1  | MnDUM line width                                                                  | 1=/       | 1.20            | um   |
| MnDUM.2  | MnDUM line length                                                                 | 1 -1      | 1.20            | um   |
| MnDUM.3  | Vertical space between MnDUM patterns                                             | 17/       | 0.60            | um   |
| MnDUM.4  | Horizontal space between MnDUM patterns                                           | 1 = 1     | 0.60            | um   |
| MnDUM.5  | Displacement between adjacent MnDUM lines                                         | 115       | 0.20            | um   |
| MnDUM.6  | Space between dummy pattern and the edge of Mn block layers (MxDUB, DUMBM, NODMF) | <u>≥</u>  | 3.00            | um   |
| MnDUM.7  | Space between dummy pattern and the edge of Mn pattern                            | <u> </u>  | 3.00            | um   |
| MnDUM.8  | Chip border enclosure of dummy pattern                                            | ≥         | 2.00            | um   |
| MnDUM.9  | Space between dummy pattern and MARKF/MARKS                                       | 2         | 0.50            | um   |
|          | DUMMY B: DATA TYPE 1 (Dummy density:                                              | 40%)      |                 |      |
| MnDUM.10 | MnDUM line width                                                                  | Ш         | 0.16            | um   |
| MnDUM.11 | MnDUM line length                                                                 | =         | 1.20            | um   |
| MnDUM.12 | Vertical space between MnDUM patterns                                             | =         | 0.17            | um   |
| MnDUM.13 | Horizontal space between MnDUM patterns                                           | =         | 0.25            | um   |
| MnDUM.14 | Displacement between adjacent MnDUM lines                                         | =         | 0.10            | um   |
| MnDUM.15 | Space between dummy pattern and the edge of Mn block layers (MxDUB, DUMBM, NODMF) | ≥         | 0.70            | um   |
| MnDUM.16 | Space between dummy pattern and Mn pattern with width <=1um                       | ≥         | 0.17            | um   |
| MnDUM.17 | Space between dummy pattern and Mn pattern with width >1um                        | <u> </u>  | 0.70            | um   |
| MnDUM.18 | Chip border enclosure of dummy pattern                                            | ≥         | 2.00            | um   |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm   | Logic           | Salicide   | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------|-----------------|------------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1. | 8/2.5/3.3V L    | ow Leakage | 14R      | Rev: 1.9 | 140/223 |      |
|                 |             | and    | 1.0/1.8/2.5/3.3 | 3V Generic |          |          |         |      |
|                 |             | Desig  | n Rules         |            |          |          |         |      |

|          | Design Rules                                                                                                                                                                                                                                                                             |             |      |    |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|----|
| MnDUM.19 | Space between dummy A and dummy B                                                                                                                                                                                                                                                        | <u> </u>    | 0.30 | um |
| MnDUM.20 | Space between dummy pattern and MARKF/MARKG /MARKS                                                                                                                                                                                                                                       | <u>&gt;</u> | 0.5  | um |
|          | DUMMY C: DATA TYPE 1 (Dummy density:                                                                                                                                                                                                                                                     | 40%)        |      |    |
| MnDUM.21 | MnDUM line width                                                                                                                                                                                                                                                                         |             | 1.2  | um |
| MnDUM.22 | MnDUM line length                                                                                                                                                                                                                                                                        |             | 0.16 | um |
| MnDUM.23 | Vertical space between MnDUM patterns                                                                                                                                                                                                                                                    |             | 0.25 | um |
| MnDUM.24 | Horizontal space between MnDUM patterns                                                                                                                                                                                                                                                  |             | 0.17 | um |
| MnDUM.25 | Displacement between adjacent MnDUM lines                                                                                                                                                                                                                                                | 1/2         | 0.10 | um |
| MnDUM.26 | Space between dummy pattern and the edge of Mn dummy block layers (MxDUB, DUMBM, NODMF)                                                                                                                                                                                                  | 2           | 0.70 | um |
| MnDUM.27 | Space between dummy pattern and Mn line with width <=1um                                                                                                                                                                                                                                 | ≥           | 0.17 | Um |
| MnDUM.28 | Space between dummy pattern and Mn line with width >1um                                                                                                                                                                                                                                  | ≥           | 0.7  | Um |
| MnDUM.29 | Chip border enclosure of dummy pattern                                                                                                                                                                                                                                                   | ≥           | 2.0  | Um |
| MnDUM.30 | Space between dummy A and dummy C                                                                                                                                                                                                                                                        | ≥           | 0.3  | Um |
| MnDUM.31 | Space between dummy B and dummy C                                                                                                                                                                                                                                                        | $\geq$ 1    | 0.3  | Um |
| MnDUM.32 | Space between dummy pattern and MARKF/MARKG/MARKS                                                                                                                                                                                                                                        | ≥           | 0.5  | Um |
| ~        | General rules                                                                                                                                                                                                                                                                            |             |      |    |
| MnDUM.33 | Need check metal density first before dummy filling. No additional dummy filling is needed if Mn density in 25umX25um window with step size 25um is greater than 65%.                                                                                                                    |             |      |    |
| MnDUM.34 | A, B and C types of dummy patterns are considered along with main patterns for OPC engineering                                                                                                                                                                                           |             |      |    |
| MnDUM.35 | MARKF, MARKG, MARKS covered areas will be automatically excluded for dummy filling. For other design specific areas (LOGO, INDMY, MOMDMY covered areas etc.), where designer would not like to place dummy patterns automatically, he or she should draw dummy block layers accordingly. |             |      |    |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|---------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 141/223 |      |
|                 |             | and 1.0/1.    | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rule   | S           |          |          |          |         |      |

| MnDUM.36 | Mn+1DUM patterns need to be on perpendicular directions from the adjacent dummy layer MnDUM                                                                             |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| MnDUM.37 | The set of the above metal dummy rules (DUMMY A type, DUMMY B, and DUMMY C type) can be applied to chip area. However, only DUMMY A type is applied to scribe lane area |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| MnDUM.38 | Mn dummy metal can not be interacted with Mn metal design patterns.                                                                                                     |      | M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| MnDUM.39 | No metal dummy pattern insertions are allowed inside dummy block layers covered areas, including DUMBM, NODMF.                                                          |      | A STATE OF THE PARTY OF THE PAR |  |
| MnDUM.40 | No Mn (n=1~8) dummy pattern insertions are allowed inside MnDUB (n=1~10) covered areas                                                                                  | / Dr |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic        | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------------|--------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low     | Leakage  | 14R      | Rev: 1.9 | 142/223 |      |
|                 |             | and 1.0/1    | 1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rul   | es           |          |          |          |         |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm       | Logic          | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|------------|----------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2. | 5/3.3V Low     | Leakage  | 14R      | Rev: 1.9 | 143/223 |      |
|                 |             | and 1.0    | 0/1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design R   | ules           |          |          |          |         |      |

### 7.2.32.6 Mn (n=1~8) Metal Dummy pattern check rules

Please follow SMIC's Mn dummy insertion rules for dummy insertion. If designers use their own dummy insertion patterns or methods, all metals (effective circuits plus dummy) must pass SMIC DRC.

All non-SMIC dummy patterns will be considered along with main patterns for OPC engineering.

| Rule numbers | Description                                                                                           |  |  |  |
|--------------|-------------------------------------------------------------------------------------------------------|--|--|--|
| MnDUMCK.1    | M1 dummy patterns must not violate M1.1, M1.2a,M1.2b,M1.2c M1.3, M1.4, M1.5                           |  |  |  |
| MnDUMCK.2    | Space between M1 dummy patterns and M1 main patterns must not violate M1.2a, M1.2b and M1.2c.         |  |  |  |
| MnDUMCK.3    | Mn dummy patterns must not violate Mn.1, Mn.2a, Mn.2b, Mn.2c, Mn.3, Mn.4, Mn.5 (n=2~8)                |  |  |  |
| MnDUMCK.4    | Space between Mn dummy patterns and Mn main patterns must not violate Mn.2a, Mn.2b and Mn.2c. (n=2~8) |  |  |  |
| MnDUMCK.5    | Mn dummy metal can not be interacted with Mn metal design patterns. (n=1~8)                           |  |  |  |
| MnDUMCK.6    | Mn (n=1~8) dummy patterns are not allowed inside MARKF, MARKG and MARKS covered areas.                |  |  |  |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 144/223 |      |
|                 |             | and 1.0/1    | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rule  | es          |          |          |          |         |      |

### 7.2.32.7 TM1/STM1 Dummy pattern insertion rules

| RULE NO.                | Description                                                                                                                                                                                                                                                       | Operation | Design<br>Value | Unit |  |  |  |  |  |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------|--|--|--|--|--|
| For TM1DUM (4X option): |                                                                                                                                                                                                                                                                   |           |                 |      |  |  |  |  |  |
| TM1DUM.1                | TM1DUM line width                                                                                                                                                                                                                                                 | 1=14      | 1.6             | um   |  |  |  |  |  |
| TM1DUM.2                | TM1DUM line length                                                                                                                                                                                                                                                | =         | 1.6             | um   |  |  |  |  |  |
| TM1DUM.3                | Vertical space between TM1DUM patterns                                                                                                                                                                                                                            | 1 1/1     | 0.8             | um   |  |  |  |  |  |
| TM1DUM.4                | Horizontal space between TM1DUM patterns                                                                                                                                                                                                                          | III       | 0.8             | um   |  |  |  |  |  |
| TM1DUM.5                | Displacement between adjacent TM1DUM lines                                                                                                                                                                                                                        |           | 0.5             | um   |  |  |  |  |  |
| TM1DUM.6                | Space between dummy pattern and the edge of TM1 dummy block layers (TM1DUB, DUMBM and NODMF)                                                                                                                                                                      | <u>≥</u>  | 2.0             | um   |  |  |  |  |  |
| TM1DUM.7                | Space between dummy pattern and the edge of TM1 pattern                                                                                                                                                                                                           | >1        | 2.0             | um   |  |  |  |  |  |
| TM1DUM.8                | Chip border enclosure of dummy patterns                                                                                                                                                                                                                           | 2         | 2.0             | um   |  |  |  |  |  |
| TM1DUM.9                | Space between dummy pattern and MARKF/MARKS                                                                                                                                                                                                                       | IV        | 2.0             | um   |  |  |  |  |  |
| TM1DUM.10               | This metal dummy rule also applies to chip area and empty scribe lane area.                                                                                                                                                                                       |           |                 |      |  |  |  |  |  |
| TM1DUM.11               | Need check metal density first before dummy insertion. No additional dummy insertion is needed if Mn density in 25umX25um window with step size 25um is larger than 65%.                                                                                          |           |                 |      |  |  |  |  |  |
| TM1DUM.12               | All dummy pattern need not OPC                                                                                                                                                                                                                                    |           |                 |      |  |  |  |  |  |
| TM1DUM.13               | MARKF, MARKG, MARKS covered areas will be automatically excluded for dummy insertion. For other design specific areas (LOGO, INDMY, MOMDMY covered areas etc.), where designer would not like place dummy automatically, he or she should draw dummy block layer. |           |                 |      |  |  |  |  |  |
| TM1DUM.14               | TM1 dummy metal can not interact with TM1 metal design patterns.                                                                                                                                                                                                  |           |                 |      |  |  |  |  |  |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic   | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|---------------|---------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | .3V Low | Leakage  | 14R      | Rev: 1.9 | 145/223 |      |
|                 |             | and $1.0/1$ . |         | Generic  |          |          |         |      |
|                 |             | Design Rules  | S       |          |          |          |         |      |

| TM1DUM.15  | TM1 dummy pattern insertion is not allowed inside                                                                                                                                                                                                                 |             |     |    |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----|----|
|            | dummy block layers (TM1DUB, DUMBM and NODMF)                                                                                                                                                                                                                      |             |     |    |
|            | For STM1DUM (2X option):                                                                                                                                                                                                                                          |             |     |    |
| STM1DUM.1  | STM1DUM line width                                                                                                                                                                                                                                                |             | 1.6 | um |
| STM1DUM.2  | STM1DUM line length                                                                                                                                                                                                                                               | 1=/4        | 1.6 | um |
| STM1DUM.3  | Vertical space between STM1DUM patterns                                                                                                                                                                                                                           | =           | 0.8 | um |
| STM1DUM.4  | Horizontal space between STM1DUM patterns                                                                                                                                                                                                                         |             | 0.8 | um |
| STM1DUM.5  | Displacement between adjacent STM1DUM lines                                                                                                                                                                                                                       |             | 0.5 | um |
| STM1DUM.6  | Space between dummy pattern and the edge of STM1 dummy block layers (STM1DUB, DUMBM and NODMF)                                                                                                                                                                    | <u>&gt;</u> | 2.0 | um |
| STM1DUM.7  | Space between dummy pattern and the edge of STM1 pattern                                                                                                                                                                                                          | <u>≥</u>    | 2.0 | um |
| STM1DUM.8  | Chip border enclosure of dummy pattern                                                                                                                                                                                                                            | ≥           | 2.0 | um |
| STM1DUM.9  | Space between dummy pattern and MARKF/MARKS                                                                                                                                                                                                                       | ≥           | 2.0 | um |
| STM1DUM.10 | This metal dummy rule also applies to chip area and empty scribe lane area.                                                                                                                                                                                       |             |     |    |
| STM1DUM.11 | Need check metal density first before dummy insertion.<br>No additional dummy insertion is needed if Mn density in 25umX25um window with step size 25um is greater than 65%.                                                                                      |             |     |    |
| STM1DUM.12 | All dummy pattern need not OPC                                                                                                                                                                                                                                    |             |     |    |
| STM1DUM.13 | MARKF, MARKG, MARKS covered areas will be automatically excluded for dummy insertion. For other design specific areas (LOGO, INDMY, MOMDMY covered areas etc.), where designer would not like place dummy automatically, he or she should draw dummy block layer. |             |     |    |
| STM1DUM.14 | STM1 dummy metal can not interact with STM1 metal design patterns.                                                                                                                                                                                                |             |     |    |
| STM1DUM.15 | STM1 dummy pattern insertion is not allowed inside                                                                                                                                                                                                                |             |     |    |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic   | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|---------------|---------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | .3V Low | Leakage  | 14R      | Rev: 1.9 | 146/223 |      |
|                 |             | and 1.0/1.    |         | Generic  |          |          |         |      |
|                 |             | Design Rule   | S       |          |          |          |         |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic         | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-------------|---------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | 5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 147/223 |      |
|                 |             | and 1.0     | /1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Ru   | ıles          |          |          |          |         |      |

### 7.2.32.8 TM1/STM1 Dummy pattern check rules

Please follow SMIC's TM1/STM1 dummy pattern insertion rules for dummy filling. If designers use their own dummy fill patterns or methods, all TM1s patterns (effective circuits plus dummy) must pass SMIC DRC.

SMIC will consider non-SMIC TM1 dummy patterns (data type 1) as main patterns and follow below tables for DRC.

| Rule numbers | Description                                                                                                             |  |  |  |  |  |
|--------------|-------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|              | For TM1 (4X option)                                                                                                     |  |  |  |  |  |
| TM1DUMCK.1   | TM1 dummy patterns must not violate TM1.1, TM1.2a, TM1.2b, TM1.3, TM1.4, TM1.5                                          |  |  |  |  |  |
| TM1DUMCK.2   | Space between TM1 dummy patterns and TM1 main patterns must not violate TM1.2a and TM1.2b.                              |  |  |  |  |  |
| TM1DUMCK.3   | TM1 dummy metal can not interact with TM1 metal design patterns.                                                        |  |  |  |  |  |
| TM1DUMCK.4   | No TM1 dummy patterns are allowed inside MARKG, MARKF and MARKS covered areas                                           |  |  |  |  |  |
|              | For STM1 (2X option)                                                                                                    |  |  |  |  |  |
| STM1DUMCK.1  | STM1 dummy patterns must not violate STM1.1, STM1.2a, STM1.2b, STM1.2c, STM1.2d, STM1.3, STM1.4, STM1.5 and STM1.7.     |  |  |  |  |  |
| STM1DUMCK.2  | Space between STM1 dummy patterns and STM1 main patterns must not violate STM1.2a, STM1.2b STM1.2c, STM1.2d and STM1.7. |  |  |  |  |  |
| STM1DUMCK.3  | STM1 dummy metal can not interact with STM1 metal design patterns.                                                      |  |  |  |  |  |
| STM1DUMCK.4  | No STM1 dummy patterns are allowed inside MARKG, MARKF and MARKS covered areas                                          |  |  |  |  |  |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic    | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------------|----------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low | Leakage  | 14R      | Rev: 1.9 | 148/223 |      |
|                 |             | and 1.0/1    |          | Generic  |          |          |         |      |
|                 |             | Design Rule  | es       |          |          |          |         |      |

### 7.2.32.9 TM2/MTT2/STM2 Dummy pattern insertion rules

| Rule number | Description                                                                                                                                                                                                                                                       | Operation     | Design<br>Value | Unit |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------------|------|
|             | For TM2DUM (4X option TM2 and MMT2 option                                                                                                                                                                                                                         | 1)            |                 |      |
| TM2DUM.1    | TM2DUM line width                                                                                                                                                                                                                                                 | 1 =14,        | 3.5             | um   |
| TM2DUM.2    | TM2DUM line length                                                                                                                                                                                                                                                | 1 - 1         | 3.5             | um   |
| TM2DUM.3    | Vertical space between TM2DUM patterns                                                                                                                                                                                                                            | 11-11         | 3.0             | um   |
| TM2DUM.4    | Horizontal space between TM2DUM patterns                                                                                                                                                                                                                          |               | 3.0             | um   |
| TM2DUM.5    | Displacement between adjacent TM2DUM lines                                                                                                                                                                                                                        | P             | 1.0             | um   |
| TM2DUM.6    | Space between dummy pattern and the edge of TM2 dummy block layers (TM2DUB, DUMBM and NODMF)                                                                                                                                                                      | 2             | 2.0             | um   |
| TM2DUM.7    | Space between dummy pattern and the edge of TM2/MTT2 pattern                                                                                                                                                                                                      | 2             | 2.0             | um   |
| TM2DUM.8    | Chip border enclosure of dummy pattern                                                                                                                                                                                                                            | <u> </u>      | 2.0             | um   |
| TM2DUM.9    | Space between dummy pattern and MARKF/MARKS                                                                                                                                                                                                                       | <u>&gt;</u> 1 | 2.0             | um   |
| TM2DUM.10   | For TM2 (4X option) design, this metal dummy rule also applies to chip area and empty scribe lane area. But if MTT2 is used as TM2, no dummy pattern insertion is allowed on the scribe lane area.                                                                |               |                 |      |
| TM2DUM.11   | Need check metal density first before dummy insertion. No additional dummy insertion is needed if TM2/MTT2 density in 100um X 100um window with step size 100um is greater than 35%.                                                                              |               |                 |      |
| TM2DUM.12   | All dummy pattern need not OPC                                                                                                                                                                                                                                    |               |                 |      |
| TM2DUM.13   | MARKF, MARKG, MARKS covered areas will be automatically excluded for dummy insertion. For other design specific areas (LOGO, INDMY, MOMDMY covered areas etc.), where designer would not like place dummy automatically, he or she should draw dummy block layer. |               |                 |      |
| TM2DUM.14   | TM2 dummy metal can not interact with TM2 metal design patterns.                                                                                                                                                                                                  |               |                 |      |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|---------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 149/223 |      |
|                 |             | and 1.0/1.    | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rule   | :S          |          |          |          |         |      |

| TM2DUM.15  | No TM2/MTT2 dummy pattern insertion is allowed inside DUMBM, NODMF and TM2DUB covered areas.                                                                                                                                                                   |     |     |    |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|----|
|            | For STM2DUM (2X option STM2):                                                                                                                                                                                                                                  |     |     |    |
| STM2DUM.1  | STM2DUM line width                                                                                                                                                                                                                                             |     | 1.6 | um |
| STM2DUM.2  | STM2DUM line length                                                                                                                                                                                                                                            | 1/4 | 1.6 | um |
| STM2DUM.3  | Vertical space between STM2DUM patterns                                                                                                                                                                                                                        |     | 0.8 | um |
| STM2DUM.4  | Horizontal space between STM2DUM patterns                                                                                                                                                                                                                      |     | 0.8 | um |
| STM2DUM.5  | Displacement between adjacent STM2DUM lines                                                                                                                                                                                                                    |     | 0.5 | um |
| STM2DUM.6  | Space between dummy pattern and the edge of STM2 dummy block layers (STM2DUB, DUMBM and NODMF)                                                                                                                                                                 | 2   | 2.0 | um |
| STM2DUM.7  | Space between dummy pattern and the edge of STM2 pattern                                                                                                                                                                                                       | ≥   | 2.0 | um |
| STM2DUM.8  | Chip border enclosure of dummy pattern                                                                                                                                                                                                                         | ≥   | 2.0 | um |
| STM2DUM.9  | Space between dummy pattern and MARKF/MARKS                                                                                                                                                                                                                    | ≥   | 2.0 | um |
| STM2DUM.20 | This metal dummy rule also applies to chip area and empty scribe lane area.                                                                                                                                                                                    |     |     |    |
| STM2DUM.22 | Need check metal density first before dummy insertion. No additional dummy insertion is needed if Mn density in 25umX25um window with step size 25um is greater than 65%.                                                                                      |     |     |    |
| STM2DUM.22 | All dummy pattern need not OPC                                                                                                                                                                                                                                 |     |     |    |
| STM2DUM.23 | MARKF, MARKG/MARKS covered areas will be automatically excluded for dummy filling. For other design specific areas (LOGO, INDMY, MOMDMY covered areas etc.), where designer would not like place dummy automatically, he or she should draw dummy block layer. |     |     |    |
| STM2DUM.24 | STM2 dummy metal can not interact with STM2 metal design patterns.                                                                                                                                                                                             |     |     |    |
| STM2DUM.15 | No STM2 dummy pattern insertion is allowed inside DUMBM, NODMF and STM2DUB covered areas.                                                                                                                                                                      |     |     |    |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic         | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-------------|---------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | 5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 150/223 |      |
|                 |             | and 1.0/    | /1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Ru   | les           |          |          |          |         |      |





The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 151/223 |      |
|                 |             | and 1.0/1    | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rule  | es          |          |          |          |         |      |

### 7.2.32.10 TM2/MTT2/STM2 Dummy pattern check rules

Please follow SMIC's TM2/STM2 dummy pattern insertion rules for dummy filling. SMIC TM2DUM density is designed as ~24.7% for both TM2 and MTT2 application and STM2DUM density is ~44% for 2X STM2. If designers use their own dummy fill patterns or methods, all TM2/STM2s patterns (effective circuits plus dummy) must pass SMIC DRC.

SMIC will consider non-SMIC TM2/STM2 dummy patterns (data type 1) as main patterns and follow below tables for DRC.

| Rule number                                                                                             | Description                                                                                                      |  |  |
|---------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|--|--|
|                                                                                                         | For TM2DUM (for 4X TM2 option)                                                                                   |  |  |
| TM2DUMCK.1                                                                                              | TM2 dummy patterns must not violate TM2.1, TM2.2a, TM2.2b, TM2.3, TM2.4, TM2.5                                   |  |  |
| TM2DUMCK.2                                                                                              | Space between TM2 dummy patterns and TM2 main patterns must not violate TM2.2a and TM2.2b.                       |  |  |
| TM2DUMCK.3                                                                                              | TM2 dummy metal can not interact with TM2 metal design patterns.                                                 |  |  |
| TM2DUMCK.4                                                                                              | No TM2 dummy patterns are allowed inside MARKG, MARKF and MARKS covered areas                                    |  |  |
|                                                                                                         | For TM2DUM (for MTT2 option)                                                                                     |  |  |
| TM2DUMCK.1 TM2 dummy patterns must not violate MTT2.1, MTT2.2a, MTT2.2b, MTT2.5, MTT2.6, MTT2.7, MTT2.8 |                                                                                                                  |  |  |
| TM2DUMCK.2                                                                                              | Space between TM2DUM patterns and MTT2 main patterns must not violate MTT2.2a and MTT2.2b                        |  |  |
| TM2DUMCK.3                                                                                              | TM2DUM metal can not interact with MTT2 metal design patterns.                                                   |  |  |
| TM2DUMCK.4                                                                                              | No TM2DUM patterns are allowed inside MARKG, MARKF and MARKS covered areas                                       |  |  |
|                                                                                                         | For STM2DUM (for 2X STM2 option)                                                                                 |  |  |
| STM2DUMCK.1                                                                                             | STM2 dummy patterns must not violate STM2.1, STM2.2a, STM2.2b, STM2.2c, STM2.2d, STM2.3, STM2.4, STM2.5, STM2.6  |  |  |
| STM2DUMCK.2                                                                                             | Space between STM2 dummy patterns and STM2 main patterns must not violate STM2.2a, STM2.2b, STM2.2c and STM2.2d. |  |  |
| STM2DUMCK.3                                                                                             | STM2 dummy metal can not interact with STM2 metal design patterns.                                               |  |  |
| STM2DUMCK.4                                                                                             | No STM2 dummy patterns are allowed inside MARKG, MARKF and MARKS covered areas                                   |  |  |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic         | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-------------|---------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | 5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 152/223 |      |
|                 |             | and 1.0     | /1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Ru   | ıles          |          |          |          |         |      |

#### 7.2.33 SRAM Rules Description

It is strongly recommended to use SMIC standard SRAM cells. If custom-designed SRAM cells are used, those SRAM cells must be enclosed by the INST layer (60;0). Edges of INST layer must be aligned with the boundary of SRAM cell arrays, which include bit cells, strap cells, edge cells and dummy cells of SRAM. The area covered by INST should follow SRAM rule if these rule is redefined in SRAM rule.

The area covered by INST should follow the general rule also if this rule is not redefined in SRAM rule.

### 7.2.33.1 AA: Active area design rules

Besides the rules listed in below table, SRAM AA follow general rule 7.2.2 except AA.2a, AA.2b, AA.4, AA.5, AA.6, AA.7, AA.8.

| Rules<br>number | Description                                      | Operation | General<br>Rule<br>Value | SRAM<br>Design<br>Value | Unit            |
|-----------------|--------------------------------------------------|-----------|--------------------------|-------------------------|-----------------|
| SRAA.2a         | Channel width for 1.0/1.2V NMOS/PMOS transistors | A         | 0.11                     | 0.085                   | um              |
| SRAA.4          | N+AA enclosed by NW                              | ≥ 2       | 0.12                     | 0.055                   | um              |
| SRAA.5          | Space between NW and N+AA inside PW              | <u> </u>  | 0.15                     | 0.06                    | um              |
| SRAA.6          | P+AA enclosed by NW                              | <u> </u>  | 0.15                     | 0.06                    | um              |
| SRAA.7          | Space between NW and P+AA inside PW              | ≥         | 0.12                     | 0.11                    | um              |
| SRAA.8          | AA area                                          | <u>≥</u>  | 0.038                    | 0.029                   | um <sup>2</sup> |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic        | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-------------|--------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 153/223 |      |
|                 |             | and 1.0/    | 1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rul  | les          |          |          |          |         |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm       | Logic          | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|------------|----------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2. | 5/3.3V Low     | Leakage  | 14R      | Rev: 1.9 | 154/223 |      |
|                 |             | and 1.0    | )/1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design R   | ules           |          |          |          |         |      |

#### 7.2.33.2 VTNH: High Vt NMOS design rules( optional)

VTNH is a drawn layer for Vt implant of high Vt MOS. VTNH is for 1.0/1.2V core high Vt device only.

Besides the rules listed in below table, SRAM VTNH follow general rule 7.2.5 except VTNH.4, VTNH.8.

| Rules<br>number | Description                                                         | Operation | General<br>Rule<br>Value | SRAM<br>Design<br>Value | Unit            |
|-----------------|---------------------------------------------------------------------|-----------|--------------------------|-------------------------|-----------------|
| SRVTNH.4        | VTNH extension outside of NMOS AA along gate poly length direction. | N         | 0.12                     | 0.065                   | um              |
| SRVTNH.8        | VTNH area                                                           | N/        | 0.18                     | 0.11                    | um <sup>2</sup> |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic        | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-------------|--------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 155/223 |      |
|                 |             | and 1.0/    | 1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Ru   | les          |          |          |          |         |      |

#### 7.2.33.3 VTPH: High Vt PMOS design rules (optional)

VTPH is a drawn layer for VT implant of high Vt PMOS. VTPH is for 1.0/1.2V core high Vt device only.

Besides the rules listed in below table, SRAM VTPH follow general rule 7.2.5 except VTPH.4, VTPH.8.

| Rules<br>number | Description                                                         | Operation | General<br>Rule<br>Value | SRAM<br>Design<br>Value | Unit            |
|-----------------|---------------------------------------------------------------------|-----------|--------------------------|-------------------------|-----------------|
| SRVTPH.4        | VTPH extension outside of PMOS AA along gate poly length direction. | (A)       | 0.12                     | 0.065                   | um              |
| SRVTPH.8        | VTPH area                                                           | λI        | 0.18                     | 0.11                    | um <sup>2</sup> |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic    | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|---------------|----------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | 3.3V Low | Leakage  | 14R      | Rev: 1.9 | 156/223 |      |
|                 |             | and 1.0/1     |          | Generic  |          |          |         |      |
|                 |             | Design Rule   | es       |          |          |          |         |      |

### 7.2.33.4 GT: Poly design rules

Besides the rules listed in below table, SRAM GT follow general rule 7.2.11 except GT.1b-1f, GT.3a, GT.3c, GT.3d, GT.4, GT.5, GT.6, GT.9-11.

| Rules<br>number | Description                                                                                                  | Operation                                    | General<br>Rule<br>Value | SRAM<br>Design<br>Value | Unit |
|-----------------|--------------------------------------------------------------------------------------------------------------|----------------------------------------------|--------------------------|-------------------------|------|
| SRGT.3a1        | Space between GTs with the run length >0.12um                                                                | 2                                            | 0.12                     | 0.12                    | um   |
| SRGT.3a2        | Space between GTs with the run length>0.025 and <=0.12um                                                     | N                                            | 0.12                     | 0.107                   | um   |
| SRGT.3a3        | Space between GTs with the run length <=0.025um                                                              | \ <u>&gt;</u>                                | 0.12                     | 0.06                    | um   |
| SRGT.3c         | Space between GTs on the same AA                                                                             | <u>                                     </u> | 0.19                     | 0.12                    | um   |
| SRGT.3d         | Space between poly line end to end                                                                           |                                              | N/A                      | 0.105                   | um   |
| SRGT.4a         | Space between AA and GT on field oxide with the run length>0.04um                                            | 2                                            | 0.05                     | 0.05                    | um   |
| SRGT.4b         | Space between AA and GT on field oxide with the run length<=0.04um                                           | ≥                                            | 0.05                     | 0.032                   | um   |
| SRGT.5a         | Extension of AA outside of GT with the run length >0.15um (not include dummy AA and dummy Poly)              | ≥                                            | 0.115                    | 0.095                   | um   |
| SRGT.5b         | Extension of AA outside of GT with the run length>0.015um and <=0.04um (not include dummy AA and dummy Poly) | 2                                            | 0.115                    | 0.077                   | um   |
| SRGT.5c         | Extension of AA outside of GT with the run length >0.04um and <=0.15um (not include dummy AA and dummy Poly) | ≥                                            | 0.115                    | 0.077                   | um   |
| SRGT.6          | Extension of gate poly end-cap outside of AA (not including dummy AA and dummy poly)                         | 2                                            | 0.14                     | 0.068                   | um   |

#### Note:

- 1. Poly line end to end pattern is excluded to check the rules with "run length".
- 2. Minimum space between GTs on AA is 0.13um, if the chip design is planned for 55nm technology.

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm       | Logic          | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|------------|----------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2. | 5/3.3V Low     | Leakage  | 14R      | Rev: 1.9 | 157/223 | }    |
|                 |             | and 1.0    | )/1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design R   | ules           |          |          |          |         |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic         | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-------------|---------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | 5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 158/223 |      |
|                 |             |             | /1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Ru   | ıles          |          |          |          |         |      |

### 7.2.33.5 SN: N+ S/D implantation design rules

Besides the rules listed in below table, SRAM SN follow general rule 7.2.16 except SN.3, SN.5,SN.6, SN.7, SN.8,

| Rules<br>number | Description                                                                                                                                         | Operation | General<br>Rule<br>Value | SRAM<br>Design<br>Value | Unit |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------------------|-------------------------|------|
| SRSN.3a         | Space between SN and P+ AA inside NW with the run length >0.055um                                                                                   | 2         | 0.10                     | 0.065                   | um   |
| SRSN.3b         | Space between SN and P+ AA inside NW with the run length<=0.055um                                                                                   | 2         | 0.10                     | 0.06                    | um   |
| SRSN.5          | Space between SN and PMOS gate along source/drain direction.                                                                                        | 2         | 0.24                     | 0.219                   | um   |
| SRSN.6          | SN extension outside of NMOS gate along source/drain direction                                                                                      | 2         | 0.24                     | 0.214                   | um   |
| SRSN.7a         | SN extension outside of NMOS AA along gate poly length direction with the run length $>0.055$ um, if the distance to the related poly is $>0.20$ um | <u>≥</u>  | 0.12                     | 0.065                   | um   |
| SRSN.7b         | SN extension outside of NMOS AA along gate poly length direction with the run length <=0.055um, if the distance to the related poly is > 0.20um     | ٨١        | 0.12                     | 0.06                    | um   |
| SRSN.8a         | SN extension outside of NMOS AA along gate poly length direction with the run length >0.055um, if the distance to the related poly is <= 0.20um     | ٨١        | 0.16                     | 0.065                   | um   |
| SRSN.8b         | SN extension outside of NMOS AA along gate poly length direction with the run length <=0.055um, if the distance to the related poly is <= 0.20um    | 2         | 0.16                     | 0.06                    | um   |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm    | Logic            | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|---------|------------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8 | 3/2.5/3.3V Low   | Leakage  | 14R      | Rev: 1.9 | 159/223 |      |
|                 |             | and     | 1.0/1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design  | n Rules          |          |          |          |         |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic    | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|---------------|----------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | 3.3V Low | Leakage  | 14R      | Rev: 1.9 | 160/223 |      |
|                 |             | and 1.0/1     |          | Generic  |          |          |         |      |
|                 |             | Design Rule   | es       |          |          |          |         |      |

### 7.2.33.6 SP: P+ S/D implantation design rules

Besides the rules listed in below table, SRAM SP follow general rule 7.2.17 except SP.3, SP.5, SP.6, SP.7, SP.8, SP.12.

| Rules<br>number | Description                                                                                                                                           | Operation   | General<br>Rule<br>Value | SRAM<br>Design<br>Value | Unit |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------------|-------------------------|------|
| SRSP.3a         | Space between SP and N+ AA inside PW with the run length>0.055um                                                                                      | 2           | 0.10                     | 0.065                   | um   |
| SRSP.3b         | Space between SP and N+ AA inside PW with the run length<=0.055um                                                                                     | A           | 0.10                     | 0.06                    | um   |
| SRSP.5          | Space between SP and NMOS gate along source/drain direction.                                                                                          | 2           | 0.24                     | 0.219                   | um   |
| SRSP.6          | SP extension outside of PMOS gate along source/drain direction.                                                                                       | N           | 0.24                     | 0.214                   | um   |
| SRSP.7a         | SP extension outside of PMOS AA along gate poly length direction with the run length $>0.055\mu m$ , if the distance to the related poly is $>0.20um$ | <u>&gt;</u> | 0.12                     | 0.065                   | um   |
| SRSP.7b         | SP extension outside of PMOS AA along gate poly length direction with the run length <=0.055um, if the distance to the related poly is > $0.20\mu m$  | 2           | 0.12                     | 0.06                    | um   |
| SRSP.8a         | SP extension outside of PMOA AA along gate poly length direction with the run length >0.055um, if the distance to the related poly is <=0.20um        | 2           | 0.16                     | 0.065                   | um   |
| SRSP.8b         | SP extension outside of PMOS AA along gate poly length direction with the run length <=0.055um, if the distance to the related poly is <= 0.20um      | 2           | 0.16                     | 0.06                    | um   |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic        | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-------------|--------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | 5/3.3V Low   | Leakage  | 14R      | Rev: 1.9 | 161/223 |      |
|                 |             | and 1.0/    | 1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Ru   | les          |          |          |          |         |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic       | Salicide | Doc.Rev: | Tech Dev | Page 1  | No.: |
|-----------------|-------------|---------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 162/223 |      |
|                 |             | and 1.0/1     | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rule   | es          |          |          |          |         |      |

### 7.2.33.7 CT: Contact design rules

Besides the rules listed in below table, SRAM CT follow general rule 7.2.19 except CT.2a, CT.4a, CT.4b, CT.5, CT.6, CT.7a, CT.7b, CT.9.

| Rule number               | Description                                                                                 | Operation | General<br>Rule<br>Value | SRAM<br>Design<br>Value | Unit            |
|---------------------------|---------------------------------------------------------------------------------------------|-----------|--------------------------|-------------------------|-----------------|
| SRCT.2a1                  | Space between contacts(runlength>0.02µm)                                                    | 12        | 0.11                     | 0.11                    | um              |
| SRCT.2a2                  | Space between contacts(runlength<=0.02µm)                                                   | 2         | 0.11                     | 0.09                    | um              |
| SRCT.4a                   | Space between poly and contact on AA for 1.0V/1.2V                                          | >_        | 0.05                     | 0.038                   | um              |
| SRCT.5                    | Square CT area enclosed by AA for CT landed on AA                                           | Al        | N/A                      | 87%                     |                 |
| SRCT.6                    | CT enclosure by poly for CT landed on poly (exclude rectangular CT)                         | M         | 0.01                     | 0.00                    | um              |
| SRCT.7                    | M1 enclosure of CT (four directions, exclude rectangular CT)                                | ≥         | N/A                      | 0.00                    | um              |
| SRCT.9                    | Square CT is not allowed to land on gate                                                    |           | N/A                      |                         |                 |
| SRCT.101a <sup>[NC]</sup> | Rectangular CT connect AA and poly, and length is larger than width, which is in INST layer |           |                          |                         |                 |
| SRCT.101b                 | Rectangular CT width                                                                        | ≥         | N/A                      | 0.08                    | um              |
| SRCT.101c                 | Rectangular CT overlap AA area                                                              | ≥         | N/A                      | 0.01                    | um <sup>2</sup> |
| SRCT.101d                 | Rectangular CT overlap poly                                                                 | ≥         | N/A                      | 0.073                   | um              |
| SRCT.101e                 | Rectangular CT overlap poly area                                                            | ≥         | N/A                      | 0.006                   | um <sup>2</sup> |
| SRCT.101f                 | Rectangular CT overlap M1 area                                                              | ≥         | N/A                      | 0.017                   | um <sup>2</sup> |
| SRCT.101g                 | Poly extension outside of rectangular CT                                                    | <u>≥</u>  | N/A                      | -0.008                  | um              |
| SRCT.101h                 | Rectangular CT extension outside of poly (without AA overlap)                               | <u>≤</u>  | N/A                      | 0.02                    | um              |
| SRCT.101i                 | M1 enclosure of rectangular CT                                                              | <u>≥</u>  | N/A                      | -0.032                  | um              |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic        | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------------|--------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 163/223 |      |
|                 |             | and 1.0/     | 1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rul   | es           |          |          |          |         |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm       | Logic          | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|------------|----------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2. | 5/3.3V Low     | Leakage  | 14R      | Rev: 1.9 | 164/223 |      |
|                 |             | and 1.0    | )/1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design R   | ules           |          |          |          |         |      |

### 7.2.33.8 Metal 1 design rules

Besides the rules listed in below table, SRAM M1 should follow general rule 7.2.20 except M1.2a and M1.4.

| Rule<br>Number | Description                                                     | Operation      | General<br>Rule<br>Value | SRAM<br>Design<br>Value | Unit            |
|----------------|-----------------------------------------------------------------|----------------|--------------------------|-------------------------|-----------------|
| SRM1.2a1       | Space between M1s with the run length>0.26um                    | ≥              | 0.09                     | 0.09                    | um              |
| SRM1.2a2       | Space between two M1s with the run length >=0.09um and <=0.26um |                | 0.09                     | 0.08                    | um              |
| SRM1.2a3       | Space between two M1s with the run length <0.09um               | <u>&gt;</u> )/ | 0.09                     | 0.075                   | um              |
| SRM1.4         | M1 area                                                         |                | 0.027                    | 0.019                   | um <sup>2</sup> |
| SRM1.101       | Space between M1 and adjacent CT with run length>0              | <u>&gt;</u>    | N/A                      | 0.082                   | um              |
| SRM1.102       | Space between M1 and adjacent V1 with run length>0.03um         | À              | N/A                      | 0.087                   | um              |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic    | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|---------------|----------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | 3.3V Low | Leakage  | 14R      | Rev: 1.9 | 165/223 |      |
|                 |             | and 1.0/1     |          | Generic  |          |          |         |      |
|                 |             | Design Rule   | es       |          |          |          |         |      |

### 7.2.33.9 Via1 design rules

Besides the rules listed in below table, SRAM V1 should follow general rule 7.2.21 except V1.3a,V1.3b, V1.5a,V1.5b.

| Rule<br>number | Description                           | Operation    | General<br>Rule<br>Value | SRAM<br>Design<br>Value | Unit |
|----------------|---------------------------------------|--------------|--------------------------|-------------------------|------|
| SRV1.3a        | M1 enclosure of V1 ( four directions) | (3)          | N/A                      | 0.00                    | um   |
| SRV1.5a        | M2 enclosure of V1 ( four directions) | <b>⊘</b> ₹// | N/A                      | 0.00                    | um   |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic    | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|---------------|----------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | 3.3V Low | Leakage  | 14R      | Rev: 1.9 | 166/223 |      |
|                 |             | and 1.0/1     |          | Generic  |          |          |         |      |
|                 |             | Design Rule   | es       |          |          |          |         |      |

### 7.2.33.10 M2: Metal2 design rules

Besides the rules listed in below table, SRAM M2 should follow general rule 7.2.22 except Mn.2a, Mn.4.

| Rule<br>number | Description                                                   | Operation | General<br>Rule<br>Value | SRAM<br>Design<br>Value | Unit            |
|----------------|---------------------------------------------------------------|-----------|--------------------------|-------------------------|-----------------|
| SRM2.2a1       | Space between two M2s with the run length >=0.25um            | 2         | 0.10                     | 0.10                    | um              |
| SRM2.2a2       | Space between two M2s with the run length>=0.02um and <0.25um | 2         | 0.10                     | 0.095                   | um              |
| SRM2.2a3       | Space between two M2s with the run length<0.02um              | 17        | 0.10                     | 0.09                    | um              |
| SRM2.4         | M2 area                                                       |           | 0.035                    | 0.03                    | um <sup>2</sup> |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic        | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------------|--------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low     | Leakage  | 14R      | Rev: 1.9 | 167/223 |      |
|                 |             |              | 1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rul   | es           |          |          |          |         |      |

### 7.2.34 Layout guidelines

It's stongly recommended to follow layout guidelines for design. And the guidelines require performing DRC runset, but DRC checking is not gated for them. Pls consult with integration engineers if customer has the problem. SMIC spice model and PDK is based on SMIC design rule guidelines.

#### 7.2.34.1 AA resistor guidelines

RESAA is blocking layer for AA resistor. AA resistor is the overlapped area of AA and RESAA, AA resistor must within RESAA layer.

**Note:**RESAA.n (n=1-7) is for SAB resistor. RESAA.8 is for non-SAB resistor.

| Rules<br>number | Description                                                                                           | Operation | Design<br>Value | Unit |
|-----------------|-------------------------------------------------------------------------------------------------------|-----------|-----------------|------|
| RESAA.1         | Width of AA resistor, and is suggested AA resistor square number(length/width ratio) ≥1 for stable Rs | Al        | 0.4             | um   |
| RESAA.2.        | For AA resistor, make sure the AA be covered by SAB and implanted by SN or SP.                        | M         |                 |      |
| RESAA.3.        | Dummy layer RESAA is drawn to block LDD implant in the resistor area according to LOTA table.         |           |                 |      |
| RESAA.4.        | Dog-bone design at the end of AA resistor for contact pick-up is not suggested.                       |           |                 |      |
| RESAA.5.        | Space between AA resistors area and other implant region                                              | IV        | 0.2             | um   |
| RESAA.6.        | Extension of RESAA outside of AA resistor area                                                        | ≥         | 0.2             | um   |
| RESAA.7.        | AA SAB resistor with SP must be inside NW                                                             |           |                 |      |
| RESAA.8.        | For Non-SAB resistor, two sides of RESAA must be along the CT edge.                                   |           |                 |      |
| RESAA.9         | Space between SAB and CT                                                                              | =         | 0.2             | um   |
| RESAA.10        | SP/SN enclosure of AA resistor                                                                        | ≥         | 0.16            | um   |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm    | Logic            | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|---------|------------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8 | 3/2.5/3.3V Low   | Leakage  | 14R      | Rev: 1.9 | 168/223 |      |
|                 |             | and     | 1.0/1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design  | n Rules          |          |          |          |         |      |

### N+AA SAB resistor (non-salicide resistor)

#### P+AA SAB resistor (non-salicide resistor)



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic         | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-------------|---------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | 5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 169/223 |      |
|                 |             | and 1.0     | /1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Ru   | ıles          |          |          |          |         |      |

#### 7.2.34.2 NW resistor guidelines

RESNW layer is to define the NW resistor area where no other implantation layer except for NW, NW resistors is the overlapped area of NW and RESNW, NW resistor must within RESNW layer.

7.2.34.2.1 NW resistor under AA guidelines

| Rules number | Description Description                                                           | Operation | Design<br>Value | Unit |
|--------------|-----------------------------------------------------------------------------------|-----------|-----------------|------|
| RESNWAA.1    | NW-Resistor width                                                                 | 2         | 1.6             | um   |
| RESNWAA.2    | AA enclosure of NW-Resistor                                                       | 2         | 0.30            | um   |
| RESNWAA.3    | SAB enclosure of AA                                                               | 1         | 0.20            | um   |
| RESNWAA.4    | NW enclosure of CT                                                                | 2         | 0.20            | um   |
| RESNWAA.5    | Enclosure of SAB and related NW                                                   | 2         | 0.20            | um   |
| RESNWAA.6    | RESNW must not overlap with other implant layers(except NW) in the resistor area. | ,         |                 |      |
| RESNWAA.7    | Space between RESNW and silicided CT area                                         | =         | 0.20            | um   |
| RESNWAA.8    | Space between NW of NW resistors and un-related implant region                    | 2         | 0.60            | um   |
| RESNWAA.9    | Extension of RESNW outside of AA                                                  | ≥         | 0.20            | um   |
| RESNWAA.10   | SAB must cover NW resistor except CT area                                         |           |                 |      |
| RESNWAA.11   | Space between RESNW and CT                                                        | =         | 0.4             | um   |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm      | Logic          | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-----------|----------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2 | .5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 170/223 |      |
|                 |             | and 1.    | 0/1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design R  | tules          |          |          |          |         |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic        | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-------------|--------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 171/223 |      |
|                 |             | and 1.0/    | 1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Ru   | les          |          |          |          |         |      |

7.2.34.2.2 NW resistor under STI guidelines

| Rules number | Description                                                                                                         | Operation | Design<br>Value | Unit |
|--------------|---------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------|
| RESNWST.1    | NW-Resistor width                                                                                                   | N         | 1.6             | um   |
| RESNWST.2    | Space between NW resistor and adjacent AA                                                                           | Al        | 0.50            | um   |
| RESNWST.3    | CT enclosed by silicided AA                                                                                         | IV        | 0.20            | um   |
| RESNWST.4    | SN implant area enclosure of silicided AA                                                                           |           | 0.15            | um   |
| RESNWST.5    | NW enclosure of silicided AA area                                                                                   | JV.       | 0.20            | um   |
| RESNWST.6    | Space between RESNW to silicided AA area                                                                            | 7         | 0.00            | um   |
| RESNWST.7    | RESNW(ineract with SN) must not overlap with dummy pattern and other implant layers(except NW) in the resistor area |           |                 |      |
| RESNWST.8    | Extension of RESNW outside of NW                                                                                    | ٨١        | 0.20            | um   |
| RESNWST.9    | No silicide is allowed on NW Resistor except for CT area                                                            |           |                 |      |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm       | Logic          | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|------------|----------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2. | .5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 172/223 | }    |
|                 |             | and 1.0    | 0/1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design R   | ules           |          |          |          |         |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 173/223 |      |
|                 |             |              | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rule  | es          |          |          |          |         |      |

#### 7.2.34.3 Poly resistor layout guidelines

RESP1 is blocking layer for poly resistor. Poly resistor is the overlapped area of poly and RESP1, poly resistor must within RESP1 layer. Suggest to use P-poly resistors where is possible.

| Rules<br>number | Description                                                                                                | Operation | Design Value | Unit |
|-----------------|------------------------------------------------------------------------------------------------------------|-----------|--------------|------|
| RESP1.1         | Width of poly resistor, and is suggested poly resistor square number(length/width ratio) ≥1 for stable Rs. | ΛI        | 0.4          | um   |
| RESP1.2.        | For poly resistor, make sure the poly be covered by SAB and implanted by either SN or SP.                  |           |              |      |
| RESP1.3.        | Dummy layer RESP1 is drawn to block LDD implant in the resistor area according to LOTA table.              |           | 7            |      |
| RESP1.4         | Dog-bone design at the end of poly resistor for contact pick-up is not suggested.                          | 1/1/      |              |      |
| RESP1.5.        | Space between poly resistors and un-related implant region (follow GT.10 rule)                             | ≥         | 0.16         | um   |
| RESP1.6         | Extension of RESP1outside of Poly resistor area                                                            | ≥         | 0.2          | um   |
| RESP1.7         | For Non-SAB Poly resistor, two sides of RESP1 must be along the CT edge.                                   |           |              |      |
| RESP1.8         | Extension of SAB outside of poly resistor area(follow SAB.6 rule)                                          | λl        | 0.2          | um   |
| RESP1.9         | Space between SAB and CT                                                                                   | =         | 0.2          | um   |
| RESP1.10        | Enclosure of SP/SN outside of a Poly resistor area (following GT.9 rule)                                   | 2         | 0.16         | um   |

**Note:**RESP1.n(n=1-6) is for SAB poly resistor, RESP1.7 is for non-SAB poly resistor.

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic         | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-------------|---------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | 5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 174/223 | ;    |
|                 |             |             | /1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Ru   | ıles          |          |          |          |         |      |

#### SAB Resistor (non-silicided)



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic        | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-------------|--------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 175/223 |      |
|                 |             | and 1.0/    | 1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rul  | les          |          |          |          |         |      |

### 7.2.34.4 Poly E-Fuse layout guidelines

| Rules<br>number | Description                                     | Operation | Design Value | Unit   |
|-----------------|-------------------------------------------------|-----------|--------------|--------|
| EFU.1           | E-Fuse Width (perpendicular to current flow)    | =         | 0.06         | um     |
| EFU.2           | E-Fuse Length (parallel to current flow)        | 4         | 0.24         | um     |
| EFU.3           | CT enclosure by poly                            | 1/-1      | 0.05         | um     |
| EFU.4           | Space between two rectangular contacts (RCT)    | 11=11     | 0.16         | um     |
| EFU.5           | Length of RCT (rectangular contacts)            | 137       | 0.30         | um     |
| EFU.6           | Width of RCT (rectangular contacts)             | / -//     | 0.09         | um     |
| EFU.7           | Use 2x2 RCT array for E-Fuse poly contact       | 1/2       |              |        |
| EFU.8           | Angle of poly taper head (degree)               | 1 p=      | 45           | degree |
| EFU.9           | (Purposely blank)                               | 9         |              |        |
| EFU.10          | GTFUSE is used to identify E-Fuse function area |           |              |        |
| EFU.11          | EFUSE is used to identify E-Fuse area           |           |              |        |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 176/223 |      |
|                 |             |              | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rule  | es          |          |          |          |         |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic    | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|---------------|----------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | 3.3V Low | Leakage  | 14R      | Rev: 1.9 | 177/223 |      |
|                 |             | and 1.0/1     |          | Generic  |          |          |         |      |
|                 |             | Design Rule   | es       |          |          |          |         |      |

### 7.2.34.5 HRP (High resistance poly) guidelines

| Rules<br>number        | Description                                                                                                                               | Operation | Design Value | Unit |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------|------|
| HRP.1                  | Width of HRP                                                                                                                              | 2         | 0.21         | um   |
| HRP.2                  | Space between two HRP                                                                                                                     | 2         | 0.21         | um   |
| HRP.3 <sup>[NC]</sup>  | It is strongly suggested that the resistor square number (length/width ratio) $\geq 1$ for precise Rs.                                    |           |              |      |
| HRP.4                  | HRP enclosure of high resistance poly                                                                                                     | Al        | 0.20         | um   |
| HRP.5                  | Space between HRP region and NMOS poly                                                                                                    | ΔI        | 0.16         | um   |
| HRP.6                  | Space between HRP region and PMOS poly                                                                                                    | Al        | 0.16         | um   |
| HRP.7                  | SP overlap with SAB                                                                                                                       | -         | 0.30         | um   |
| HRP.8                  | SAB extension outside of high resistance poly                                                                                             | ٨١        | 0.22         | um   |
| HRP.9                  | Poly width for high resistance poly                                                                                                       | ۸۱        | 2.00         | um   |
| HRP.10                 | Dummy layer "HRPDMY" is marker layer for LVS/ DRC to define high resistance poly resistor region.                                         |           |              |      |
| HRP.11                 | (SN, SP) layers are not allowed in the HRPDMY region (when checking the rule, size down the HRPDMY by 0.3um along the current direction). |           |              |      |
| HRP.12                 | HRPDMY edge should align with SAB edge.                                                                                                   |           |              |      |
| HRP.13 <sup>[NC]</sup> | For contact rule in HRP region, please follow CT main rule.                                                                               |           |              |      |
| HRP.14                 | Space between SAB and CT in HRP region                                                                                                    | =         | 0.2          | um   |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm      | Logic          | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-----------|----------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2 | .5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 178/223 |      |
|                 |             | and 1.    | 0/1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design R  | tules          |          |          |          |         |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 179/223 |      |
|                 |             | and 1.0/1    | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rule  | es          |          |          |          |         |      |

### 7.2.34.6 LDMOS layout guidelines

The asymmetric LDMOS is parasitical device to 2.5V IO; So, LDMOS area must be covered by TG layer and follow 2.5V IO general design rule besides below special LDMOS rule.

Only drain side with field plate for high voltage 5V operation; Gate side with 2.5V operation voltage; Source side connect to ground.

| Rules<br>number       | Description                                                                                                                  | Opera<br>tion | Design<br>Value | Unit |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------|---------------|-----------------|------|
| LD.1a                 | LDMOS gate length                                                                                                            | 2             | 0.48            | um   |
| LD.2                  | Dummy layer STIDMY is required for LDMOS transistor field plate area.  STI width for LDMOS transistor drain side field plate | <i>?</i> ),   | 0.11            | um   |
| LD.3                  | Overlap of NW and LDNMOS gate                                                                                                | =             | 0.20            | um   |
| LD.4                  | Overlap of PW and LDPMOS gate                                                                                                | =             | 0.20            | um   |
| LD.5a                 | Channel width for LDMOS transistors                                                                                          | ≥             | 2               | um   |
| LD.6                  | Space between one LDMOS gate poly to another LDMOS gate poly on source side                                                  | <u>&gt;</u>   | 0.27            | um   |
| LD.7                  | NW or PW extension outside of LDMOS AA along gate poly length direction                                                      | ٨١            | 0.25            | um   |
| LD.8a                 | Space between LDMOS source side AA and pickup AA along source/drain direction                                                | //            | 0.6             | um   |
| LD.8b                 | Space between LDMOS source side AA and pickup AA along gate poly direction                                                   | <u>&gt;</u>   | 0.9             | um   |
| LD.9                  | GT to STI drain side field plate overlap                                                                                     | =             | 0               | um   |
| LD.10                 | LDMOS block layer (LDBK) is used to identify LDMOS function area.  LDBK extension outside of MOSAA                           | ٨١            | 0.4             | um   |
| LD.11                 | STIDMY enclosure LDMOS drain side filed plate                                                                                | =             | 0               | um   |
| LD.12                 | CT to GT space on LDMOS at source side                                                                                       | 2             | 0.11            | um   |
| LD.13 <sup>[NC]</sup> | A LDMOS unit structure has two poly and a common drain. Common source or single poly structure is not suggested.             |               |                 |      |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic         | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-------------|---------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | 5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 180/223 |      |
|                 |             | and 1.0     | /1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Ru   | ıles          |          |          |          |         |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|---------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 181/223 |      |
|                 |             | and 1.0/1     | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rule   | es          |          |          |          |         |      |

#### LDNMOS Platform



### LDPMOS Platform





The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic        | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------------|--------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low     | Leakage  | 14R      | Rev: 1.9 | 182/223 |      |
|                 |             | and 1.0/1    | 1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rul   | es           |          |          |          |         |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic        | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-------------|--------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 183/223 |      |
|                 |             | and 1.0/    | 1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Ru   | les          |          |          |          |         |      |

#### 7.2.34.7 DUP (Device under pad) pad guidelines

| Rules<br>Number       | DESCRIPTION                                                                                                                                                                             |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DUP.1 <sup>[NC]</sup> | Two metal layers (TM and TM-1) are needed between DUP pad and device, where the metal design must be solid.                                                                             |
| DUP.2 <sup>[NC]</sup> | For one top metal process: TV-1 pattern is not allowed under the DUP pad opening area.  For two top metal process: TV1 or STV1 patterns are not allowed under the DUP pad opening area. |
| DUP.3 <sup>[NC]</sup> | TV array must be drawn between TM and TM-1 layer under the DUP pad opening area.                                                                                                        |
| DUP.4 <sup>[NC]</sup> | It's not allowed to add metal slots for TM and TM-1 under the DUP pad opening area.                                                                                                     |

#### **Notes:**

- 1. TM is TM2 or STM2 or MTT2.
- 2. TM-1 is directly underneath TM layer, it can be inter-metal (Mn) or TM1 or STM1.
- 3. TV is TV2 or STV2 or UTV2. TV-1 is directly underneath TV layer, it can be inter-via (Vn) or TV1 or STV1.



Cross section of DUP pad

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm       | Logic          | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|------------|----------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2. | 5/3.3V Low     | Leakage  | 14R      | Rev: 1.9 | 184/223 |      |
|                 |             | and 1.0    | )/1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design R   | ules           |          |          |          |         |      |

#### 7.2.34.8 Seal Ring layout guidelines

Use of the scribe line seal ring to protect test chip is recommended. A completed seal ring structure includes metal guard rings, die corner stress relief patterns and assembly isolation areas.

#### 7.2.34.8.1 SMIC Seal Ring layout dimension

The dimensions given in Figs. 1-5 and in the tables of this section are used by SMIC. The numbers in the table are mask size, which OPC and mask bias operation have taken into consideration.

#### A. Typical structure of metal rings

Continuous metal rings are required on all sides of a chip that is intended for dicing and packaging. A 45 degree bending is expected around every die corner. Multiple stacked via/metal trench patterns are used to suppress crack risk during dicing saw operation in assembly. Refer to Fig.1 and Fig.2 for the schematics. For products having less than 10 metal layers, please skip the metal and via layers those are not used.

### B. Die corner stress relief pattern layout

The seal ring corner layout is recommended to manage local stress at each die corner. The dimension of each segment of the corner layout is given in Fig. 3~4. Same as metal ring parts, there are only AA/SP layers needed under contact layer on die corner stress relief areas.

For those who wish SMIC to apply seal rings for the customers, a separate seal ring corner will be used, since SMIC is not going to change the corner part of customer's original layout. Please refer to Fig. 4.

| Items | Description                                                       | Operation | Design<br>Value | Unit |
|-------|-------------------------------------------------------------------|-----------|-----------------|------|
| SR 1  | Contact slot width                                                | =         | 0.14            | um   |
| SR 2  | V1-V7 slot width                                                  | =         | 0.11            | um   |
| SR 3  | TV1, TV2 slot width (for 4X option)                               | =         | 0.28            | um   |
| SR 4  | Square CT size                                                    | =         | 0.135           | um   |
| SR 5  | Square V1-V7 size                                                 | =         | 0.130           | um   |
| SR 6  | Square TV1, TV2 size (for 4X option)                              | =         | 0.39            | um   |
| SR 7  | Space between square CT along the direction of seal ring          | =         | 0.705           | um   |
| SR 8  | Space between square Vn (n=1~7) along the direction of seal ring  | =         | 0.71            | um   |
| SR 9  | Space between square TVn (n=1~2) along the direction of seal ring | =         | 0.45            | um   |
| SR 10 | Metal width of inner ring                                         | =         | 5.00            | um   |
| SR 11 | Metal width of outer ring                                         | =         | 1.50            | um   |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic   | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|---------------|---------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | .3V Low | Leakage  | 14R      | Rev: 1.9 | 185/223 |      |
|                 |             | and $1.0/1$ . |         | Generic  |          |          |         |      |
|                 |             | Design Rules  | S       |          |          |          |         |      |

| SR 12 | Space between inner and outer metal ring                                                                                                            | =     | 1.50  | um |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|----|
| SR 13 | Space between inner metal ring and layout edge                                                                                                      | =     | 0.00  | um |
| SR 14 | Space between outer metal ring and window edge                                                                                                      | -     | 2.00  | um |
| SR 15 | Passivation slot(RDL via) width                                                                                                                     |       | 2.20  | um |
| SR 16 | Space between passivation slot(RDL via) and layout edge                                                                                             | 1 - 1 | 2.50  | um |
| SR 17 | Al ring (RDL) width                                                                                                                                 | 11=1  | 7.20  | um |
| SR 18 | Space between AL ring (RDL) and layout edge                                                                                                         |       | 0.00  | um |
| SR 19 | (purposely blank)                                                                                                                                   | 111.  | 32    |    |
| SR 20 | (purposely blank)                                                                                                                                   | 14.   |       |    |
| SR 21 | Distance from window edges to the point that inner ring start to bend 45 degree at corners. This rule is for SMIC to apply seal rings for customer. | =     | 28.00 | um |
| SR 22 | Space between square contact and M1 edge in the die corner dummy relief area                                                                        | =     | 0.183 | um |
| SR 23 | Space between square via1~via7 and Mx (x=1~8) metal edge in the die corner dummy relief area                                                        | =     | 0.185 | um |
| SR24  | Space between square TV and TM dummy metal edge in the die corner dummy relief area (for 4X option)                                                 | =     | 0.805 | um |
| SR 25 | Metal width of die corner dummy pattern for M1 to M8                                                                                                | =     | 0.50  | um |
| SR 26 | TM1/TM2 metal width of die corner dummy pattern                                                                                                     | =     | 2.00  | um |
| SR 27 | Space between metal of die corner dummy pattern for M1 to M8                                                                                        | =     | 0.50  | um |
| SR 28 | Space between metal of die corner dummy pattern for TM1/TM2                                                                                         | =     | 2.00  | um |
| SR 29 | Contact distance from each other in die corner dummy area                                                                                           | =     | 0.865 | um |
| SR 30 | Vn (n=1~7) distance from each other in die corner dummy area                                                                                        | =     | 0.87  | um |
| SR 31 | TV1/TV2 (for 4X option) distance from each other in die corner dummy area                                                                           | =     | 0.61  | um |
| SR 32 | Total seal ring width                                                                                                                               | =     | 10.00 | um |
|       |                                                                                                                                                     |       |       |    |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 186/223 |      |
|                 |             | and 1.0/1    | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rule  | es          |          |          |          |         |      |

| SR 33 | Assembly isolation between active AA/GT/METAL/AL RDL | = | 10.00 | um |  |
|-------|------------------------------------------------------|---|-------|----|--|
|       | patterns and internal metal ring edge                |   |       |    |  |

Note: Top via size in the above tables is for TV 4X option, which can be shared with MTT2/UTV2 option. If TV1/2 layout follows top via 2X design rule, TV1/2 slot size in seal ring is fixed at 0.19um, and TV1/2 square hole size is fixed at 0.20um. Other dimensions should be adjusted accordingly.



Fig.1 Cross section schematic of 10 metal seal ring structure

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic        | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-------------|--------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 187/223 |      |
|                 |             | and 1.0/    | 1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rul  | les          |          |          |          |         |      |



(a) For CT, M1~M8, V1~V7



Fig. 2 Schematic top view of the seal ring structure

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm      | Logic          | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-----------|----------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2 | .5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 188/223 |      |
|                 |             | and 1.    | 0/1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design R  | Rules          |          |          |          |         |      |



Fig. 3. Die corner stress relief structure layout (a) for M1 $\sim$ M8, CT, V1 $\sim$ V7 (b) zoom in images for the corner area of (a) (c) design for TV1 $\sim$ 2, TM1 $\sim$ 2

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic        | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-------------|--------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 189/223 |      |
|                 |             | and 1.0/    | 1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rul  | les          |          |          |          |         |      |





Fig.5 MARKS covered seal ring area

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| TD-LO65-DR-2001 1.2/1.8/2.5/3.3V Low Leakage 14R Rev: 1     | Dev Page   | No.: |
|-------------------------------------------------------------|------------|------|
| 11D-LO03-DR-2001 1.2/1.6/2.5/3.5 V LOW Leakage 14K   Rev. 1 | 1.9 190/22 | 3    |
| and 1.0/1.8/2.5/3.3V Generic<br>Design Rules                |            |      |

Table 3 Layout Coordinate of Seal ring structure

"C" represents no PR areas and "D" represents PR covered areas.

| Layer     | GDS No. | Data<br>type | Assemble<br>Isolation Tone | Starting<br>Coordinate | Ending<br>Coordinate | Size (um) | Pattern Tone |
|-----------|---------|--------------|----------------------------|------------------------|----------------------|-----------|--------------|
| DNW       | 19      | 0            | D D                        | 0                      | 10                   | 10        | D            |
| AA        | 10      | 0            | C                          | 0                      | 8                    | 8         | D            |
| PW        | 20      | 0            | D                          | 0                      | 10                   | 10        | D            |
| VTNH      | 47      | 0            | D                          | 0                      | 10                   | 10        | D            |
| PWH       | 105     | 0            | D                          | 0                      | 10                   | 10        | D            |
| PWHT      | 109     | 0            | D                          | 0                      | 10                   | 10        | D            |
| NW        | 14      | 0            | D                          | 0                      | 10                   | 10        | D            |
| NWH       | 106     | 0            | D                          | 10                     | 10                   | 10        | D            |
| NWHT      | 110     | 0            | D                          | 0                      | 10                   | 10        | D            |
| NC        | 21      | 0            | D                          | 0                      | 10                   | 10        | D            |
| PC        | 16      | 0            | D                          | 0                      | 10                   | 10        | D            |
| VTPH      | 46      | 0            | D                          | 0                      | 10                   | 10        | D            |
| DG        | 29      | 0            |                            | 0                      | 10                   | 10        | С            |
| GT        | 30      | 0            | C                          | 0                      | 10                   | 10        | C            |
| NLL       | 35      | 0            | D                          | 0                      | 10                   | 10        | D            |
| PLL       | 38      | 0            | D                          | 0                      | 10                   | 10        | D            |
| PLH       | 37      | 0            | D                          | 0                      | 10                   | 10        | D            |
| NLH       | 36      | 0            | D                          | 0                      | 10                   | 10        | D            |
| SN        | 40      | 0            | D                          | 0                      | 10                   | 10        | D            |
| LVN       | 219     | 0            | D                          | 0                      | 10                   | 10        | D            |
| LVP       | 218     | 0            | D                          | 0                      | 10                   | 10        | D            |
| TG        | 125     | 0            | D                          | 0                      | 10                   | 10        | D            |
| PLHT      | 115     | 0            | D                          | 0                      | 10                   | 10        | D            |
| NLHT      | 114     | 0            | D                          | 0                      | 10                   | 10        | D            |
| SP        | 43      | 0            | D                          | 0                      | 8                    | 8         | С            |
| ESD1      | 41      | 0            | D                          | 0                      | 10                   | 10        | D            |
| SAB       | 48      | 0            | D                          | 0                      | 10                   | 10        | D            |
| CT (slot) | 50      | 0            | D                          | 0.705                  | 0.845                | 0.14      | С            |
| CT        | 50      | 0            | D                          | 1.283                  | 1.418                | 0.135     | С            |
| CT        | 50      | 0            | D                          | 1.843                  | 1.978                | 0.135     | С            |
| CT (slot) | 50      | 0            | D                          | 2.415                  | 2.555                | 0.14      | С            |
| CT        | 50      | 0            | D                          | 2.993                  | 3.128                | 0.135     | С            |
| CT        | 50      | 0            | D                          | 3.553                  | 3.688                | 0.135     | С            |
| CT (slot) | 50      | 0            | D                          | 4.125                  | 4.265                | 0.14      | С            |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:<br>TD-LO65- |      | oc. Title: | 65nm Log<br>1.2/1.8/2.5/3.3V |       | cide Doc.Rev: | Tech Dev<br>Rev: 1.9 | Page No. 191/223 |
|-----------------------|------|------------|------------------------------|-------|---------------|----------------------|------------------|
| 12 2000               | 2001 |            | and 1.0/1.8/2.5              |       | •             | 10 1. 1.             | 1917223          |
|                       |      |            | Design Rules                 |       |               |                      |                  |
| CT (slot)             | 50   | 0          | D                            | 7.175 | 7.315         | 0.14                 | С                |
| Metal 1               | 61   | 0          | D                            | 0     | 5             | 5                    | С                |
| Metal 1               | 61   | 0          | D                            | 6.5   | 8             | 1.5                  | С                |
| Via 1 (slot)          | 70   | 0          | D                            | 0.735 | 0.845         | 0.11                 | С                |
| Via 1                 | 70   | 0          | D                            | 1.285 | 1.415         | 0.13                 | С                |
| Via 1                 | 70   | 0          | D                            | 1.845 | 1.975         | 0.13                 | C                |
| Via 1 (slot)          | 70   | 0          | D                            | 2.445 | 2.555         | 0.11                 | C                |
| Via 1                 | 70   | 0          | D                            | 2.995 | 3.125         | 0.13                 | C                |
| Via 1                 | 70   | 0          | D                            | 3.555 | 3.685         | 0.13                 | C                |
| Via 1 (slot)          | 70   | 0          | D                            | 4.155 | 4.265         | 0.11                 | С                |
| Via 1 (slot)          | 70   | 0          | D                            | 7.205 | 7.315         | 0.11                 | С                |
| Metal 2               | 62   | 0          | D                            | 0     | 5             | 5                    | С                |
| Metal 2               | 62   | 0          | D                            | 6.5   | 8             | 1.5                  | С                |
| Via 2 (slot)          | 71   | 0          | D C                          | 0.735 | 0.845         | 0.11                 | С                |
| Via 2                 | 71   | 0          | D                            | 1.285 | 1.415         | 0.13                 | С                |
| Via 2                 | 71   | 0          | D                            | 1.845 | 1.975         | 0.13                 | С                |
| Via 2 (slot)          | 71   | 0          |                              | 2.445 | 2.555         | 0.11                 | С                |
| Via 2                 | 71   | 0          | D                            | 2.995 | 3.125         | 0.13                 | С                |
| Via 2                 | 71   | 0          | D                            | 3.555 | 3.685         | 0.13                 | С                |
| Via 2 (slot)          | 71   | 0          | D                            | 4.155 | 4.265         | 0.11                 | С                |
| Via 2 (slot)          | 71   | 0          | D                            | 7.205 | 7.315         | 0.11                 | С                |
| Metal 3               | 63   | 0          | D                            | 0     | 5             | 5                    | С                |
| Metal 3               | 63   | 0          | D                            | 6.5   | 8             | 1.5                  | С                |
| Via 3 (slot)          | 72   | 0          | D                            | 0.735 | 0.845         | 0.11                 | С                |
| Via 3                 | 72   | 0          | D                            | 1.285 | 1.415         | 0.13                 | С                |
| Via 3                 | 72   | 0          | D                            | 1.845 | 1.975         | 0.13                 | C                |
| Via 3 (slot)          | 72   | 0          | D                            | 2.445 | 2.555         | 0.11                 | C                |
| Via 3                 | 72   | 0          | D                            | 2.995 | 3.125         | 0.13                 | С                |
| Via 3                 | 72   | 0          | D                            | 3.555 | 3.685         | 0.13                 | C                |
| Via 3 (slot)          | 72   | 0          | D                            | 4.155 | 4.265         | 0.11                 | С                |
| Via 3 (slot)          | 72   | 0          | D                            | 7.205 | 7.315         | 0.11                 | С                |
| Metal 4               | 64   | 0          | D                            | 0     | 5             | 5                    | С                |
| Metal 4               | 64   | 0          | D                            | 6.5   | 8             | 1.5                  | С                |
| Via 4 (slot)          | 73   | 0          | D                            | 0.735 | 0.845         | 0.11                 | С                |
| Via 4                 | 73   | 0          | D                            | 1.285 | 1.415         | 0.13                 | C                |
| Via 4                 | 73   | 0          | D                            | 1.845 | 1.975         | 0.13                 | C                |
| Via 4 (slot)          | 73   | 0          | D                            | 2.445 | 2.555         | 0.11                 | C                |
| Via 4                 | 73   | 0          | D                            | 2.995 | 3.125         | 0.13                 | С                |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:<br>TD-LO65- |     | oc. Title: | 65nm Log<br>1.2/1.8/2.5/3.3V    | Low Leal   | _     | Tech Dev<br>Rev: 1.9 | Page No. 192/223 |
|-----------------------|-----|------------|---------------------------------|------------|-------|----------------------|------------------|
|                       |     |            | and 1.0/1.8/2.:<br>Design Rules | 5/3.3V Gen | eric  |                      |                  |
| Via 4                 | 73  | 0          | D                               | 3.555      | 3.685 | 0.13                 | C                |
| Via 4 (slot)          | 73  | 0          | D                               | 4.155      | 4.265 | 0.11                 | С                |
| Via 4 (slot)          | 73  | 0          | D                               | 7.205      | 7.315 | 0.11                 | С                |
| Metal 5               | 65  | 0          | D                               | 0          | 5     | 5                    | С                |
| Metal 5               | 65  | 0          | D                               | 6.5        | 8     | 1.5                  | С                |
| Via 5 (slot)          | 74  | 0          | D                               | 0.735      | 0.845 | 0.11                 | С                |
| Via 5                 | 74  | 0          | D                               | 1.285      | 1.415 | 0.13                 | C                |
| Via 5                 | 74  | 0          | D                               | 1.845      | 1.975 | 0.13                 | C                |
| Via 5 (slot)          | 74  | 0          | D                               | 2.445      | 2.555 | 0.11                 | C                |
| Via 5                 | 74  | 0          | D                               | 2.995      | 3.125 | 0.13                 | С                |
| Via 5                 | 74  | 0          | D                               | 3.555      | 3.685 | 0.13                 | С                |
| Via 5 (slot)          | 74  | 0          | D                               | 4.155      | 4.265 | 0.11                 | С                |
| Via 5 (slot)          | 74  | 0          | D                               | 7.205      | 7.315 | 0.11                 | С                |
| Metal 6               | 66  | 0          | D P                             | 0          | 5     | 5                    | С                |
| Metal 6               | 66  | 0          | D                               | 6.5        | 8     | 1.5                  | С                |
| Via 6 (slot)          | 75  | 0          | D                               | 0.735      | 0.845 | 0.11                 | С                |
| Via 6                 | 75  | 0          | P\D.                            | 1.285      | 1.415 | 0.13                 | С                |
| Via 6                 | 75  | 0          | D                               | 1.845      | 1.975 | 0.13                 | С                |
| Via 6 (slot)          | 75  | 0          | D                               | 2.445      | 2.555 | 0.11                 | С                |
| Via 6                 | 75  | 0          | D                               | 2.995      | 3.125 | 0.13                 | С                |
| Via 6                 | 75  | 0          | D                               | 3.555      | 3.685 | 0.13                 | С                |
| Via 6 (slot)          | 75  | 0          | D                               | 4.155      | 4.265 | 0.11                 | С                |
| Via 6 (slot)          | 75  | 0          | D                               | 7.205      | 7.315 | 0.11                 | С                |
| Metal 7               | 67  | 0          | D                               | 0          | 5     | 5                    | С                |
| Metal 7               | 67  | 0          | D                               | 6.5        | 8     | 1.5                  | С                |
| Via 7 (slot)          | 76  | 0          | D                               | 0.735      | 0.845 | 0.11                 | С                |
| Via 7                 | 76  | 0          | D                               | 1.285      | 1.415 | 0.13                 | С                |
| Via 7                 | 76  | 0          | D                               | 1.845      | 1.975 | 0.13                 | С                |
| Via 7 (slot)          | 76  | 0          | D                               | 2.445      | 2.555 | 0.11                 | С                |
| Via 7                 | 76  | 0          | D                               | 2.995      | 3.125 | 0.13                 | С                |
| Via 7                 | 76  | 0          | D                               | 3.555      | 3.685 | 0.13                 | С                |
| Via 7 (slot)          | 76  | 0          | D                               | 4.155      | 4.265 | 0.11                 | С                |
| Via 7 (slot)          | 76  | 0          | D                               | 7.205      | 7.315 | 0.11                 | С                |
| Metal 8               | 68  | 0          | D                               | 0          | 5     | 5                    | С                |
| Metal 8               | 68  | 0          | D                               | 6.5        | 8     | 1.5                  | С                |
| TV1 (slot)            | 121 | 0          | D                               | 0.595      | 0.875 | 0.28                 | С                |
| TV1                   | 121 | 0          | D                               | 1.44       | 1.83  | 0.39                 | С                |
| TV1 (slot)            | 121 | 0          | D                               | 2.305      | 2.585 | 0.28                 | С                |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:<br>TD-LO65- |     |     | 65nm Log<br>1.2/1.8/2.5/3.3V<br>and 1.0/1.8/2.5<br>Design Rules | Low Leaka | ige 14R | Tech Dev<br>Rev: 1.9 | Page No. 193/223 |
|-----------------------|-----|-----|-----------------------------------------------------------------|-----------|---------|----------------------|------------------|
| TV1                   | 121 | 0   | D                                                               | 3.15      | 3.54    | 0.39                 | С                |
| TV1 (slot)            | 121 | 0   | D                                                               | 4.015     | 4.295   | 0.28                 | С                |
| TV1 (slot)            | 121 | 0   | D                                                               | 7.065     | 7.345   | 0.28                 | С                |
| TM1                   | 120 | 0   | D                                                               | 0         | 5       | 5                    | С                |
| TM1                   | 120 | 0   | D                                                               | 6.5       | 8       | 1.5                  | С                |
| TV2 (slot)            | 123 | 0   | D                                                               | 0.595     | 0.875   | 0.28                 | C                |
| TV2                   | 123 | 0   | D                                                               | 1.44      | 1.83    | 0.39                 | C                |
| TV2 (slot)            | 123 | 0   | D                                                               | 2.305     | 2.585   | 0.28                 | C                |
| TV2                   | 123 | 0   | D                                                               | 3.15      | 3.54    | 0.39                 | C                |
| TV2 (slot)            | 123 | 0   | D                                                               | 4.015     | 4.295   | 0.28                 | C                |
| TV2 (slot)            | 123 | 0   | D                                                               | 7.065     | 7.345   | 0.28                 | C                |
| TM2                   | 122 | 0   | D                                                               | 0         | 5       | 5                    | C                |
| TM2                   | 122 | 0   | D                                                               | 6.5       | 8       | 1.5                  | С                |
| BCB1(PA1 slot)        | 165 | 0   | D                                                               | 2.5       | 4.7     | 2.2                  | С                |
| RDL                   | 166 | 0   | C                                                               | 0         | 7.2     | 7.2                  | D                |
| BCB2<br>(RDLPA2)      | 167 | 0   | P                                                               | 0         | 10      | 10                   | D                |
| MARKS                 | 189 | 151 | NA                                                              | -10       | 10      | 20                   | NA               |
| NODMF                 | 180 | 0   | NA                                                              | -10       | 10      | 20                   | NA               |

### 7.2.34.8.2 SMIC Seal Ring check rules

SMIC maskshop can help to add seal ring structure upon customer's request. If customers draw seal ring by themselves and combine it with main chip, the seal ring layout should not violate general design rules except special notices.

| Rule No. | Description                                        | Operation | Design<br>Value | Unit |
|----------|----------------------------------------------------|-----------|-----------------|------|
| SRCK.1   | Fixed CT slot width                                | П         | 0.09            | um   |
| SRCK.2   | Fixed Vn slot width (n=1~7)                        | II        | 0.09            | um   |
| SRCK.3   | TVn(n=1~2) slot width (for 4X option and UTV2)     | <u> </u>  | 0.25            | um   |
| SKCK.5   | 1 vii(ii=1~2) slot width (for 4A option and 01 v2) | <u> </u>  | 0.36            | um   |
| SRCK.4   | STVn(n=1~2) slot width (for 2X option)             | <u> </u>  | 0.19            | um   |
| SKCK.4   | 51 VII(II=1~2) Slot wittii (101 2A option)         | <u> </u>  | 0.20            | um   |
| SRCK.5   | Space between two contact slots                    | <u> </u>  | 1.20            | um   |
| SRCK.6   | Space between two Vn (n=1~7) slots                 | 2         | 1.20            | um   |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic   | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|---------------|---------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | .3V Low | Leakage  | 14R      | Rev: 1.9 | 194/223 |      |
|                 |             | and 1.0/1.    |         | Generic  |          |          |         |      |
|                 |             | Design Rules  | S       |          |          |          |         |      |

|                         |                                                                                                                                                                                                                          | I           |       |    |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------|----|
| SRCK.7                  | Space between two TVn/STVn/UTV2 (n=1~2) slots                                                                                                                                                                            | ≥           | 1.20  | um |
| SRCK.8                  | Space between square contact and contact slot                                                                                                                                                                            | $\geq$      | 0.40  | um |
| SRCK.9                  | Space between square Vn and Vn (n=1~7)slot                                                                                                                                                                               | <u>&gt;</u> | 0.40  | um |
| SRCK.10                 | Space between square TVn (STVn/UTV2) and TVn (STVn/UTV2) slot(n=1~2)                                                                                                                                                     | 2           | 0.38  | um |
| SRCK.11                 | M1 enclosure of V1 (both square via and slot patterns) in MARKS covered areas                                                                                                                                            |             | 0.09  | um |
| SRCK.12                 | Mn enclosure of Vn (both square via and slot patterns) in MARKS covered areas (n=2~7)                                                                                                                                    |             | 0.09  | um |
| SRCK.13                 | Mn+1 enclosure of Vn (both square via and slot patterns) in MARKS covered areas (n=2~7)                                                                                                                                  | ≥           | 0.09  | um |
| SRCK.14                 | TM1/TM2 (STM1/STM2/MTT2) enclosure of TV1/TV2 (STV1/STV2/UTV2, both square via and slot patterns) in MARKS covered areas                                                                                                 | <u>≥</u>    | 0.09  | um |
| SRCK.15                 | Mn enclosure of TV1/TV2 (or STV1/STV2/UTV2, both square via and slot patterns) in MARKS covered areas.  ( Mn is the metal layer underneath of TV1/TV2/STV1/STV2/UTV2.)                                                   | 2           | 0.09  | um |
| SRCK.16 <sup>[NC]</sup> | Seal ring areas (including metal rings, die corner stress relief areas and assembly isolation areas) should be covered by MARKS layer for DRC and dummy automatic filling blockage (refer to Fig.5)                      |             |       |    |
| SRCK.17                 | Assembly isolation between active AA/GT/METAL/AL RDL patterns and internal metal ring edge                                                                                                                               | ≥           | 10.00 | um |
| SRCK.18                 | No patterns (AA/GT/METAL/RDL) are allowed inside assembly isolation areas                                                                                                                                                |             |       |    |
| SRCK.19                 | No AA/GT/Metal dummy patterns are allowed inside MARKS covered areas.                                                                                                                                                    |             |       |    |
| SRCK.20                 | Designers should refer to the seal ring layout (Fig. 1), which should include AA, CT, Mn(n=1~8), TM1(STM1), TM2(STM2/MTT2), Vn(n=1~7), TV1/STV1, TV2/STV2, to provide a low resistance path to ground for surge currents |             |       |    |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic   | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|---------------|---------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | .3V Low | Leakage  | 14R      | Rev: 1.9 | 195/223 |      |
|                 |             | and 1.0/1.    |         | Generic  |          |          |         |      |
|                 |             | Design Rule   | S       |          |          |          |         |      |

| SRCK.21* | Passivation slot width ("RDL via" is recommended as drawn layer) in MARKS covered areas | 2 | 2.00 | um |
|----------|-----------------------------------------------------------------------------------------|---|------|----|
| SRCK.22* | Al pattern (AL RDL) enclosure of passivation slot (RDL via) in MARKS covered areas      | X | 1.00 | um |
| SRCK.23* | TM2(STM2/MTT2) enclosure of passivation slot (RDL via) in MARKS covered areas           | 2 | 0.50 | um |

#### Notes:

- 1. \* The numbers are different from general rules, which can only be used in MARKS covered areas.
- 2. Contact, via and TV/UTV2/STV slots are not permitted for main chip design except MARKS/MARKG covered areas. (CT/via patterns, with the width/length ratio larger than 3, should be taken as Contact/via slots.)

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic    | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------------|----------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low | Leakage  | 14R      | Rev: 1.9 | 196/223 |      |
|                 |             | and 1.0/1    |          | Generic  |          |          |         |      |
|                 |             | Design Rule  | 28       |          |          |          |         |      |

### 7.2.34.9 Guard ring layout guidelines

Guard ring (which can be identified by MARKG marking layer) is used to protect inside circuits from damage, which should follow the rules as below.

| Rule<br>Number | DESCRIPTION                                                                                                                                             | Operatio<br>n | Design<br>Value | Unit |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------------|------|
| GR.1           | Fixed CT slot width in guard ring                                                                                                                       | 1-1           | 0.09            | um   |
| GR.2           | Fixed Vn slot width in guard ring (n=1~7)                                                                                                               |               | 0.09            | um   |
| GR.3a          | TVn(n=1~2) slot (for 4X option and UTV option) width in guard ring                                                                                      |               | 0.25            | um   |
|                | 11/11/20                                                                                                                                                | <u> </u>      |                 | um   |
| GR.3b          | STVn(n=1~2) slot (for 2X option) width in guard ring                                                                                                    | <u>≥</u>      | 0.19            | um   |
| GR.4           | Space between contact slots in guard ring                                                                                                               | <u> </u>      | 1.20            | um   |
| GR.5           | Space between via slots in guard ring                                                                                                                   | ≥             | 1.20            | um   |
| GR.6           | Space between TVn/STVn (n=1~2) slots in guard ring                                                                                                      | ≥             | 1.20            | um   |
| GR.7           | Space between square contact and contact slot in guard ring                                                                                             | ≥             | 0.40            | um   |
| GR.8           | Space between square Vn and Vn slot in guard ring (n=1~7)                                                                                               | ≥             | 0.40            | um   |
| GR.9           | Space between square TVn/STVn/UTV2 and TVn/STVn/UTV2 slot in guard ring                                                                                 | ≥             | 0.38            | um   |
| GR.10          | M1 enclosure of V1 (both square via and slot patterns) in guard ring                                                                                    | <u>&gt;</u>   | 0.09            | um   |
| GR.11          | Mn enclosure of Vn (both square via and slot patterns) in guard ring (n=2~7)                                                                            | ≥             | 0.09            | um   |
| GR.12          | Mn+1 enclosure of Vn (both square via and slot patterns) in guard ring (n=2~7)                                                                          | ≥             | 0.09            | um   |
| GR.13          | TM1/TM2 (or STM1/STM2/MTT2) enclosure of TV1/TV2 (or STV1/STV2/UTV2) (both square via and slot patterns) in guard ring                                  | <u>&gt;</u> 1 | 0.09            | um   |
| GR.14          | Mn enclosure of TV1/TV2 (STV1/STV2/UTV2) (both square via and slot patterns) in guard ring (Mn is the metal layer underneath of TV1/TV2/STV1/STV2/UTV2) | 2             | 0.09            | um   |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic      | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|---------------|------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | .3V Low    | Leakage  | 14R      | Rev: 1.9 | 197/223 |      |
|                 |             | and 1.0/1.    | 8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rule   | S          |          |          |          |         |      |

| GR.15 <sup>[NC]</sup> | Guard ring areas (including metal rings, and isolation areas from active areas) should be covered by MARKG layer for DRC and dummy automatic filling blockage |          |      |    |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|----|
| GR.16                 | Isolation between active AA/GT/METAL/AL patterns and internal metal ring edge                                                                                 | 1        | 1.00 | um |
| GR.17                 | No dummy patterns (AA/GT/METAL/RDL) are allowed inside isolation areas                                                                                        | 14       |      | 9  |
| GR.18*                | Passivation slot width ("RDL via" is recommended as drawn layer) in guard ring                                                                                | \\       | 2.00 | um |
| GR.19*                | Al pattern (RDL) enclosure of passivation slot (RDL via) by in guard ring                                                                                     | 2)       | 1.00 | um |
| GR.20*                | TM2/STM2/MTT2 enclosure of passivation slot (RDL via) in guard ring                                                                                           | <u> </u> | 0.50 | um |

#### Notes:

- 1. \* The numbers are different from main rules, and only applied for MARKG covered areas.
- 2. Contact, via and TV/UTV2/STV slots are not permitted for main chip design except MARKS/MARKG covered areas. (CT/via patterns, with the width/length ratio larger than 3, should be taken as Contact/via slots.)

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic         | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-------------|---------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | 5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 198/223 |      |
|                 |             | and 1.0     | /1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Ru   | ıles          |          |          |          |         |      |

#### 7.2.34.10 Al fuse guidelines

AL laser fuse consists of AL fuse element that is blown by laser (7.2.34.10.1), via that connect AL fuse elements to the circuits (7.2.34.10.2), guard ring(7.2.34.9) that surrounds the AL fuse array, and a fuse window which defines an area etched into passivation 2 where AL fuse array reside (7.2.34.10.3). Only AL14.5K option can be used for AL-fuse application. Al 28K option is not allowed for this purpose.

7.2.34.10.1 Al fuse element rule (to use RDL as drawing layer)

| Rule No.              | DESCRIPTION                                                                                                                        | Operation | Design<br>Value | Unit |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------|
| ALF.1                 | AL fuse element width                                                                                                              | <u> </u>  | 0.80            | um   |
| ALF.2                 | AL fuse element length                                                                                                             | N         | 4.00            | um   |
| ALF.3                 | Space between AL fuse elements                                                                                                     |           | 4.00            | um   |
| ALF.4                 | Space between fuse edge and p-well edge                                                                                            | 2         | 8.00            | um   |
| ALF.5                 | AL fuse must be connected to GT through stacked via/contact                                                                        | P         |                 |      |
| ALF.6 <sup>[NC]</sup> | MARKF layer is needed for Fuse DRC check and automatic dummy filling blockage. The recommended size is same as the guard ring edge |           |                 |      |
| ALF.7                 | No AA/Poly/Metal dummy patterns are allowed in Fuse area covered by MARKF                                                          |           |                 |      |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 199/223 |      |
|                 |             | and 1.0/1    | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rul   | es          |          |          |          |         |      |

#### 7.2.34.10.2 Stack via/CT connection to Al fuse

Stacked via/contact structures are needed to connect AL fuse elements to the circuits, which should follow below table. "RDL via" layer is used as drawing layer for vias that connect TM2/STM2 and AL fuse elements.

| Rule No. | DESCRIPTION                                                          | Operation | Design<br>Value | Unit |
|----------|----------------------------------------------------------------------|-----------|-----------------|------|
| SV.1     | CT enclosure by GT                                                   | <u> </u>  | 0.145           | um   |
| SV.2     | CT enclosure by M1                                                   | 1/2/      | 0.145           | um   |
| SV.3     | Vn enclosure by Mn or Mn+1 for stacked via (n=1~8)                   | ≥         | 0.145           | um   |
| SV.4     | TV1/TV2 (STV1/STV2) enclosure by TM1/TM2 (STM1/STM2) for stacked via |           | 0.10            | um   |
| SV.5     | TV1/STV1 enclosure by Mn for stack via                               | 2         | 0.10            | um   |
| SV.6     | RDL via enclosure by TM2/STM2 for stack via                          | <u>≥</u>  | 0.60            | um   |
| SV.7     | RDL via enclosure by RDL for stacked via                             | <u> </u>  | 0.60            | um   |
| SV.8     | RDL via width and length                                             | ≥         | 1.50            | um   |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 200/223 |      |
|                 |             |              | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rul   | es          |          |          |          |         |      |



### 7.2.34.10.3 Fuse window design rules

"Fuse" layer is recommended as drawing layer for Fuse window definition.

| Rules<br>number | Description                              | Operation | Design<br>Value | Unit |
|-----------------|------------------------------------------|-----------|-----------------|------|
| Fuse.1          | Fuse window width                        | ≥         | 5.00            | um   |
| Fuse.2          | Fuse window length                       | ≥         | 20.00           | um   |
| Fuse.3          | Space between fuse window and guard ring | ≥         | 1.50            | um   |
| Fuse.4          | Space between fuse edge and fuse window  | ≥         | 3.50            | um   |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic       | Salicide | Doc.Rev: | Tech Dev | Page 1  | No.: |
|-----------------|-------------|---------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 201/223 |      |
|                 |             | and 1.0/1     | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rule   | es          |          |          |          |         |      |

### 7.2.34.11 Fuse repairing alignment mark guidelines

| Items                   | DESCRIPTION                                                                                                                                                       | Operation    | Design<br>Value | Unit |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------------|------|
| Mark.1                  | L mark minimum width                                                                                                                                              | <u> </u>     | 10.00           | um   |
| Mark.2                  | L mark maximum width                                                                                                                                              | ≤            | 20.00           | um   |
| Mark.3 <sup>[NC]</sup>  | L mark minimum length                                                                                                                                             |              | 30.00           | um   |
| Mark.4                  | L mark maximum length                                                                                                                                             | <u> </u>   ≤ | 50.00           | um   |
| Mark.5                  | Space between L mark and FUSE window                                                                                                                              | N≥           | 10.00           | um   |
| Mark.6                  | Space between FUSE window and guard ring                                                                                                                          | <u> </u>     | 1.50            | um   |
| Mark.7 <sup>[NC]</sup>  | Space between guard ring and chip edge                                                                                                                            | 2            | 7.00            | um   |
| Mark.8 <sup>[NC]</sup>  | L mark should be on each corner of a chip                                                                                                                         | 1/2          |                 |      |
| Mark.9 <sup>[NC]</sup>  | L mark metal layer is fuse metal (RDL layer is recommended as drawing layer if Al fuse is used.)                                                                  | 9            |                 |      |
| Mark.10 <sup>[NC]</sup> | LOGO layer is needed for Lmark area definition, the recommended size is same as guard ring edge                                                                   |              |                 |      |
| Mark.11 <sup>[NC]</sup> | Guard ring rule refer to 7.2.34.9                                                                                                                                 |              |                 |      |
| Mark.12 <sup>[NC]</sup> | No AA/ploy/metal dummy patterns are allowed in "L mark" area. Please use "dummy block" layer for this area. The dummy block layer size is same as guard ring edge |              |                 |      |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic         | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-------------|---------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | 5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 202/223 |      |
|                 |             | and 1.0/    | /1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Ru   | les           |          |          |          |         |      |



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|---------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 203/223 |      |
|                 |             | and 1.0/1.    | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rule   | S           |          |          |          |         |      |

### 7.2.34.12 Logo layout guidelines<sup>[NC]</sup>

Logo patterns include company logo, numbers, mask names and other similar labels. Minimum fix-sized squares are recommended for logo pattern formation at contact/via layers. CT and via polygons are not allowed for logo formation. Dummy block layers are recommended to be drawn around logo areas if designer does not hope to have automatic dummy insertion on those areas.

### 7.2.34.13 Metal slot rules guidelines<sup>[NC]</sup>

All metal layer slot insertion must follow these rules except top metal bonding area. Consult SMIC process integration for risk assessment if device layout needs design rule violation waiver.

The metal slots must be placed for wide metal lines greater than maximum width allowed at each layer. Top metal bondpads can be waived.

| Items | Descriptions                                                                             | Operati<br>on | Design<br>Value | Unit |
|-------|------------------------------------------------------------------------------------------|---------------|-----------------|------|
| SL.1  | Slot width                                                                               | <u> </u>      | 1               | um   |
| SL.2  | Slot length                                                                              | >             | 0.8             | um   |
| SL.3  | Space between two parallel open slots                                                    | <u> </u>      | 5.0             | um   |
| SL.4  | Space between two open slots in a coaxial line                                           | <             | 2.0             | um   |
| SL.5  | Distance between any open slot to the metal edge                                         | >             | 2.0             | um   |
| SL.6  | Distance between open slot edge and contact or vias                                      | >1            | 0.5             | um   |
| SL.7  | The length of the slot should be parallel to current flow direction at this layer        |               |                 |      |
| SL.8  | Slot density of wide metal                                                               | <u> </u>      | 10%             |      |
| SL.9  | Metal slots should be drawn with the GDS No. of corresponding metal layers (61;0, 62;0). |               |                 |      |

Notes: uniform slot pattern is recommended. Please try to avoid irregular pattern to slot metal.



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm       | Logic          | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|------------|----------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2. | 5/3.3V Low     | Leakage  | 14R      | Rev: 1.9 | 204/223 |      |
|                 |             | and 1.0    | )/1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design R   | ules           |          |          |          |         |      |

#### 7.2.35 Current Density Rule

#### 7.2.35.1 Current density rule for non-salicide poly resistor

The table below listed Jmax: DC current allowed per µm of poly line at 110°C

| non salicide resistor         | Operation | Jmax (DC) | Unit  |
|-------------------------------|-----------|-----------|-------|
| N+ non-salicide Poly resistor | <u>≤</u>  | 0.3       | mA/um |
| P+ non-salicide Poly resistor | <u>≤</u>  | 0.3       | mA/um |

Note: Non-salicide poly current density is not sensitive to temperature.

#### 7.2.35.2 Current density rule for Cu metal

The table below listed Jmax:DC current allowed per μm of metal line at 110°C

| Mx layer     | Operation  | Jmax (DC) | Unit  |
|--------------|------------|-----------|-------|
| M1           | <u>≤</u>   | 1.6       | mA/um |
| M2           | <u>≤</u>   | 1.9       | mA/um |
| M3           | 1/7        | 1.9       | mA/um |
| M4           | <u> </u>   | 1.9       | mA/um |
| M5           | <u> </u> ≤ | 1.9       | mA/um |
| M6           | ≤          | 1.9       | mA/um |
| M7           | <u> </u>   | 1.9       | mA/um |
| M8           | ≤          | 1.9       | mA/um |
| TM1(4X TM)   | <u>≤</u>   | 8.1       | mA/um |
| STM1(2X TM)  | <u>≤</u>   | 2.8       | mA/um |
| TM2 (4X TM)  | <u>≤</u>   | 8.1       | mA/um |
| STM2 (2X TM) | <u>≤</u>   | 2.8       | mA/um |
| TM2 for MTT2 | <u>≤</u>   | 27        | mA/um |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic        | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-------------|--------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 205/223 |      |
|                 |             | and 1.0/    | 1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Ru   | les          |          |          |          |         |      |

#### 7.2.35.3 Current density rule (DC) for contact/via

The table below listed Jmax: DC current allowed per contact or via at  $110^{\circ}$ C. UTV2 will share the same current density rule as 4X TV2.

| Contact or Via layers  | Operation   | Jmax (DC) | Unit     |
|------------------------|-------------|-----------|----------|
| Contact                | <u>≤</u>    | 0.3       | mA/Count |
| Via1                   | <u>≤</u>    | 0.16      | mA/Count |
| Via2                   | <u>≤</u>    | 0.16      | mA/Count |
| Via3                   | <u>≤</u>    | 0.16      | mA/Count |
| Via4                   | <u>≤</u>    | 0.16      | mA/Count |
| Via5                   | <u>≤</u>    | 0.16      | mA/Count |
| Via6                   | <u>≤</u>    | 0.16      | mA/Count |
| Via7                   | <b>≤</b> p/ | 0.16      | mA/Count |
| TV1 (for 4X TV1)       | 1           | 3.2       | mA/Count |
| STV1 (for 2X STV1)     |             | 0.99      | mA/Count |
| TV2(for 4X TV2 or UTV) |             | 3.2       | mA/Count |
| STV2(for 2X STV2)      |             | 0.99      | mA/Count |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 206/223 |      |
|                 |             |              | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rul   | es          |          |          |          |         |      |

### 7.2.35.4 Current density rule (DC) for stacked contact/via

The table below listed Jmax:DC current allowed per stacked contact or via at  $110^{\circ}$ C. UTV2 will share the same current density rule as 4X TV2.

| Stacked Via layers                                                     | Operation   | Jmax(DC) | Unit     |
|------------------------------------------------------------------------|-------------|----------|----------|
| Stacked V1/V2                                                          | <u>≤</u>    | 0.16     | mA/Count |
| Stacked V1/V2/V3                                                       | <u> </u>    | 0.16     | mA/Count |
| Stacked V1/V2/V3/V4                                                    | _≤          | 0.16     | mA/Count |
| Stacked V1/V2/V3/V4/V5                                                 | \≤          | 0.16     | mA/Count |
| Stacked V1/V2/V3/V4/V5/V6                                              | ×           | 0.16     | mA/Count |
| Stacked V1/V2/V3/V4/V5/V6/V7                                           | <u>&lt;</u> | 0.16     | mA/Count |
| Stacked V1/V2/V3/V4/V5/V6/V7/TV1 or V1/V2/V3/V4/V5/V6/V7/STV1          |             | 0.16     | mA/Count |
| Stacked V1/V2/V3/V4/V5/V6/V7/TV1/TV2 or V1/V2/V3/V4/V5/V6/V7/STV1/STV2 | 13          | 0.16     | mA/Count |
| Stacked V2/V3                                                          | <u>≤</u>    | 0.16     | mA/Count |
| Stacked V2/V3/V4                                                       | <u> </u>    | 0.16     | mA/Count |
| Stacked V2/V3/V4/V5                                                    | <u>≤</u>    | 0.16     | mA/Count |
| Stacked V2/V3/V4/V5/V6                                                 | <u> </u>    | 0.16     | mA/Count |
| Stacked V2/V3/V4/V5/V6/V7                                              | <u> </u>    | 0.16     | mA/Count |
| Stacked V2/V3/V4/V5/V6/V7/TV1 or V2/V3/V4/V5/V6/V7/STV1                | \           | 0.16     | mA/Count |
| Stacked V2/V3/V4/V5/V6/V7/TV1/TV2 or V2/V3/V4/V5/V6/V7/STV1/STV2       | <           | 0.16     | mA/Count |
| Stacked V3/V4                                                          | <u>≤</u>    | 0.16     | mA/Count |
| Stacked V3/V4/V5                                                       | <u> </u>    | 0.16     | mA/Count |
| Stacked V3/V4/V5/V6                                                    | <u> </u>    | 0.16     | mA/Count |
| Stacked V3/V4/V5/V6/V7                                                 | <u> </u>    | 0.16     | mA/Count |
| Stacked V3/V4/V5/V6/V7/TV1 or                                          | <u>≤</u>    | 0.16     | mA/Count |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|---------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 207/223 |      |
|                 |             | and 1.0/1.    | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rule   | S           |          |          |          |         |      |

| V3/V4/V5/V6/V7/STV1                                        |          |      |          |
|------------------------------------------------------------|----------|------|----------|
| Stacked V3/V4/V5/V6/V7/TV1/TV2 or V3/V4/V5/V6/V7/STV1/STV2 | <u> </u> | 0.16 | mA/Count |
| Stacked V4/V5                                              | <u> </u> | 0.16 | mA/Count |
| Stacked V4/V5/V6                                           | <u> </u> | 0.16 | mA/Count |
| Stacked V4/V5/V6/V7                                        | ≤        | 0.16 | mA/Count |
| Stacked V4/V5/V6/V7 /TV1 or V4/V5/V6/V7 /STV1              |          | 0.16 | mA/Count |
| Stacked V4/V5/V6/V7 /TV1/TV2 or V4/V5/V6/V7 /STV1/STV2     | X        | 0.16 | mA/Count |
| Stacked V5/V6 at 110°C                                     | K        | 0.16 | mA/Count |
| Stacked V5/V6/V7 at 110°C                                  | <u>\</u> | 0.16 | mA/Count |
| Stacked V5/V6/V7/TV1 or V5/V6/V7/STV1                      | ≤        | 0.16 | mA/Count |
| Stacked V5/V6/V7/TV1/TV2 or V5/V6/V7/STV1/STV2             | CIN      | 0.16 | mA/Count |
| Stacked V6/V7                                              | <u>≤</u> | 0.16 | mA/Count |
| Stacked V6/V7/TV1 or V6/V7/STV1                            | <u> </u> | 0.16 | mA/Count |
| Stacked V6/V7/TV1/TV2 or V6/V7/STV1/STV2                   | <u> </u> | 0.16 | mA/Count |
| Stacked V7/TV1 or V7/STV1                                  | <u> </u> | 0.16 | mA/Count |
| Stacked V7/TV1/TV2 or V7/STV1/STV2                         | <u> </u> | 0.16 | mA/Count |
| Stacked TV1/TV2                                            | <u> </u> | 3.2  | mA/Count |
| Stacked STV1/STV2                                          | <u>≤</u> | 0.99 | mA/Count |
| Stacked STV1/TV2                                           | <u>≤</u> | 0.99 | mA/Count |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic         | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-------------|---------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | 5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 208/223 |      |
|                 |             |             | /1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Ru   | ıles          |          |          |          |         |      |

#### 7.2.35.5 Maximum DC current under different temperatures for Cu metal and via/contact:

The below table includes Jmax: DC current under different temperature for metal and via/contact:

| 70°C: 8.54 x (corresponding value under 110°C)   | 2   |
|--------------------------------------------------|-----|
| 85°C: 5.20 x (corresponding value under 110°C)   | 1// |
| 100°C: 2.14 x (corresponding value under 110°C)  | 4/1 |
| 125°C: 0.547 x (corresponding value under 110°C) |     |

#### 7.2.35.6 Current density rules (DC) for RDL and RDL Via

Below table lists Jmax: DC current of RDL (both 14.5K and 28K options) per um and RDL via per via number at  $110^{\circ}$ C.

| RDL/RDL via      | Operation | Jmax (DC) | Unit     |
|------------------|-----------|-----------|----------|
| RDL (14.5K)      | <u>≤</u>  | 2.74      | mA/um    |
| RDL (28K)        |           | 5.2       | mA/um    |
| RDL via(3umX3um) | 7         | 8         | mA/Count |

Below table lists maximum DC current under different temperature for RDL (both 14.5K and 28K options) and RDL via.

| 70°C: 3.4 x (corresponding value under 110°C)   |  |
|-------------------------------------------------|--|
| 85°C: 2.1 x (corresponding value under 110°C)   |  |
| 100°C: 1.3 x (corresponding value under 110°C)  |  |
| 125°C: 0.67 x (corresponding value under 110°C) |  |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic         | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-------------|---------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | 5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 209/223 |      |
|                 |             | and 1.0     | /1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Ru   | ıles          |          |          |          |         |      |

### 7.2.35.6 Current density rule (AC) for Cu metal layers

The below table lists the maximum Irms allowed for each of the metal lines of 1P8M (2TM)at 110°C. If designer would like to use M7 and M8, please refer to M6 layer.

W (in µm): the width of the metal line

 $\Delta T$  (°C): the temperature rise due to Joule heating

| Mx layer        | Operation | Jmax(AC)                    | Unit |
|-----------------|-----------|-----------------------------|------|
| M1              | <u>≤</u>  | SQRT[ΔT*(11.69*w^2+22.79*w] | mA   |
| M2              | <u>≤</u>  | SQRT[ΔT*(5.63*w^2+5.79*w]   | mA   |
| M3              | <u>≤</u>  | SQRT[ΔT*(3.94*w^2+8.10*w]   | mA   |
| M4              | ≤         | SQRT[ΔT*(3.01*w^2+4.04*w]   | mA   |
| M5              | ≤         | SQRT[ΔT*(2.39*w^2+6.25*w]   | mA   |
| M6              | ≤         | SQRT[ΔT*(1.86*w^2+6.60*w]   | mA   |
| TM1(for 4X TM)  | _≤        | SQRT[ΔT*(4.95*w^2+37.79*w]  | mA   |
| TM2 (for 4X TM) |           | SQRT[ΔT*(4.44*w^2+25.34*w]  | mA   |
| TM2 (for MTT2)  |           | SQRT[ΔT*(7.71*w^2+113.53*w] | mA   |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 210/223 |      |
|                 |             |              | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rul   | es          |          |          |          |         |      |

#### 7.2.36 SMIC DFM rules

#### Introduction:

Notice that not every design rule has its DFM rule. Also note that there are DFM rules standing out on their own and do not pair with any design rules

This document has DFM rules based on silicon data. We have used the following methods to generate the rules:

- (1) Characterization of dimension rules based on SMIC's utilities that generate shapes, contours, and patterns that match silicon process variations of our fabs;
- (2) Device performance variability analysis based on the results in (1);
- (3) Reliability variability analysis based on the results in (1);
- (4) Timing analysis including signal integrity based on the results in (1).

We have also put the DFM rules in different priority levels. Higher priority indicates higher risk of manufacturability and yield damages when the rule is not obeyed. The "DFM Rules Description" section states how to execute DFM rule checking according to the priority levels.

SMIC recommends that all of the DFM rules in this section are followed. If designers decide to follow the recommendation and run DRC checks on the DFM rules, they should follow the Priority 1 rules requirements.

| Rule No. | Enhanced Rule Description                                            | Prior<br>ity | Affected             | DFM Rule (um)                                                         | Design<br>Rule (um) | Design<br>Rule<br>Number |
|----------|----------------------------------------------------------------------|--------------|----------------------|-----------------------------------------------------------------------|---------------------|--------------------------|
| DFM1a    | Space between L-shape AA to GT in the same MOS (channel width>=0.16) |              | device               | ≥0.07                                                                 | 0.05                | GT.4                     |
| DFM1b    | Space between L-shape AA to GT in the same MOS (channel width<0.16)  | 1            | device               | >=0.1                                                                 | 0.05                | GT.4                     |
| DFM2a    | Space between L-shape GT to AA in the same MOS(channel width>=0.16)  | 1            | device               | ≥0.07                                                                 | 0.05                | GT.4                     |
| DFM2b    | Space between L-shape GT to AA in the same MOS (channel width<0.16)  | 1            | device               | >=0.1                                                                 | 0.05                | GT.4                     |
| DFM3     | (Purposely blank)                                                    |              |                      |                                                                       |                     |                          |
| DFM4     | Via (Vn, TV1) insertion,<br>n=1~7                                    | 1            | Process, reliability | Insert one Vn if single Vn and (Wn>=5Wn+1, or Wn+1>=5Wn) at enclosure | N/A                 | N/A                      |
| DFM5     | Maximum length of parallel metal (Mn n=1~7) lines with               | 1            | Signal<br>integrity  | 25                                                                    | N/A                 | N/A                      |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic        | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------------|--------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low     | Leakage  | 14R      | Rev: 1.9 | 211/223 |      |
|                 |             | and 1.0/1    | 1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rul   | es           |          |          |          |         |      |

|       | metal (Mn, n=1~7) lines with minimum spacing                                                |   | integrity       |                                    |                    |        |
|-------|---------------------------------------------------------------------------------------------|---|-----------------|------------------------------------|--------------------|--------|
|       | Designer can waive the violations if design passes sign-off-level signal integrity check.   |   |                 |                                    |                    |        |
| DFM6  | Single CT enclosure by M1                                                                   | 2 | process         | ≥0.005                             | 0                  | CT.7a  |
| DFM7  | (Purposely blank)                                                                           |   |                 | UII                                |                    |        |
| DFM8  | (Purposely blank)                                                                           |   | 1               | U(I)(I)                            | Ph                 |        |
| DFM9  | Single Vn enclosure by Mn n = 2,3,4,5,6,7                                                   | 2 | process         | ≥0.025                             | 0.005              | Vn.3a  |
| DFM10 | Mn line-end extension outside of Vn n = 1,2,3,4,5,6,7                                       | 2 | process         | ≥0.04                              | 0.03               | Vn.3b  |
| DFM11 | Single Vn enclosure by Mn+1<br>n = 1,2,3,4,5,6,7                                            | 2 | process         | ≥0.025                             | 0.005              | Vn.5a  |
| DFM12 | Mn+1 line-end extension outside of Vn n = 1,2,3,4,5,6,7                                     | 2 | process         | ≥0.03                              | 0.02               | Vn.5b  |
| DFM13 | Mn, TM1 jog/notch size<br>n=1~8                                                             | 2 | Process,<br>OPC | Notch size>=min width of the layer | N/A                | N/A    |
| DFM14 | (Purposely blank)                                                                           |   |                 |                                    |                    |        |
| DFM15 | See below attached picture                                                                  | 2 |                 |                                    |                    |        |
| DFM16 | (Purposely blank)                                                                           |   |                 |                                    |                    |        |
| DFM17 | (Purposely blank)                                                                           |   |                 |                                    |                    |        |
| DFM18 | See below attached picture                                                                  | 2 |                 |                                    |                    |        |
| DFM19 | Local AA density (including dummy): Density check window size 200um*200um, step size: 100um | 1 | Process         | Min 30%<br>Max 70%                 | Min 23%<br>Max 75% | AA.10a |
| DFM20 | Local GT density (including dummy): Density check window                                    | 1 | Process         | Min 15%                            | Min 7%             | GT.7a  |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm       | Logic          | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|------------|----------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2. | 5/3.3V Low     | Leakage  | 14R      | Rev: 1.9 | 212/223 |      |
|                 |             | and 1.0    | )/1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design R   | ules           |          |          |          |         |      |

|        | size 200um*200um, step size 100um                                                                                |   |         | Max 65% | Max 70% |       |
|--------|------------------------------------------------------------------------------------------------------------------|---|---------|---------|---------|-------|
| DFM.21 | For parallel long NW (length > 50um), must make NW width larger than 1.07um or NW to NW space larger than 1.07um | 1 | Process | ≥1.07   | N/A     | N/A   |
| DFM22  | (purposely blank)                                                                                                |   |         | 9/1     |         |       |
| DFM23  | Space between 1.0/1.2V NWs at different nets                                                                     | 2 | Device  | 1.0     | 0.47    | NW.4  |
| DFM24  | Space between 1.0/1.2V NW and 1.8/2.5/3.3V NW at different nets                                                  | 2 | Device  | 1.2     | 0.72    | NW.6  |
| DFM25  | Space between 1.8/2.5/3.3V NWs at different nets.                                                                | 2 | Device  | 1.2     | 0.72    | NW.7  |
| DFM26a | Channel width for 1.0/1.2V<br>NMOS/PMOS transistors                                                              | 2 | Device  | 0.12    | 0.11    | AA.2a |
| DFM26b | Channel width for 1.8/2.5/3.3V<br>NMOS/PMOS transistors                                                          | 2 | Device  | 0.4     | 0.21    | AA.2b |
| DFM27a | Space between AAs that are on the same well                                                                      | 2 | Device  | 0.11    | 0.1     | AA.3a |
| DFM27b | Space between AAs with one or both AA width greater than 0.15um that are on the same well                        | 2 | Device  | 0.13    | 0.11    | AA.3b |
| DFM28  | N+AA enclosure by NW                                                                                             | 2 | Device  | 0.16    | 0.12    | AA.4  |
| DFM29  | Space between NW and N+AA                                                                                        | 2 | Device  | 0.16    | 0.15    | AA.5  |
| DFM30  | P+AA enclosure by NW                                                                                             | 2 | Device  | 0.16    | 0.15    | AA.6  |
| DFM31  | Space between NW to P+AA inside PW                                                                               | 2 | Device  | 0.16    | 0.12    | AA.7  |
| DFM32  | AA area (in um²)                                                                                                 | 2 | Process | 0.054   | 0.038   | AA.8  |
| DFM33  | NW width                                                                                                         | 2 | Process | 0.47    | 0. 36   | NW.1  |
| DFM34  | Space between 1.0/1.2V NWs at same potential                                                                     | 2 | Device  | 0.47    | 0. 36   | NW.3  |
| DFM35  | Space between 1.0/1.2V NWs at                                                                                    | 2 | Device  | 1       | 0.47    | NW.4  |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|---------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 213/223 |      |
|                 |             | and 1.0/1.    | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rule   | S           |          |          |          |         |      |

|        | different potential.                                                                                   |   |         |                                         |              |         |
|--------|--------------------------------------------------------------------------------------------------------|---|---------|-----------------------------------------|--------------|---------|
| DFM36  | Space between 1.0/1.2V NW and 1.8/2.5/3.3V NW                                                          | 2 | Device  | 1.2                                     | 0.72         | NW.6    |
| DFM37  | Space between 1.8/2.5/3.3V NWs                                                                         | 2 | Device  | 1.2                                     | 0.72         | NW.7    |
| DFM38  | NW area (um²)                                                                                          | 2 | Process | 1.2                                     | 0.3          | NW.8    |
| DFM39  | PSUB width                                                                                             | 2 | Process | 0.47                                    | 0.36         | PSUB.1  |
| DFM40a | 2.5V (or overdrive to 3.3V)<br>NMOS channel length                                                     | 2 | Device  | 1.2                                     |              | PSUB.3c |
| DFM40b | 3.3V NMOS channel length                                                                               | 2 | Device  | 3////////////////////////////////////// | 1.2          | PSUB.3d |
| DFM41  | Space between PSUBs with same potential                                                                | 2 | Device  | 0.47                                    | 0.36         | PSUB.4  |
| DFM42  | MOS AA enclosure by PSUB                                                                               | 2 | Device  | =0.26                                   | 0.26 (fixed) | PSUB.5  |
| DFM43  | Extension of native NMOS poly gate outside of AA                                                       | 2 | Device  | 0.35                                    | 0.31         | PSUB.8  |
| DFM44  | VTNH extension outside of MOS<br>AA along gate poly length<br>direction.                               | 2 | Process | 0.16                                    | 0.12         | VTNH.4  |
| DFM45  | Space between VTNH and MOS<br>AA of other device along other<br>device's gate poly length<br>direction | 2 | Device  | 0.16                                    | 0.12         | VTNH.5  |
| DFM46  | VTNH area                                                                                              | 2 | Process | 0.27                                    | 0.18         | VTNH.8  |
| DFM47  | VTPH extension outside of MOS AA along gate poly length direction.                                     | 2 | Process | 0.16                                    | 0.12         | VTPH.4  |
| DFM48  | Space between VTPH and MOS<br>AA of other device along other<br>device's gate poly length<br>direction | 2 | Device  | 0.16                                    | 0.12         | VTPH.5  |
| DFM49  | VTPH area                                                                                              | 2 | Process | 0.27                                    | 0.18         | VTPH.8  |
| DFM50  | LVN extension outside of MOS<br>AA along gate poly length<br>direction.                                | 2 | Process | 0.16                                    | 0.12         | LVN.4   |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|---------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 214/223 |      |
|                 |             | and 1.0/1.    | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rule   | S           |          |          |          |         |      |

| DFM51  | Space between LVN and MOS<br>AA of other device along other<br>device's gate poly length<br>direction | 2 | Device  | 0.16              | 0.12  | LVN.5        |
|--------|-------------------------------------------------------------------------------------------------------|---|---------|-------------------|-------|--------------|
| DFM52  | LVN area                                                                                              | 2 | Process | 0.27              | 0.18  | LVN.8        |
| DFM53  | Space between DG and MOS AA                                                                           | 2 | Device  | 0.27              | 0.25  | DG.5         |
| DFM54  | Space between DG and transistor gate poly (1.2/2.5/3.3) along source/drain direction.                 | 2 | Device  | 0.27              | 0.24  | DG.6         |
| DFM55  | (purpose blank)                                                                                       |   | 2       | 11/11/11          |       |              |
| DFM56  | Space between TG and MOS AA                                                                           | 2 | Device  | 0.27              | 0.25  | TG.5         |
| DFM57  | Space between TG and 1.2/1.8V transistor gate poly along source/drain direction.                      | 2 | Device  | 0.27              | 0.24  | TG.6         |
| DFM58  | (purpose blank)                                                                                       |   |         | 7                 |       |              |
|        |                                                                                                       |   | 1115    | G: 0.13, Recm 0.2 |       |              |
| DFM59  | Space between GTs                                                                                     | 2 | Device  | G1: CD>0.09, 0.15 | 0.12  | GT.3a        |
|        | ALL IN                                                                                                | 1 | 69.     | H: IO=0.25        |       |              |
| DFM60  | Space between AA and GT on                                                                            | 2 | Process | K: 0.1            | 0.05  | GT.4         |
|        | field oxide                                                                                           |   | 1100055 | for w<0.15 xtor   | 0.02  | <b>G1.</b> 1 |
| DFM61  | Extension of AA outside of GT(not include dummy AA and                                                | 2 | Process | P: 0.115          | 0.115 | GT.5         |
| DIVIOI | dummy Poly)                                                                                           | 2 | Trocess | recom 0.18        | 0.113 | G1.5         |
| DFM62  | Min. GT island area                                                                                   | 2 | Process | 0.042             | 0.038 | GT.13        |
| DFM63  | LDMOS gate length                                                                                     | 2 | Device  | 0.48              | 0.48  | LD.1a        |
| DFM64  | STI width for LDMOS transistor drain side field plate                                                 | 2 | Device  | 0.11              | 0.11  | LD.2         |
| DFM65  | Overlap of NW and LDNMOS gate                                                                         | 2 | Device  | 0.2               | 0.2   | LD.3         |
| DFM66  | Overlap of PW and LDPMOS gate                                                                         | 2 | Device  | 0.2               | 0.2   | LD.4         |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic   | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|---------------|---------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | .3V Low | Leakage  | 14R      | Rev: 1.9 | 215/223 |      |
|                 |             | and 1.0/1.    |         | Generic  |          |          |         |      |
|                 |             | Design Rules  | S       |          |          |          |         |      |

| DFM67 | GT to STI drain side field plate overlap                                                                                             | 2 | Device  | 0     | 0    | LD.9  |
|-------|--------------------------------------------------------------------------------------------------------------------------------------|---|---------|-------|------|-------|
| DFM68 | Dummy layer STIDMY is<br>required for LDMOS transistor<br>field plate area; STIDMY<br>enclosure LDMOS drain side<br>filed plate      | 2 | Process | 0     | 0    | LD.11 |
| DFM69 | Space between SN and P+ AA inside NW                                                                                                 | 2 | Device  | 0.13  | 0.1  | SN.3  |
| DFM70 | SN extension outside of Poly gate for NMOS along source/drain direction.                                                             | 2 | Device  | 0.32  | 0.24 | SN.6  |
| DFM71 | Space between SN and poly gate for PMOS along source/drain direction.                                                                | 2 | Device  | 0.32  | 0.24 | SN.5  |
| DFM72 | SN extension outside of NMOS<br>AA along gate poly length<br>direction, if the distance to the<br>related poly is larger than 0.20um | 2 | Process | 0.13  | 0.12 | SN.7  |
| DFM73 | SN and AA overlap                                                                                                                    | 2 | Device  | 0.13  | 0.09 | SN.10 |
| DFM74 | SN area (um²)                                                                                                                        | 2 | Process | 0.122 | 0.1  | SN.11 |
| DFM75 | Space between SP and N+ AA inside P well                                                                                             | 2 | Device  | 0.13  | 0.1  | SP.3  |
| DFM76 | Space between SP and N-channel poly gate along source/drain direction.                                                               | 2 | Device  | 0.32  | 0.24 | SP.5  |
| DFM77 | SP extension outside of PMOS poly gate along source/drain direction                                                                  | 2 | Device  | 0.32  | 0.24 | SP.6  |
| DFM78 | SP extension outside of PMOS AA along gate poly length direction, if the distance to the related poly is larger than 0.20µm          | 2 | Process | 0.13  | 0.12 | SP.7  |
| DFM79 | SP and AA overlap                                                                                                                    | 2 | Device  | 0.13  | 0.09 | SP.10 |
| DFM80 | SP area (um²)                                                                                                                        | 2 | Process | 0.122 | 0.1  | SP.11 |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic   | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|---------------|---------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | .3V Low | Leakage  | 14R      | Rev: 1.9 | 216/223 |      |
|                 |             | and 1.0/1.    |         | Generic  |          |          |         |      |
|                 |             | Design Rules  | S       |          |          |          |         |      |

| DFM81  | SAB width                                                                                                                                                            | 2 | Process | 0.43           | 0.4   | SAB.1  |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---------|----------------|-------|--------|
| DFM82  | Space between SABs                                                                                                                                                   | 2 | Process | 0.43           | 0.4   | SAB.2  |
| DFM83  | Extension of related AA outside of SAB                                                                                                                               | 2 | Process | 0.22           | 0.2   | SAB.3  |
| DFM84  | Space between SAB and AA                                                                                                                                             | 2 | Device  | 0.22           | 0.2   | SAB.4  |
| DFM85  | Space between SAB and GT on AA                                                                                                                                       | 2 | Device  | 0.38           | 0.36  | SAB.5  |
| DFM86  | Extension of SAB outside of poly on field oxide                                                                                                                      | 2 | Process | 0.22           | 0.2   | SAB.6  |
| DFM87  | Space between SAB and CT                                                                                                                                             | 2 | Device  | 0.22           | 0.2   | SAB.7  |
| DFM88a | Extension of SAB outside of AA                                                                                                                                       | 2 | Process | 0.22           | 0.2   | SAB.8  |
| DFM88b | Extension of SAB outside of AA when AA width>10um                                                                                                                    | 2 | Process | 0.3            | 0.2   | SAB.8  |
| DFM89  | SAB area (um²)                                                                                                                                                       | 2 | Device  | 1              | 0.5   | SAB.10 |
| DFM90  | Space between SAB and poly on field oxide.                                                                                                                           | 2 | Device  | 0.3            | 0.28  | SAB.11 |
| DFM91  | Space between two contacts in case contact array is larger or equal to 4x4. Two contact regions whose space is $<=0.15\mu m$ are considered to be in the same array. | 2 | Device  | 0.12/0.14      | 0.13  | CT.2b  |
| DFM92  | Space between AA and contact on poly                                                                                                                                 | 2 | Device  | 0.07           | 0.065 | CT.3   |
| DFM93a | Space between poly and contact on AA for 1.0V/1.2V                                                                                                                   | 2 | Device  | 0.055          | 0.05  | CT.4a  |
| DFM93b | Space between poly and contact on AA for 1.8/2.5/3.3V                                                                                                                | 2 | Device  | 0.11           | 0.09  | CT.4b  |
|        |                                                                                                                                                                      |   |         | AA w>0.2=0.015 |       |        |
| DFM94  | CT enclosure by AA for CT landed on AA                                                                                                                               | 2 | Process | AA w<0.2=0.03  | 0.015 | CT.5   |
|        |                                                                                                                                                                      |   |         | Recomm=0.06    |       |        |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm         | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|--------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/ | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 217/223 |      |
|                 |             | and 1.0/1    | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rule  | es          |          |          |          |         |      |

| DFM95  | M1 enclosure of CT when the M1 length along CT is >=0.3um                               | 2 | Process | >=0.035  | 0.025 | CT.7b |
|--------|-----------------------------------------------------------------------------------------|---|---------|----------|-------|-------|
| DFM96  | Space between two M1s having parallel segment >0.5um with one or both M1 width>0.2um    | 2 | Process | >0.11um  |       |       |
| DFM97  | Space between two M1s having parallel segment >0.5um with one or both M1 width>0.5um    | 2 | Process | >0.13um  |       |       |
| DFM98  | Space between two Mns having parallel segment >0.5um with one or both Mn width>0.2um    | 2 | Process | >0.11um  |       |       |
| DFM99  | Space between two Mns having parallel segment >0.5um with one or both Mn width>0.5um    | 2 | Process | >0.13um  |       |       |
| DFM100 | Vn enclosure by Mn+1 or Mn-1 if Mn+1/Mn-1 length along via is >= 0.3um                  | 2 | Process | 0.035    | 0.02  | Vn.5b |
| DFM101 | Maximum parallel metal line width allowed without slot                                  | 2 | Process | 4        | 12    | M1.3  |
| DFM102 | Slot density of wide metals  Density check window size: 100um* 100um, step size:50um    | 2 | Process | >=15%    | >=10% | SL.8  |
| DFM103 | Space between Vn and unconnected Mn+1(two metal lines are perpendicular to one another) | 2 | process | >=0.12um |       |       |
| DFM104 | M1 enclosure of CT when M1 enclosure on one or both perpendicular directions<0.035um    | 1 | Process | >=0.035  | 0.025 | CT.7b |

The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm                   | Logic   | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|------------------------|---------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3          | .3V Low | Leakage  | 14R      | Rev: 1.9 | 218/223 |      |
|                 |             | and 1.0/1. Design Rule |         | Generic  |          |          |         |      |

DFM4 Via (Vn, TV1) insertion, n=1~7



DFM5 Maximum length of parallel metal (Mn, n=1~7) lines with minimum spacing



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic         | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-------------|---------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | 5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 219/223 |      |
|                 |             | and 1.0/    | /1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Ru   | ıles          |          |          |          |         |      |

DFM13 Mn, TM1 jog/notch size (n=1~8)



DFM15 (Priority 2) M1 Nubs When B>=0.1, A should >=0.16



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic        | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-------------|--------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | /3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 220/223 |      |
|                 |             | and 1.0/    | 1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Ru   | les          |          |          |          |         |      |

DFM18 (Priority 2) M1 Horse shoe A=C>=120 when B>=120



DFM21 (priority 1) For parallel long NW (length  $> 50 \mu$ m), must make NW width larger than 1.07 \u00fcm nW to NW space larger than 1.07 \u00fcm



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm    | Logic        | c     | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|---------|--------------|-------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8 | 8/2.5/3.3V   | Low   | Leakage  | 14R      | Rev: 1.9 | 221/223 | }    |
|                 |             | and     | 1.0/1.8/2.5/ | ′3.3V | Generic  |          |          |         |      |
|                 |             | Design  | n Rules      |       |          |          |          |         |      |

DFM95: M1 enclosure of CT should be larger than or equal to 0.035um whenM1 length along CT is >= 0.3um.



DFM96: Space between two M1s having parallel segment >0.5um with one or both M1 width>0.2um is larger than 0.13um



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm        | Logic         | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|-------------|---------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5 | 5/3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 222/223 |      |
|                 |             | and 1.0     | /1.8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Ru   | ıles          |          |          |          |         |      |

DFM98: Space between two Mns having parallel segment >0.5um with one or both Mn width>0.2um is larger than 0.11um



DFM103: Space between Vn and unconnected Mn+1(two metal lines are perpendicular to one another)>=0.12um



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.



| Doc. No.:       | Doc. Title: | 65nm          | Logic       | Salicide | Doc.Rev: | Tech Dev | Page    | No.: |
|-----------------|-------------|---------------|-------------|----------|----------|----------|---------|------|
| TD-LO65-DR-2001 |             | 1.2/1.8/2.5/3 | 3.3V Low    | Leakage  | 14R      | Rev: 1.9 | 223/223 |      |
|                 |             | and 1.0/1.    | .8/2.5/3.3V | Generic  |          |          |         |      |
|                 |             | Design Rule   | S           |          |          |          |         |      |

### 8.Attachment

- 1. SealRing\_SMIC\_20120210.gds
- 2. 65nm Metallization Options Table Excel for 7.1.7



The information contained herein is the exclusive property of SMIC, and shall not be distributed, reproduced, or disclosed in whole or in part without prior written permission of SMIC.