## **EECS 112 & CSE 132, FALL 2017**

## Homework 4

Due date: December 1, 2017

| Student ID: |  |  |  |  | Name: |
|-------------|--|--|--|--|-------|

- 1. Below is a list of 64-bit memory address references, given as word addresses: 0x03, 0xb4, 0x2b, 0x02, 0xbf, 0x58, 0xbe, 0x0e, 0xb5, 0x2c, 0xba, 0xfd Consider a direct-mapped cache with 16 one-word blocks. Assume that cache is initially empty.
- 1.a. Write down a sequence of characters showing the result of each reference. 'H' for a hit, 'P' for a miss without having to replace a block already in cache, 'R' for a miss requiring replacement. For instance if first four references are miss on empty cache, second four are hits, and third four references are misses requiring replacement, the character sequence will be 'PPPPHHHHRRRR'

Cache Size: 16 -> 4 bit addressable index = 1 bit hex, I would block -> 0 offset index tag PPPP PPPR PPPP adhress O 0,03 V PI 1 7 0 P4 3 Ox 2B V 13 PZ 4 0x02 ~ P4 68 ς Ox8F U PS 4 0x58 v P6 7 OXBE V PO ę PC 9 OXOEV RI 110 0x85 V P8 BXZG V P9 C Pli OxBA U PIO OXFDV PI

## Note: I realized after #5 that only tag needs to be written to check.

1.b. Repeat 1.a. for a direct mapped cache with two-word blocks and the same total number of blocks as 1.a.

| address | Result | Content after reference             |
|---------|--------|-------------------------------------|
| 0203    | P      | <   men(0x02) > <  , men(0x03)>     |
| 0x84    | P      | (2, mem(0xB4)) $(2, mem(0xB5))$     |
| 0×2B    | P      | (5, mon(OxZA)) (5, mon(0xZB)) (5,2) |
| 0x07    | 14     | <1, mem (0x02)> <1, mem (0x03)>     |
| 0x8F    | P      | <pre></pre>                         |
| 0x58    | P      | <4, mem (0x58)><4, mem (0x59)>      |
| OxBE    | Н      | <7, mem (0xBE)><7, mem (0xBF)>      |
| 0×0€    | R      | (7, mem (0x0E)><7, mem (0x0F)>      |
| 0xB5    | H      | <2, mem (0xB4)><2, mem (0xB5)>      |
| 0x2C    | 9      | <6, mem(0x2c)>(6, mem(0x2D)> <6,2)  |
| 0 xBA   | R      | <5, mem(0xBA)><5, mem (0xBB)>       |
| 0xFD    | R      | (5, mem(0xFC))(5, mem(0xFD))        |

1.c. Repeat 1.a. for a direct mapped cache with four-word blocks and the same total number of blocks as 1.a.

| Reference | Result | Content after reference                                                                                                                           |
|-----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 0000 0011 | Р      | $\langle 0, mem(O_X 00) \rangle \langle 0, mem(O_X 01) \rangle \langle 0, mem(O_X 02) \rangle \langle 0, mem(O_X 03) \rangle$                     |
| 0x84      | P      | <pre><!-- ,mem(OxB4)--><!--,mem(OxB5)--><!--,mem(OxB6)--><!--,mem(OxB7)--><!--,B--></pre>                                                         |
| 0010 1011 | P      | <3,nem(0x28)><1,nem(0x29)><1,nem(0x2A)><1,nem(0x2B)><3,2>                                                                                         |
| 0×0Z      | Н      | <0,nem(0x00)><0,nem(0x01)><0,nem(0x02)><0,nem(0x03)>                                                                                              |
| 0xBF      | R      | $\langle 3,mem(OxBC)\rangle\langle 3,mem(OxBD)\rangle\langle 3,mem(OxBE)\rangle\langle 3,mem(OxBF)\rangle$                                        |
| 0x58      | P      | <7,mem(0x58)><2,mem(0x59)><7,mem(0x5A)><2,mem(0x5B)>                                                                                              |
| 0xBE      | Н      | $\langle 3, mem(OxBC) \rangle \langle 3, mem(OxBD) \rangle \langle 3, mem(OxBE) \rangle \langle 3, mem(OxBC) \rangle$                             |
| 0x0E      | R      | $\langle 3, \text{mem}(0x0C) \rangle \langle 3, \text{mem}(0x0D) \rangle \langle 3, \text{mem}(0x0E) \rangle \langle 3, \text{mem}(0x0F) \rangle$ |
| 0×85      | R      | <1, mem( $0xB4$ )><1, mem( $0xB5$ )><1, mem( $0xB6$ )><1, mem( $0xB7$ )>                                                                          |
| 0x2C      | R      | $\langle 3, nem(0x2C) \rangle \langle 3, mem(0x2D) \rangle \langle 3, mem(0x2E) \rangle \langle 3, mem(0x2F) \rangle$                             |
| 0xBA      | R      | $\langle 2, mem(OxBB) \rangle \langle 2, mem(OxB9) \rangle \langle 2, mem(OxBA) \rangle \langle 2, mem(OxBB) \rangle$                             |
| 0×F0      | R      | $\langle 3, mem(OxFC) \rangle \langle 3, mem(OxFP) \rangle \langle 3, mem(OxFE) \rangle \langle 3, mem(OxFF) \rangle$                             |

1.d. Which cache choice is optimum for the given access sequence?

2. Consider a direct mapped cache with a total data capacity of 2^B bytes, and a block size of 2^b bytes. Assume that the input byte address is A bits. Calculate the total number of bits required to fabricate this cache. You should consider both valid and dirty bit.

3. Cache block size (B) can affect both miss rate and miss latency. Find the block size that minimizes the total miss latency given the following miss rates (same for instruction and data cache) for various block sizes if:

8: 4%

16: 3%

32: 2%

64: 1.5%

128: 1%

3.1. Miss penalty is 20 ×B cycles

|         | miss latency<br>4% · 20.8<br>3% ·20.16 | eyeles<br>6.4<br>9.6 | Rest:<br>B=8 |
|---------|----------------------------------------|----------------------|--------------|
| 32:2%   | 7%.20.32                               | 12.8                 |              |
| c4:1.5% | 1.5%.20.64                             | 19.2                 |              |
| 128:1%  | . 1%·20·128                            | Z5, 6                |              |

3.2. Miss penalty is 20 +B cycles

| 8        | 14% 28           | 1,12 | Best: |
|----------|------------------|------|-------|
| 37<br>(4 | 2%·52<br>1.5%·84 | 1,04 | B=37  |
| 128      | 1%.148           | 1.48 |       |

3.3 Miss penalty is constant

| او<br>8 | ५५° Ќ<br>३%∙ К | .σ̃4 k<br>.ο3 K | Best!   |
|---------|----------------|-----------------|---------|
| 32      | 2%. K          | .02K            | B = 128 |
|         | 1.5% K         | .oisK           |         |
| 851     | 1%·K           | .01 K           |         |

4.Assume that main memory accesses take 70 ns and that 36% of all instructions access data memory. The following table shows data for L1 caches attached to each of two processors, P1 and P2.

|    | L1 Size | L1 Miss Rate | L1 Hit Time |
|----|---------|--------------|-------------|
| P1 | 2 KiB   | 8.0%         | 0.66 ns     |
| P2 | 4 KiB   | 6.0%         | 0.90 ns     |

4.1. Assuming that the L1 hit time determines the cycle times for P1 and P2, what are their respective clock rates?

$$f_{Pl} = 1/f_{LIK} = 1/0.66 \text{ ns} = 1.515 \text{ GHz}$$
  
 $f_{Pz} = 1/f_{LIK} = 1/0.90 \text{ ns} = 1.111 \text{ GHz}$ 

4.2. What is the Average Memory Access Time for P1 and P2 (in cycles)?

AMAT= 
$$c_{n:t} + R_0 + e_{miss} \cdot c_{miss}$$
  
AMAT<sub>P1</sub>= $[+0.08 \cdot \Gamma 70/.667 = 1 + 0.08 \cdot 107 = 9.56 \text{ cycles}$   
AMAT<sub>P2</sub>= $[+0.06 \cdot \Gamma 70/.907 = 1 + 0.06 \cdot 78 = 5.68 \text{ cycles}$ 

5. Solve problem 1.b replacing the direct-mapped cache with the following cache designs (total number of blocks and block size is the same as problem 1.b). Each valid entry should look like  $<i,\{tag1,lru1\}$ , ..., $\{tag_n,lru_n\}>$ , where n is the number of blocks you can put in a row, and lru is the true LRU counter.

## 5.a. 2-way set associative cache

| Reference | Result | Content after reference           |
|-----------|--------|-----------------------------------|
| 0000 0011 | P      | <1, {0,0} { , }>                  |
| 0x84      | P      | <z, ,="" {="" {b,0}="" }=""></z,> |
| 0×2B      | P      | <5, {2,0} { , }>                  |
| 0×02      | Н      | <1, {o,o} { , }>                  |
| 0x8F      | P      | <7,{B,0} { , }>                   |
| 0x58      | P      | <4, {5,0} { , }>                  |
| 0×BE      | H      | <7, {B,0} { , }>                  |
| 0×0E      | P      | <7, {B, 1} {0,0}>                 |
| 0xB5      | H      | <2,{B,0} { , }>                   |
| 0x2C      | P      | <6,{2,0} { , }>                   |
| 0xBA      | Р      | <5, {2,1} {B,0}>                  |
| Q7x0      | Р      | <6,{2,1} {F,0}>                   |

5.b. 4-way set associative cache

| Reference | Result | Content after reference        |
|-----------|--------|--------------------------------|
| 0×03      | Р      | <1, {0,0}{ } { , }{ } { , }{ } |
| 0x84      | P      | <2, {B,0}{ , }{ , }{ , }}      |
| 0×2B      | Р      | <5, {7,0}{ , }{ , }{ , }}      |
| 000 000   | Н      | <1, {0,0} { , } { , } { , } >  |
| 011 (111  | ρ      | <7, {B,0}{ , }{ , }{ , }{ , }} |
| 0x58      | P      | < 4, १5, ७३ १ , ३१ , ३२        |
| 0×BE      | H      | <7, {B,0}{ , }{ , }{ , }{ , }} |
| 0×0€      | P      | <7, {B, 1} {0,0}{ , }{ , }}    |
| 0xB5      | Н      | <7, {B,0}{ , }{ , }{ , }}      |
| 0x2C      | P      | <6,{2,0}{ , }{ , }{ , }{ , }>  |
| 0xBA      | P      | <5, {2,0} {B,0}{ , }{ ,}       |
| 07x0      | P      | <6, {2,1} {F,0}{ , }{ , }}     |

5.c. For this specific example, what is the advantage of 4-way compared to 2-way?

While there is no immediate benefit, 4-way has more slots to hold more values (increases temporal locality and hit ratio). In the 2-way, if values with tag = 5, 6, or 7, then the LRV would be ejected and replacement is needed (also I hit ratio)