# S-26.3120 Radio Engineering, laboratory course

## Lab 4: Amplifier

#### Final Report

May 10, 2014

#### Group 1:

Tuomas Leinonen 84695P Gaurav Khairkar 12345A Lasse Toivanen 12345A

# Abstract

# Contents

| $\mathbf{A}$              | bstract                | 1  |
|---------------------------|------------------------|----|
| Contents                  |                        | 2  |
| Symbols and abbreviations |                        | 3  |
| 1                         | Introduction           | 5  |
| 2                         | Theoretical background | 6  |
| 3                         | Preliminary design     | 7  |
| 4                         | Design                 | 8  |
| 5                         | Measurements           | 10 |
| 6                         | Results                | 11 |
| 7                         | Conclusions            | 12 |
| 8                         | Feedback               | 13 |

#### Symbols and abbreviations

#### **Symbols**

```
resistance [\Omega]
   R
   C
       capacitance [F]
   L
       inductance [H]
   f
       frequnecy [Hz]
   Z
       impedance [\Omega]
   Y
       admittance [S]
       normalized impedance
       normalized admittance
   \lambda
       wavelength [m]
   F
       noise figure [dB]
   G
        two-port gain equal to |S_{21}| [dB]
   L
       attenuation [dB]
  S_{ii}
       scattering parameter from port i to port j
BW
       bandwidth [Hz]
IIP_n
        nth order input-referred intermodulation intercept point [dBm]
IM_n
        nth order intermodulation product [dBm]
ICP
        1 dB input compression point [dBm]
   P
       signal power [dBm]
   N
        noise power [dBm]
   T
        temperature [K]
       transmission line width [m]
   w
   h
       substrate height [m]
        "tangent delta", a merit of substrate quality (attenuation)
\tan \delta
       relative permittivity of the substrate
   \epsilon_{\mathrm{r}}
   V
       voltage [V]
   Ι
       current [I]
   U
       unilateral figure of merit [U]
   Δ
       determinant of a scattering matrix
   K
        Rollet's stability factor
       stability factor
   \mu
       reflection coefficient
  RL
       return loss [dB]
        transmission line length
    l
```

#### Abbreviations

LNA low-noise amplifier SMASubMiniature version A, a type of coaxial connector  $\mathrm{pHEMT}$ pseudomophic high electron mobility transistor, a type of field-effect transistor RFradio frequency DCdirect current CScommon source, a type of field-effect transistor configuration IDCS inductively degenerated common source PTH plated-through hole, a via PCB printed circuit board Agilent Advanced Design System, a computer-aided design software ADS

# 1 Introduction

| <b>2</b> | Theoretical | background   |
|----------|-------------|--------------|
| _        | THOU CHOA   | Ducingiouila |

# 3 Preliminary design



Figure 1: Amplifier pre-design ( $Z_0=50~\Omega$ ).

#### 4 Design

After obtaining a preliminary starting point for the design it was time to pursue the actual design with ADS simulations. In ADS, the final balancing resistor, biasing networks and matching networks were to be designed and optimized. For the simulations, the used PCB material was assigned as RT-Duroid 5870 (Cu 1.0 oz/ft<sup>2</sup>) with  $\epsilon_{\rm r}=2.33\pm0.02$ ,  $h=0.787\pm0.003$  mm, t=35 um, and  $\tan\delta=0.0012$ . The dimensions of the circuit board were  $70\times85$  mm<sup>2</sup>. Fig. 2 presents the final amplifier layout. The layout comprises of five individual sections, namely, the transistor section (a), input and output biasing networks (a,b) and input and output matching networks (d,e).



Figure 2: The final amplifier layout comprising of: (a) Transistor section, (b) Input biasing, (c) Output biasing, (d) Input matching and (e) Output matching.

The transistor section includes the transistor followed by the stabilizing resistor. The two gaps at the input and output are for the DC blocking capacitors (10 pF, MURATA GQM series). The capacitors prevent the DC power from flowing to the input and output of the amplifier. The lines pointing vertically from the transistor are for the source. The three blue dots on the source lines are the via-grounding holes. Using multiple via-holes lowers the inductance to the ground. An initial value for the balancing resistor was obtained from the preliminary design. The validity of the preliminary design was quickly checked with a S-parameter model of the transistor. The S-parameter model contains the S-parameters of a certainly biased transistor and thus does not require biasing networks. As the preliminary  $100~\Omega$  stabilizing resistor seemed valid it was time to replace the transistor with its non-linear model and continue with the design of the biasing networks.

The biasing networks were designed separately and their operation was verified before attaching them to the actual amplifier model. The main purpose of a biasing networks is to provide DC voltage to empower the transistor. The DC power should not couple to the input and output of the amplifier nor should the RF signal flow to the DC source. Coupling can be avoided by, for instance, using DC blocks, radial stubs, signal absorbing resistors and shorting capacitors. A radial stub, placed at a distance of quarter wavelength from the original signal path, creates a virtual open circuit for the RF signal at a certain frequency. Thus the RF signal does not propagate to the DC source. The absorbing resistor and shorting capacitors

are placed to account for the possible non-desired RF signals. The resistor after the radial stub absorbs the possible reflections whereas the capacitors short the RF signals directly to the ground. 15  $\Omega$  absorbing resistors were found to be adequate. Three capacitors (1 pF, 10 pF and 100 pF, MURATA GQM series) were used for the shorting. Due to the non-ideality of the capacitors they provide an enhanced shorting to the ground. The grounding was made using four via-holes. The correct biasing gate to source voltage,  $V_{\rm GS}$  was derived with an DC analysis in which the  $V_{\rm GS}$  was swept to result in the required biasing current  $I_{\rm DS}$ . The result of the DC analysis is presented in Fig. 3. Thus the correct biasing was achieved with  $V_{\rm GS} = -0.39$  V. The voltage drop due to the absorbing resistor should be accounted by increasing the source DC voltage by the equivalent amount. In the input biasing network the voltage drop is insignificant due to the low current whereas at the output it is significant, namely,  $15 \Omega \cdot 30 \text{ mA} = 0.45 \text{ V}$ .



Figure 3: Bias point DC analysis.

After designing the biasing networks they were attached to the amplifier. Correctly designed biasing networks should provide similar simulation results as the S-parameter model of the transistor.

The input and output matching was done using a single open stub. The lengths of the transmission lines were tuned carefully using the Smith chart to meet the design criteria on the amplifier center frequency. At this point, the amplifier did not meet the set gain criteria and thus the value of the balancing resistor had to be decreased. A suitable compromise was found with a balancing resistor value of 50  $\Omega$ .

Fig. 4 presents the final simulation results for the input and output return losses RL, stability factor K, gain G and noise figure F. The simulation results depict the amplifier to satisfy all of the set design specifications. The final results at the design frequency of 2.5 GHz are:  $RL_{\rm in} = 22.5$  dB,  $RL_{\rm out} = 29.5$  dB, K = 1.50, G = 13.86 dB and F = 0.53 dB.

Fig. 5 illustrates the 1 dB gain compression and third order intercept (TOI) point for the amplifier. The second and third order intermodulation terms ( $IM_2$  and  $IM_3$ ) are also plotted in addition to the desired signal frequency. The 1-dB gain compression and TOI occur at input power levels of -1.3 dB and 6.7 dB, respectively.



Figure 4: Simulation results for input and output return losses, stability factor, gain and noise.

## 5 Measurements



Figure 5: Simulation results for gain saturation and TOI.

## 6 Results

# 7 Conclusions

# 8 Feedback

#### References

- [1] C. Icheln (edited), Lecture supplement handout, S-26.3120 Laboratory course in Radio Engineering course material.
- [2] I. J. Bahl, Fundamentals of RF and Microwave Transistor Amplifiers, J. Wiley & Sons, 2009.
- [3] G. Gonzalez, Microwave Transistor Amplifiers Analysis and Design, Prentice Hall, 2nd Ed., 1997.
- [4] D. M. Pozar, Microwave Engineering, J. Wiley & Sons, 4th Ed., 2012.