# NTAG SmartSensor

NHS31xx Power modes





SECURE CONNECTIONS FOR A SMARTER WORLD

### Power modes

#### Active mode

- IC is running and all features are available.
- Power and clocks to selected peripherals can be gated.

#### Four low power modes

- Further reduces current consumption.
- Sleep, Deep sleep, Deep power down, Power-off.







### Overview 1/3

#### **Active**

- The system clock clocks the ARM Cortex-M0+ core and memories
- The system clock, or a dedicated peripheral clock, clocks the peripherals
- Initial mode after reset

#### **Power-off**

- All clocks are stopped
- No memory is retained
- Battery is disconnected
- Only power consumption left is in the battery switch circuitry itself
- Initial mode after physically attaching the battery



### Overview 2 / 3

#### Sleep

- The ARM Cortex-M0+ core system clock is not clocked
- Full memory retention
- Peripheral functions continue operation
- Automatically left on any interrupt enabled by the NVIC

#### Deep sleep

- Sleep
- Analog peripherals and EEPROM are powered off



### Overview 3 / 3

#### Deep power down

- Analog domain is completely powered off
- Digital domain is almost completely powered off RTC remains powered and continues operation
- No memory retention except for a few status registers
- Always-on domain remains powered
- Only a few wake-up possibilities



## Wake-up possibilities

| From to Active              | PIO      | <b>GP Timer</b> | RTC      | WAKEUP<br>pin | NFC      | RESETN pin |
|-----------------------------|----------|-----------------|----------|---------------|----------|------------|
| Sleep<br>/<br>Deep<br>sleep | Continue | Continue        | Continue | Continue      | Continue | Reset      |
| Deep<br>power<br>down       | ×        | ×               | Reset    | Reset         | Reset    | Reset      |
| Power-off                   | ×        | ×               | ×        | ×             | Reset    | Reset      |

- Continue: typically 15-20 cycles.
- Reset: typically 2.8 msec. Dependent on BSS and DATA initialization.



# HW block availability

|                       | ARM            | flash          | SRAM     | registers | special<br>PMU<br>registers | EEPRO<br>M    | GP<br>Timer | RTC | sensors       | NFC         | debug         |
|-----------------------|----------------|----------------|----------|-----------|-----------------------------|---------------|-------------|-----|---------------|-------------|---------------|
| Active                | ✓              | ✓              | ✓        | ✓         | ✓                           | ✓             | ✓           | ✓   | ✓             | ✓           | $\checkmark$  |
| Sleep                 | not<br>clocked | not<br>clocked | retained | retained  | retained                    | unaltere<br>d | ✓           | ✓   | unaltere<br>d | ✓           | SWD<br>active |
| Deep<br>sleep         | not<br>clocked | not<br>clocked | retained | retained  | retained                    | ×             | ✓           | ✓   | ×             | ✓           | SWD<br>active |
| Deep<br>power<br>down | ×              | ×              | ×        | ×         | retained                    | ×             | ×           | ✓   | ×             | √<br>Wakeup | ×             |
| Power-<br>off         | ×              | ×              | ×        | ×         | ×                           | ×             | ×           | ×   | ×             | √<br>Wakeup | ×             |



## **Current consumption**

#### In *Active* mode, running at 0.5MHz

- Estimated static current: 66 µA
- Estimated dynamic current: 90 μA

### In Deep power down mode

- 3 µA @3V
- 2 μA @2V





SECURE CONNECTIONS FOR A SMARTER WORLD