# CS10 - Computer Architecture and Organization

My Notes

LEONARD MOHR

 $Student\ at\ Foothill\ College$ 

leonardmohr@gmail.com

# ${\bf Contents}$

| 1 | Con  | nputer Abstractions and Technology                  | 1  |
|---|------|-----------------------------------------------------|----|
|   |      | Introduction                                        | 1  |
|   |      | 1.1.1 Program Performance                           | 1  |
|   | 1.2  | Eight Great Ideas in Computer Architecture          | 2  |
|   |      | Below Your Program                                  | 3  |
|   | 1.4  | Under the Covers                                    | 3  |
|   |      | 1.4.1 Parts of the Computer                         | 3  |
|   | 1.6  | Performance                                         | 4  |
|   |      | 1.6.1 Clock Rate and Clock Period                   | 4  |
|   |      | 1.6.2 Instruction Performance                       | 5  |
|   |      | 1.6.3 The Classic CPU Performance Equation          | 5  |
|   | 1.10 | Fallacies and Pitfalls                              | 5  |
|   |      | 1.10.1 Amdahl's Law                                 | 5  |
|   |      | 1.10.2 MIPS                                         | 6  |
|   |      | 1.10.3 Check Yourself                               | 6  |
| 2 | Inst | ructions: Language of the Computer                  | 7  |
|   | 2.2  | Operations of the Computer Hardware                 | 7  |
|   |      | 2.2.1 MIPS Operands                                 | 7  |
|   |      | 2.2.2 MIPS Instructions                             | 8  |
|   | 2.3  | Operands of the Computer Hardware                   | 8  |
|   |      | 2.3.1 Memory Operands                               | 8  |
|   |      | 2.3.2 Constant or Immediate Operands                | 9  |
|   | 2.4  | Signed and Unsigned Numbers                         | 9  |
|   |      | 2.4.1 Unsigned Numbers                              | 9  |
|   |      | 2.4.2 Twos Complement                               | 9  |
|   | 2.5  | Representing Instructions in the Computer           | 10 |
|   |      | 2.5.1 Hexadecimal                                   | 10 |
|   |      | 2.5.2 MIPS Fields                                   | 10 |
|   |      | 2.5.3 Check Yourself                                | 12 |
|   | 2.7  | Instructions for Making Decisions                   | 12 |
|   |      | 2.7.1 Branch Instructions                           | 12 |
|   |      | 2.7.2 Loops                                         | 13 |
|   |      | 2.7.3 Unsigned Comparison Tests                     | 13 |
|   |      | 2.7.4 Signed Comparison Tests                       | 13 |
|   |      | 2.7.5 Bounds Checking Shortcut                      | 14 |
|   | 2.8  | Supporting Procedures in Computer Hardware          | 14 |
|   |      | 2.8.1 Nested Procedures                             | 15 |
|   | _    | 2.8.2 Calling Conventions                           | 19 |
|   | 2.10 | MIPS Addressing for 32-bit Immediates and Addresses | 21 |
|   |      | 2.10.1 32-bit Constant into Register                | 21 |

| 2.10.2 Branch Addressing         | 21 |
|----------------------------------|----|
| 2.10.3 Jump Addressing           | 21 |
| 2.10.4 Decoding Machine Language | 21 |

Section 1

# Computer Abstractions and Technology

Subsection 1.1

## Introduction

| Decimal<br>term | Abbreviation | Value            | Binary<br>term | Abbreviation | Value           | % Larger |
|-----------------|--------------|------------------|----------------|--------------|-----------------|----------|
| kilobyte        | KB           | 10 <sup>3</sup>  | kibibyte       | KiB          | 210             | 2%       |
| megabyte        | MB           | 10 <sup>6</sup>  | mebibyte       | MiB          | 220             | 5%       |
| gigabyte        | GB           | 10 <sup>9</sup>  | gibibyte       | GiB          | 230             | 7%       |
| terabyte        | TB           | 10 <sup>12</sup> | tebibyte       | TiB          | 240             | 10%      |
| petabyte        | PB           | 10 <sup>15</sup> | pebibyte       | PiB          | 2 <sup>50</sup> | 13%      |
| exabyte         | EB           | 1018             | exbibyte       | EiB          | 260             | 15%      |
| zettabyte       | ZB           | 1021             | zebibyte       | ZiB          | 270             | 18%      |
| yottabyte       | YB           | 1024             | yobibyte       | YiB          | 280             | 21%      |

**Figure 1**. We can describe storage in binary or decimal notation. We are much more familiar with the decimal term. Note also the size difference between the two: binary term gets progressivly larger.

## 1.1.1 Program Performance

One of the main goals for both the hardware designer and the software designer is to improve performance. This can be achieved in different ways (just think about how quick sort is much faster than bubble sort, and the apple M1 processor is much faster than the intel processors they replaced).

| Hardware or software component                   | How this component affects performance                                                          | Where is this topic covered? |
|--------------------------------------------------|-------------------------------------------------------------------------------------------------|------------------------------|
| Algorithm                                        | Determines both the number of source-level statements and the number of I/O operations executed | Other books!                 |
| Programming language, compiler, and architecture | Determines the number of computer instructions for each source-level statement                  | Chapters 2 and 3             |
| Processor and memory system                      | Determines how fast instructions can be executed                                                | Chapters 4, 5, and 6         |
| I/O system (hardware and operating system)       | Determines how fast I/O operations may be executed                                              | Chapters 4, 5, and 6         |

Figure 2. Here we can see the various ways program performance can be improved.

## **Check Yourself**

- 1. As mentioned earlier, both the software and hardware affect the performance of a program. Can you think of examples where each of the following is the right place to look for a performance bottleneck?
  - a) The algorithm chosen

If a program that sorts a really long list of names is taking a long time, you might want to look at the algorithm being used.

b) The programming language or compiler

If your program could is not language dependent, you could look at using a compiled language (like C), as opposed to an interpreted language like Python.

## c) The operating system

If one program runs well, but two at a time don't, then maybe the operating system isn't distributing it's resources efficiently.

## d) The processor

If the computer in general is using a lot of energy, you might want to look at the processor. Similarily, if you are doing compute heavy tasks such as vdeo editing, you might need a processor upgrade.

## e) The I/O system and devices

If it takes a long time to write to a hard drive, you might look at upgrading to a SSD.

#### Subsection 1.2

## Eight Great Ideas in Computer Architecture

#### 1. Moore's Law

Moore's Law resulted from a 1965 prediction that integrated circuit (IC) resources would double every 18-24 months.

## 2. Use Abstraction to Simplify Design

To increase productivity, by design both computer architects and programmers try use abstractions to hide the lower-level details and provide a simpler to work with. For example, the operating system abstracts away the complexity of the memory system so that programs are provided with a much simplified view of the memory, and the details are handled by the operating system.

## 3. Make the Common Case Fast

Better performance gains can be made if you optimize for what the prgram is going to do most often.

#### 4. Performance via Parallelism

We can make a program a lot faster by performing multiple tasks at once. This is especially true with the advent of multi-core processors.

#### 5. Performance via Pipelining

If you are moving a lot of bricks from one place to another (using just manpower) it would be a lot more efficient to set up a line of people, and pass the bricks down the line, than to just have everyone running back and forth. The same principle can be used in computers.

## 6. Performance via Prediction

When a processor encounters an if statement, it might say that on average the result is true, and procede like it is, so that it keep going, and then the if qualifier can be processed at a later date.



Figure 3. Moore's Law in action.

## 7. Hierarchy of Memories

By using different types of memory, from really small and really fast, to really large and slow, a memory hierarchy is created. Caches give the programmer the illusion that main memory is nearly as fast as the top of the hierarchy and nearly as big and cheap as the bottom of the hierarchy.

## 8. Dependability via Redundancy

Because we are sad when a computer dies, we want to prevent the death of the computer. To do this we make them dependable. This can be achieved by including redundant components that can both take over in the event of a failure as well as detect when a failure has occured.

Subsection 1.3

## Below Your Program

The Operating System is a great example of abstraction. Some of its most important functions are:

- Handling basic input and output operations
- Allocating storage and memory
- Provided for protected sharing of the computer among multiple applications using it simultaneously.

Another example of abstraction is high-level programming languages like C. When computers first came about, programmers programmed in binary; they wrote their programs in 1's and 0's (the language of the computer). Since that was tedious, they invented the assembler which would convert assembly language into binary code. Next came the compiler which would convert higher order languages into assembly.

Another benefit of the programming languages is it allows one to chose the specific language that is best for the task. Also, programs don't have to be written for a specific processor, since the compiler and assembler can package it for different computers.

Subsection 1.4

## Under the Covers

The five classic components of a computer are input, output, memory, datapath, and control, with the last two sometimes combined and called the processor. This organization is independent of hardware technology: you can place every piece of every computer, past and present, into one of these five categories.

## 1.4.1 Parts of the Computer

- Integrated Circuit: Also called a chip. A device combining dozens to millions of transistors.
- Central Processing Unit (CPU): Also called the processor. The active part of the computer, which contains the datapath and control and which adds numbers, tests numbers, signals I/O devices to activate, and so on.
- Datapath: The component of the processor that performs arithmetic operations
- Control: The component of the processor that commands the datapath, memory, and I/O devices according to the instructions of the program.
- Memory: The storage area in which programs are kept when they are running and that contains the data needed by the running programs.



Figure 4. Here we see the flow of information in a computer. The processor gets instructions and data from memory. Input writes data to memory, and output reads data from memory. Control sends the signals that determine the operations of the datapath, memory, input, and output.

- Dynamic Random Access Memory (DRAM): Memory built as an integrated circuit; it provides random access to any location Access times are 50 nanoseconds and cost per gigabyte in 2012 was \$5 to \$10.
- Cache Memory: Consists of a small, fast memory that acts as a buffer for the DRAM memory.
- Static Random Access Memory: SRAM is faster but less dense, and hence more expensive, than DRAM.
- Instruction Set Architector: The interface between the hardware and the lowest-level software. This includes all the information necessary to write a machine language program that will run correctly, including instructions, registers, memory access, I/O, and so on.
- Application Binary Interface (ABI): The user portion of the instruction set plus
  the operating system interfaces used by application programmers. It defines a
  standard for binary portability across computers.

Subsection 1.6

## Performance

When talking about computers, we often want to look at the performance of the computer. But how can we define performance?

#### Definition 1

## Response Time

Also referred to as **execution time**. This is the total time required for the computer to complete a task, including disk access, memory aaccesses, I/O activities, operating system overhead, CPU execution time, and so on.

## Definition 2

## Throughput / Bandwidth

This measures the number of tasks computed per unit time.

For the time being, we will mostly be looking at response time. So that a higher number represents a machine with better performance we will say that

Performance 
$$_{X} = \frac{1}{\text{Execution time }_{X}}$$
.

Also, we often want to say that computer "X is n times as fast as Y", to compute n we say:

$$\frac{\text{Performance }_{X}}{\text{Performance }_{Y}} = n.$$

#### 1.6.1 Clock Rate and Clock Period

Designers refer to the length of a **clock period** both as the time for a complete clock cycle (e.g., 250 picoseconds) and as the *clock rate* (e.g., 4 gigahertz, or 4GHz), which is the inverse of the clock period.

CPU execution time or simply CPU time is the actual time the CPU spends computing for a specific task. For example a clock rate of

$$4 \text{GHz} = 4,000,000,000 \frac{\text{cycles}}{\text{sec}}$$

$$\equiv \frac{1 \text{ cycle}}{4,000,000,000 \text{ second}}$$

$$= 0.00000000025 \frac{\text{cycle}}{\text{second}}$$

$$= \frac{1}{250} \frac{\text{cycle}}{\text{picosecond}}.$$

We can relate clock cycles and clock cycle time to CPU time:

$$\frac{\text{CPU execution time}}{\text{for a program}} \ = \ \frac{\text{CPU clock cycles}}{\text{for a program}} \ \times \ \text{Clock cycle time}$$

or alternatively,

$$\frac{\text{CPU execution time}}{\text{for a program}} = \frac{\text{CPU clock cycles for a program}}{\text{Clock rate.}}$$

## 1.6.2 Instruction Performance

In addition to thinking about clock cycles and CPU time, we also need to think about number of instructions there are in a program and the time each instruction takes:

$$\mbox{CPU clock cycles} \ = \ \mbox{Instructions for a Program} \times \frac{\mbox{average clock cycles}}{\mbox{instruction}}$$

## 1.6.3 The Classic CPU Performance Equation

Putting everything from above together we have

CPU time = Instruction count 
$$\times$$
 CPI  $\times$  Clock cycle time

and

$$\mbox{CPU time } = \frac{\mbox{Instruction count } \times \mbox{CPI}}{\mbox{Clock rate}}.$$

We also have

$$\label{eq:Time_seconds} \text{Time } = \text{Seconds} \; / \; \text{Program} \; = \frac{\text{Instructions}}{\text{Program}} \; \times \; \frac{\text{Clock cycles}}{\text{Instruction}} \; \times \; \frac{\text{Seconds}}{\text{Clock cycle.}}$$

Subsection 1.10

## Fallacies and Pitfalls

## 1.10.1 Amdahl's Law

## Definition 3

#### Amdahl's Law

A rule stating that the performance enhancement possible with a given improvement

Clock Cycles per Instruction (CPI) is the average number of clock cycles per instruction for a program or program fragement.

Processors these days can vary their clock rates. For example Intel Core i7 chips temporarily increase clock rate by 10% until the chip gets too warm. Thus we need to use the average clock rate for a program.

Figure 5.

is limited by the amount that the improved feature is used:

 $\begin{aligned} \text{Execution time after improvement} &= \frac{\text{Execution time affected by improvement}}{\text{Amount of improvement}} \\ &+ \text{Execution time unaffected} \end{aligned}$ 

where Amount of improvement = n.

We thus see that there is only so much benefit that can be achieved by improving a part of the program that is rarely used. For this reason we want to make the common case fast!

#### 1.10.2 MIPS

One should be wary about using only a subset of the performance equation as a performance metric; one can't determine performance just by looking at clock rate, instruction count, or CPI alone.

An alternative to time is MIPS (million instructions per second):

$$MIPS = \frac{Instruction\ count}{Execution\ time\ \times 10^6}.$$

There are a couple problems with MIPS:

- MIPS specifies the instruction execution rate but does not take into account the capabilities of these instructions. Therefore we can't compare computers with different instruction sets.
- MIPS varies between programs on the same computer; thus a computer cannot have a single MIPS rating.

$$\mathrm{MIPS} \ = \frac{\mathrm{Instruction\ count}}{\frac{\mathrm{Instruction\ count}\ \times\ \mathrm{CPI}}{\mathrm{Clock\ rate}} \times 10^6} = \frac{\mathrm{Clock\ rate}}{\mathrm{CPI} \times 10^6}.$$

#### 1.10.3 Check Yourself

Consider the following performance measurements for a program:

| Measurement       | Computer A | Computer B |
|-------------------|------------|------------|
| Instruction count | 10 billion | 8 billion  |
| Clock rate        | 4 GHz      | 4 GHz      |
| CPI               | 1.0        | 1.1        |

Which computer is faster and which has the higher MIPS rating?

First looking at computer A.

$$\begin{aligned} \text{Time}(A) &= \frac{\text{CPU Clock Cycles}}{\text{Clock Rate}} \\ &= \frac{\text{Instruction Count} \ \times \ \text{CPI}}{\text{Clock Rate}} \\ &= \frac{10 \times 10^9 \ \text{instructions} \times \frac{1 \ \text{cycle}}{\text{instruction}}}{4 \times 10^9 \frac{\text{cycles}}{\text{second}}} \\ &= 2.5 \ \text{seconds.} \end{aligned}$$

$$\begin{split} \text{MIPS}(A) &= \frac{\text{Instruction Count}}{\text{Execution Time } \times 10^6} \\ &= \frac{10 \times 10^9 \text{ instructions}}{2.5 \text{ seconds } \times 10^6} \\ &= \frac{4 \times 10^3 \text{ million instructions}}{\text{second}}. \end{split}$$

Now looking at computer B.

$$\begin{aligned} \text{Time}(B) &= \frac{\text{CPU Clock Cycles}}{\text{Clock Rate}} \\ &= \frac{\text{Instruction Count} \ \times \ \text{CPI}}{\text{Clock Rate}} \\ &= \frac{8 \times 10^9 \ \text{instructions} \times \frac{1.1 \ \text{cycles}}{\text{instruction}}}{4 \times 10^9 \frac{\text{cycles}}{\text{second}}} \\ &= 2.2 \ \text{seconds}. \end{aligned}$$

$$\begin{split} \text{MIPS}(B) &= \frac{\text{Instruction Count}}{\text{Execution Time } \times 10^6} \\ &= \frac{8 \times 10^9 \text{ instructions}}{2.2 \text{ seconds } \times 10^6} \\ &\approx \frac{3.6 \times 10^3 \text{ million instructions}}{\text{second}}. \end{split}$$

We thus see that Computer A has a higher MIPS score but runs slower.

Section 2

# Instructions: Language of the Computer

Subsection 2.2

## Operations of the Computer Hardware

## 2.2.1 MIPS Operands

| Name                            | Example                                                                                | Comments                                                                                                                                                                                     |
|---------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 32 registers                    | \$s0-\$s7, \$t0-\$t9, \$zero,<br>\$a0-\$a3, \$v0-\$v1, \$gp, \$fp,<br>\$sp, \$ra, \$at | Fast locations for data. In MIPS, data must be in registers to perform arithmetic, register \$zero always equals 0, and register\$at is reserved by the assembler to handle large constants. |
| 2 <sup>30</sup> memory<br>words | Memory[0], Memory[4], ,<br>Memory[4294967292]                                          | Accessed only by data transfer instructions. MIPS uses byte addresses, so sequential word addresses differ by 4. Memory holds data structures, arrays, and spilled registers.                |

## 2.2.2 MIPS Instructions

| Category         | Instruction                      | Example             | Meaning                                     | Comments                              |
|------------------|----------------------------------|---------------------|---------------------------------------------|---------------------------------------|
|                  | add                              | add \$s1,\$s2,\$s3  | \$s1 = \$s2 + \$s3                          | Three register operands               |
| Arithmetic       | subtract                         | sub \$s1,\$s2,\$s3  | \$s1 = \$s2 - \$s3                          | Three register operands               |
|                  | add immediate                    | addi \$s1,\$s2,20   | \$s1 = \$s2 + <b>20</b>                     | Used to add constants                 |
|                  | load word                        | lw \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Word from memory to register          |
|                  | store word                       | sw \$s1,20(\$s2)    | Memory[\$s2 + 20] = \$s1                    | Word from register to memory          |
|                  | load half                        | lh \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Halfword memory to register           |
|                  | load half unsigned               | 1hu \$s1,20(\$s2)   | \$s1 = Memory[\$s2 + 20]                    | Halfword memory to register           |
|                  | store half                       | sh \$s1,20(\$s2)    | Memory[\$s2 + 20] = \$s1                    | Halfword register to memory           |
| Data<br>transfer | load byte                        | 1b \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Byte from memory to register          |
| transier         | load byte unsigned               | 1bu \$s1,20(\$s2)   | \$s1 = Memory[\$s2 + 20]                    | Byte from memory to register          |
|                  | store byte                       | sb \$s1,20(\$s2)    | Memory[\$s2 + 20] = \$s1                    | Byte from register to memory          |
|                  | load linked word                 | 11 \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Load word as 1st half of atomic swap  |
|                  | store condition. word            | sc \$s1,20(\$s2)    | Memory[\$s2+20]=\$s1;\$s1=0 or 1            | Store word as 2nd half of atomic swap |
|                  | load upper immed.                | lui \$s1,20         | \$s1 = 20 * 2 <sup>16</sup>                 | Loads constant in upper 16 bits       |
|                  | and                              | and \$s1,\$s2,\$s3  | \$s1 = \$s2 & \$s3                          | Three reg. operands; bit-by-bit AND   |
|                  | or                               | or \$s1,\$s2,\$s3   | \$s1 = \$s2   \$s3                          | Three reg. operands; bit-by-bit OR    |
|                  | nor                              | nor \$s1,\$s2,\$s3  | \$s1 = ~ (\$s2   \$s3)                      | Three reg. operands; bit-by-bit NOR   |
| Logical          | and immediate                    | andi \$s1,\$s2,20   | \$s1 = \$s2 & 20                            | Bit-by-bit AND reg with constant      |
|                  | or immediate                     | ori \$s1,\$s2,20    | \$s1 = \$s2   <b>20</b>                     | Bit-by-bit OR reg with constant       |
|                  | shift left logical               | sll \$s1,\$s2,10    | \$s1 = \$s2 << <b>10</b>                    | Shift left by constant                |
|                  | shift right logical              | srl \$s1,\$s2,10    | \$s1 = \$s2 >> <b>10</b>                    | Shift right by constant               |
|                  | branch on equal                  | beq \$s1,\$s2,25    | if (\$s1 == \$s2) go to<br>PC + 4 + 100     | Equal test; PC-relative branch        |
|                  | branch on not equal              | bne \$s1,\$s2,25    | if (\$s1!= \$s2) go to<br>PC + 4 + 100      | Not equal test; PC-relative           |
| Conditional      | set on less than                 | slt \$s1,\$s2,\$s3  | if (\$s2 < \$s3) \$s1 = 1;<br>else \$s1 = 0 | Compare less than; for beq, bne       |
| branch           | set on less than unsigned        | sltu \$s1,\$s2,\$s3 | if (\$s2 < \$s3) \$s1 = 1;<br>else \$s1 = 0 | Compare less than unsigned            |
|                  | set less than immediate          | slti \$s1,\$s2,20   | if (\$s2 < 20) \$s1 = 1;<br>else \$s1 = 0   | Compare less than constant            |
|                  | set less than immediate unsigned | sltiu \$s1,\$s2,20  | if (\$s2 < 20) \$s1 = 1;<br>else \$s1 = 0   | Compare less than constant unsigned   |
|                  | jump                             | j 2500              | go to 10000                                 | Jump to target address                |
| Unconditional    | jump register                    | jr \$ra             | go to \$ra                                  | For switch, procedure return          |
| jump             | jump and link                    | jal 2500            | \$ra = PC + 4; go to 10000                  | For procedure call                    |

Note how just about all operations have exactly three operands. This conforms to the philosophy of keeping the hardware simple: hardware for a variable number of operands is more complicated than hardware for a fixed number.

#### Subsection 2.3

## Operands of the Computer Hardware

## 2.3.1 Memory Operands

Let's say we have the following C statement

$$1 g = h + A[8];$$

What will be the associated MIPS code if g and h are in registers \$s1 and \$s2, and that the base address of the array is in \$s3.

Note that MIPS uses byte addressing, and so to get to the 8th index, you need to add 8\*4 since the size of each array index is 4 bytes. Also note that words must start with addresses that are multiples of 4.

## 2.3.2 Constant or Immediate Operands

Let's say for example that we want to add 5 to some register for whatever reason, instead of loading that from a memory location into a temporary register, and then adding the temporary register to the desired register we can use the instruction add immediate:

1 addi 
$$\$s3$$
,  $\$s3$ , 4  $\#\$s3 = \$s3 + 4$ 

By including this constant opperation the processor can operations much faster and using less energy. Because more than half of MIPS arithmetic instructions have a constant as an operand when running the SPEC CPU2006 benchmarks this is an example of making the common case fast.

Subsection 2.4

## Signed and Unsigned Numbers

## 2.4.1 Unsigned Numbers

In any number base, the value of the ith digit d is

$$d \times \mathrm{Base}^i$$
.

Thus for example, in binary

$$101 = (1 \cdot 2^{2}) + (0 \cdot 2^{1}) + (1 \cdot 2^{0})$$
  
= 4 + 0 + 1  
= 5.

## 2.4.2 Twos Complement

The idea of twos complement is that the most significant bit indicates the sign of the number, 1 if negative and 0 if positive (zero being treated as a positive number). But instead of merely representing the sign, it represents the negative equivalent value of that number. So for example

$$1 \text{ represents } -1$$
 $10 \text{ represents } -2$ 
 $100 \text{ represents } -4$ 

and the other bits are their normal positive values:

$$11 \text{ represents } -1$$
 $111 \text{ represents } -1$ 
 $101 \text{ represents } -3$ 
 $110 \text{ represents } -2$ .

To achieve two's complement representation you

- 1. Start with the equivalent positive number
- 2. Invert all bits (change every 0 to 1, and every 1 to 0)

Alignment Restriction is the requirement that data be aligned in memory on natural boundaries.

Overflow occurs when after performing an arithmatic operation on two numbers results in a number that can't be stored in the number of bits available to register (32 in case of MIPS). 3. Add 1 to the inverted number, ignoring overflow.

The reason this works is because  $x + \bar{x} = -1$  and therefore  $\bar{x} + 1 = -x$ , where  $\bar{x}$  is x inverted. You can use this process to convert from negative to positive and vice versa:

• Two complement representation of -5

$$0101 = 5$$
 $1010 = \overline{5}$ 
 $1011 = -5$ 
Inverse of 5
 $-5$  represented in twos complement

• Two complement representation of 5

$$1011 = -5$$

$$0100 = -5$$

$$0101 = 5.$$

In two's complement, if you want to use more bits to represent the same number, you just use **sign extension** (repeat the most significant bit):

$$0111 \equiv 7 \equiv 0000 \ 0111$$
  
 $1011 \equiv -5 \equiv 1111 \ 1011.$ 

Subsection 2.5

## Representing Instructions in the Computer

Now that we know how to tell the computer what to do (assembly language), what instructions are the computer actuall following (machine language)? Well, first of all, computers just read a stream of 1's and 0's. Depending upon the context, this stream could represent a string, a number, or an instruction.

#### 2.5.1 Hexadecimal

Although we now know how to write numbers in binary, it can be a bit tedious, so we use hexadecimial (base 16). Because both binary and hexadecimal are powers of two, they play nicely together.

| Hexadecimal      | Binary              | Hexadecimal      | Binary              | Hexadecimal      | Binary              | Hexadecimal      | Binary              |
|------------------|---------------------|------------------|---------------------|------------------|---------------------|------------------|---------------------|
| O <sub>hex</sub> | 0000 <sub>two</sub> | 4 <sub>hex</sub> | 0100 <sub>two</sub> | 8 <sub>hex</sub> | 1000 <sub>two</sub> | c <sub>hex</sub> | 1100 <sub>two</sub> |
| 1 <sub>hex</sub> | 0001 <sub>two</sub> | 5 <sub>hex</sub> | 0101 <sub>two</sub> | 9 <sub>hex</sub> | 1001 <sub>two</sub> | d <sub>hex</sub> | 1101 <sub>two</sub> |
| 2 <sub>hex</sub> | 0010 <sub>two</sub> | 6 <sub>hex</sub> | 0110 <sub>two</sub> | a <sub>hex</sub> | 1010 <sub>two</sub> | e <sub>hex</sub> | 1110 <sub>two</sub> |
| 3 <sub>hex</sub> | 0011 <sub>two</sub> | 7 <sub>hex</sub> | 0111 <sub>two</sub> | b <sub>hex</sub> | 1011 <sub>two</sub> | f <sub>hex</sub> | 1111 <sub>two</sub> |

Figure 6. To convert from hexadecimal to binary just replace hexadecimal digit by the corresponding four binary digits and vice versa. If the length of the binary number is not a multiple o 4, go from right to left.

## 2.5.2 MIPS Fields

Because computers just read a string of 1's and 0's, how does the computer know where each instruction begins and ends? When converting from assembly  $\longrightarrow$  binary, MIPS instructions are formatted into 32 bits.

## Register Instructions (R-type)

| ор     | rs     | rt     | rd     | shamt  | funct  |
|--------|--------|--------|--------|--------|--------|
| 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits |

Figure 7. The various MIPS fields for R-type (register) instructions.

- op: Basic operation of the instruction, traditionally called the opcode. The value of this lets computer know meaning of, and size of the following fields.
- rs: The first register source operand
- rt: The second register source operand
- rd: The register destination operand. It gets the result of the operation.
- shamt: Shift amount. See 2.6 for more details.
- funct: Function. This field, often called the function code, selects the specific variant of the operation in the op field.

## Immediate Instructions (I-type)

You might have noticed that not all instructions fit into the above format. For example Let's say you wanted to add a constant to a register and store it in another? Well, at the moment we would only have 5-bits available to hold a number, that's not a lot. The max constant value would be  $2^5 - 1 = 31$  (assuming unsigned number), that's not very big. Instead we have a different instruction format:

| ор     | rs     | rt     | constant or address |
|--------|--------|--------|---------------------|
| 6 bits | 5 bits | 5 bits | 16 bits             |

Note that instructions with this format type are not just add immidiate type instructions, they are also used for load word instructions (among others). The following instruction

is expressed as follows:

| Op | rs | rt | rd    | address/<br>shamt | funct |
|----|----|----|-------|-------------------|-------|
| 35 | 9  | 8  | 1200  |                   |       |
| 0  | 18 | 8  | 8 0 3 |                   | 32    |
| 43 | 9  | 8  | 1200  |                   |       |

and in binary:

| 100011 | 01001 | 01000 | 000                 | 0000 0100 1011 0000 |        |
|--------|-------|-------|---------------------|---------------------|--------|
| 000000 | 10010 | 01000 | 01000               | 00000               | 100000 |
| 101011 | 01001 | 01000 | 0000 0100 1011 0000 |                     | 000    |

From this, you can see that each register has an associated reference number:

| NAME      | NUMBER | USE                                                      | PRESERVED ACROSS<br>A CALL? |  |
|-----------|--------|----------------------------------------------------------|-----------------------------|--|
| \$zero    | 0      | The Constant Value 0                                     | N.A.                        |  |
| \$at      | 1      | Assembler Temporary                                      | No                          |  |
| \$v0-\$v1 | 2-3    | Values for Function Results<br>and Expression Evaluation | No                          |  |
| \$a0-\$a3 | 4-7    | Arguments                                                | No                          |  |
| \$t0-\$t7 | 8-15   | Temporaries                                              | No                          |  |
| \$s0-\$s7 | 16-23  | Saved Temporaries                                        | Yes                         |  |
| \$t8-\$t9 | 24-25  | Temporaries                                              | No                          |  |
| \$k0-\$k1 | 26-27  | Reserved for OS Kernel                                   | No                          |  |
| \$gp      | 28     | Global Pointer                                           | Yes                         |  |
| \$sp      | 29     | Stack Pointer                                            | Yes                         |  |
| \$fp      | 30     | Frame Pointer                                            | Yes                         |  |
| \$ra      | 31     | Return Address                                           | Yes                         |  |

Here are the opcodes for the instructions we have seen so far:

| Instruction     | Format | ор                | rs  | rt  | rd   | shamt | funct             | address  |
|-----------------|--------|-------------------|-----|-----|------|-------|-------------------|----------|
| add             | R      | 0                 | reg | reg | reg  | 0     | 32 <sub>ten</sub> | n.a.     |
| sub (subtract)  | R      | 0                 | reg | reg | reg  | 0     | 34 <sub>ten</sub> | n.a.     |
| add immediate   | - 1    | 8 <sub>ten</sub>  | reg | reg | n.a. | n.a.  | n.a.              | constant |
| l w (load word) | - 1    | 35 <sub>ten</sub> | reg | reg | n.a. | n.a.  | n.a.              | address  |
| sw (store word) | - 1    | 43 <sub>ten</sub> | reg | reg | n.a. | n.a.  | n.a.              | address  |

#### 2.5.3 Check Yourself

What MIPS instruction does this represent?

| ор | rs | rt | rd | shamt | funct |
|----|----|----|----|-------|-------|
| 0  | 8  | 9  | 10 | 0     | 34    |

From the ocode of 0 and function code of 34 we know this is a subtract function call

We are dealing with registers 8,9,10 which are \$t0, \$t1, and \$t2 respectively. Because the MIPS register arguments are orderd rd, rs, rt we have get the MIPS code

1 sub 
$$$t2, $t0, $t1$$

Subsection 2.7

## **Instructions for Making Decisions**

#### 2.7.1 Branch Instructions

MIPS has two decision making instructions:

- beq register1, register2, L1
  Go to the statement labeled L1 if the value in register1 equals the value in register2;
- bne register1, register2, L1
  Go to statement labeled L1 if value in register1 does not equal value in register2.

For example, the C code

```
\begin{array}{lll} 1 & \text{if } (i == j) \\ 2 & \text{f }= g + h; \\ 3 & \text{else} \\ 4 & \text{f }= g - h; \end{array}
```

where f through j correspond to \$s0 through \$s4, corresponds to the MIPS code

```
5 Else: 6 \quad \text{sub} \quad \$s0, \$s1, \$s2 # f = g-h 7 8 Exit:
```

Notice how we did things in reverse; instead of checking for equality (like in the C code), we checked for inequality.

Instructions: Language of the Computer

#### 2.7.2 Loops

How could we use our branch statements to compile the following while Loop:

```
1 while (save[i] == k)
2 i += 1;
```

where i and k correspond to registers \$s3 and \$s5. The address of save[0] is in \$s6.

```
1
  Loop:
2
     sll
            $t1, $s3, 2
                              # $t1 <-- i * 4
                              # $t1 <--- address of save[i]
3
    add
            $t1, $t1, $s6
            $t0, 0($t1)
                              # $t0 <--- save[i]
4
    1w
5
     bne
            $t0, $s5, Exit
                             # if (save[i] != k) Exit
6
            $s3, $s3, 1
                              # i += 1
     addi
7
                              # go to Loop
     j
            Loop
8
  Exit:
```

Because MIPS is byte addressed, to get the memory address of save[i] we need to multiply  $i \cdot 4$  and add that to the base address. We then load that value to a temporary register, and test the condition.

## 2.7.3 Unsigned Comparison Tests

In addition to testing for equality, we might also want to test for less than, or greater than. To test if less than the instruction "set on less than"

```
1 sltu t0, s3, s4 # t0 = 1 if s3 < s4; otherwise 0
```

This sets the destination register to 1 if less than, and 0 if not. An immediate version of this instruction also exists:

```
1 sltiu t0, s2, t0 # t0 = 1 if s2 < 10, 0 otherwise not equal, less than, less
```

#### 2.7.4 Signed Comparison Tests

We have to remember that with negative numbers, the most significant bit is turned on, and so using an unsigned comparison between -1 and 5:  $1111_{\rm TWO} < 0101_{\rm TWO}$  would return false. Thus, for signed comparisons we have slt and slti:

The assembler relieves the compiler and the assembly language programmer from the tedium of calculated addresses for branches.

This is an example of a basic block. This is a sequence without branches, except possibly at the end, and without branch targets or branch labels, except possibly at the beginning.

All relative conditions equal, not equal, less than, less than or equal, greater than, and greater than or equal, can all be created using slt, slti, beq, bne, and \$zero register.

```
1 slt $t0, $s3, $s4 # $t0 = 1 if $s3 < $s4; otherwise 0 slti $t0, $s2, 10 # $t0 = 1 if $s2 < 10, 0 otherwise
```

#### 2.7.5 Bounds Checking Shortcut

Let's say we want to check if both

$$x < y$$
 and  $x \ge 0$ 

where x is a and y are signed integers (and y > 0). Assume that \$s0 holds x and \$s1 holds y. Than we could do

```
\# Check if x < y
              \$t0, \$s0, \$s1
2
      slt
3
      beq
              $t0, $zero, False
4
5
   # Check if x >= 0
              $t0, $s0, $zero
                                       \# \text{ If } x < 0
6
      slt
7
      bne
              $t0, $zero, False
8
   # Statement is true
9
10
              True
      j
```

We can actually check for both x < y and  $x \ge 0$  in one go by treating x and y as unsigned integers. The idea here is that since a negative number will have its most significant bit turned on, it looks like a very large unsigned number. Therefore no matter how large y is, if x is a negative number it will appear as a larger unsigned number. Thus,

$$0 \le x \le y$$

will only be true if x is nonnegative and less than y, and when treated as unsigned numbers, testing if x < y will also check if  $x \ge 0$ :

```
1 sltu $t0, $s0, $s1
2 beq $t0, $zero, False
3 j True
```

This shortcut is really helpful if we want to check if some index is out of bounds for a given array. For example, let's say we have an array example whose upper bounds y. Then we could use the code above to check if some index i is in bounds  $(0 \le x < y)$ .

Subsection 2.8

## Supporting Procedures in Computer Hardware

Thus far, we have only really learned how to perform a sequence of instructions, but what if we want to perform that same sequence of instructions a lot of times, and maybe we want to act upon some variables. In C we have functions, and in assembly, we have **procedures**. To perform a procedure in MIPS, we follow the following steps:

- 1. Put parameters in a place where the procedure can access them.
- 2. Transfer control to the procedure.

A **procedure** is a stored subroutine that performs a specific task based on the parameters with which it is provided.

- 3. Acquire the storage resources needed for the procedure.
- 4. Perform the desired task.
- 5. Put the result value in a place where the calling program can access it.
- 6. Return control to the point of origin, since a procedure can be called from several points in a program.

The following registers are used for procedure calling

- \$a0-\$a3: four argument registers in which to pass parameters
- \$v0-\$v1: two value registers in which to return values
- \$ra: one return address register to return to the point of origin

The return address register is populated by the jump-and-link-instruction (jal):

jal ProcedureAddress. This instruction simultaneously jumps to ProcedureAddress, and populates the return address register (\$ra) with the address of the following instruction. This way the computer knows what to perform once the procedure is finished.

The **caller** is the one that puts the parameter values in a0-a3 and uses jal X to jump to procedure X (**callee**). Once the callee has finished, it places the results in v0 and v1, and then returns control to the caller using jr a. This is an unconditional jump to the address specified in a register.

To make all of this work, we need to store the address of the current instruction being executed. We do this in a register called the **program counter** (PC). The jal instruction saves PC + 4 in register \$ra.

#### 2.8.1 Nested Procedures

Let's say you have the following program:

```
#include <stdio.h>
1
2
3
   int fact (int n)
4
5
        if (n < 1)
6
             return 1:
7
        else
             return (n * fact(n-1));
8
9
   }
10
11
   int main() {
12
        int result = fact(3);
13
        printf("%d\n", result);
14
        return 0;
15
   }
```

Because fact(n) can call itself, you have to be careful about saving the return address register (\$ra), as well as any other registers that may be used (more info below). We can write the above program in MIPS as follows:

The **return address** is a link to the calling site that allows a procedure to return to the proper address; in MIPS it is stored in regeister \$ra.

```
1
   main:
 2
              $a0, $zero, 3
      addi
3
      jal
              fact
4
     add
              $a0, $v0, $zero # store result for printing
 5
     addi
              $v0, $zero, 1 # print int syscall
6
      syscall
7
      addi
              v0, zero, 10 \# exit syscall
8
      syscall
9
10
   fact:
11
      addi
              \$ sp , \$ sp , -8
                               # make space for two items on stack
12
              $ra, 4($sp)
                               # save return address
     sw
13
     sw
              $a0, 0($sp)
                               # save arg n
14
              $t0, $a0, 1
                               \# test if n < 1
      slti
              t0, zero, L1 # if n >= 1, to L1
15
     beq
16
     lw
              $ra, 4($sp)
                               # restore $ra
17
     lw
              $a0, 0($sp)
                               # restore arg n
              $v0, $zero, 1
                               # return 1
18
      addi
19
     addi
              p, p, p, p
                               # pop two items from stack
20
      jr
                               # return to caller
              $ra
21
22
   L1:
23
                               \# n += -1
     addi
              $a0, $a0, -1
24
      jal
              fact
                               # calls fact and $ra <--- PC+4
25
     lw
              $a0, 0($sp)
                               # restore arg n
26
              $ra, 4($sp)
                               # restore $ra
     lw
                               # Pops two items from stack
27
     addi
              $sp, $sp, 8
                               \# return n*fact(n-1)
28
     mul
              $v0, $a0, $v0
29
              $ra
                               # return to caller
      jr
```

Let's look at how the register values, and stack changes as we go through the program:

1. In main (before first call of fact):

2. During first call of fact(3)



## 3. First break to L1:

## 4. During second call to fact(2)

## 5. During second break to L1

## 6. During third call to fact(1)

## 7. During third break to L1

## 8. During fourth call to fact(0)

## 9. Backtracking to 3rd L1:

## 10. Backtracking to 2nd L1:

## 11. Backtracking to 1st L1:

## 12. Back in main

If you examine things closely, you can actually forgoe the restoring of  $\alpha \$  and  $\alpha \$  inside of fact, since those remain unchanged.

## 2.8.2 Calling Conventions

## Rules for all calls



Figure 8. How the memory is split up.

• The first instruction in the function manipulates \$sp to allocate F words of stack:

addi 
$$sp, sp, -F*4$$

where F = A + L + P + (1 for \$ra if needed ) + (1 for \$fp if in use ) + (2 for \$gp) + padding . Also, <math>F is the frame size in words, and should be even. Corollary 1: \$sp is not changed at any other point than the first and last instructions in the function.

• If you want to use any preserved register in any place during the function, you must store them into the stack when you **enter** the function (not when you use it). Let's assume we are saving \$s0, \$s1, and \$s2 registers, as well as \$ra and \$sp. Then we would write:

- After saving preserved registers, copy \$sp into \$fp, so that from now until you start returning, you can use offsets from \$fp to access the locations. Save and restore local variables as needed after this point, using \$fp and the spots already allocated for them on the stack.
- You may pass information **into** a function only through \$a0-\$a3 and extra stack arguments. As the called function, you may not use the value held in any other register except \$sp, \$fp, \$gp and \$ra (i.e. don't try and use \$v0 or \$s0). The 4 (fifth) argument to the current function is available at (F + 4) \* 4(\$fp). You may store argument 0 from \$a0 into its reserved spot at F \* 4(\$fp), arg1 into (F + 1) \* 4(\$fp), etc., if you want.
- You may pass information **out of** a function through only \$v0-\$v1.
- You may only enter a function at its beginning. You may not jal into the middle
  of a function.
- You may have only one jr \$ra in each function. It is the last instruction in the function, following the instructions that restore the registers saved.

## Extra rules for non-leaf functions:

- Look at the declarations for all procedures this function might call. Find the one with the largest number of arguments, A, and then make A at least 4. You must allocate  $A \cdot 4$  bytes on the stack upon entry into your function.
- If passing more than 4 arguments, then place 4 arguments into \$a0-\$a3. Every argument past the 4<sup>th</sup> argument is placed on the stack. For example suppose 6 arguments are in \$s0-\$s5:

```
move $a0, $s0  # 0(\$fp) reserved on the stack move $a1, $s1  # 4(\$fp) reserved on the stack move $a2, $s2  # 8(\$fp) reserved on the stack move $a3, $s3  # 12(\$fp) reserved on the stack sw $s4, 16(\$fp)  # 5th arg in the stack. Always here! sw $s5, 20(\$fp)  # 5th arg in the stack. Always here!
```



**Figure 9**. Stack organization during call

 You must preserve register \$ra because a called-function jal destroys the value, and it is a preserved register.

Subsection 2.10

## MIPS Addressing for 32-bit Immediates and Addresses

## 2.10.1 32-bit Constant into Register

If you have been following closely, you may have noticed that when adding a constant to a register there are only 16 bits available for the constant (as it is an I-type instruction):

| op | rt | rs | constant | - |
|----|----|----|----------|---|
| 6  | 5  | 5  | 16       | _ |

The question then remains, what do you do if you want to place a constant larger than 16 bits? You achieve this with the following two instructions:

- 1. lui rt, immediate which loads immediate value into the upper 16 bits of rt and zeros lower 16 bits.
- ori rt, rs, immediate
   Bitwise or of rs and immediate placed into rt (rt <- rs | imm).</li>

A word of caution. Using the instruction addi sign extends the msb of immediate.

## 2.10.2 Branch Addressing

Branch instructions take are I-type instructions:

| op | rs | rt | encoded address | - |
|----|----|----|-----------------|---|
| 6  | 5  | 5  | 16              | - |

The target of the encoded addres is

Target = 
$$4$$
(encoded address) + PC + 4.

That is, branch instructions are word addressed (4(encoded address)), and relative to the next instruction (PC + 4).

#### 2.10.3 Jump Addressing

Jump instructions are J-type instructions:



In this case the lower 28 bits of the address to be jumped to are

 $4 \cdot \text{encoded address}$ 

and the upper four are that of the PC. If you need to jump to a really far away address (more than 64 million instructions away), then you use jump register instruction (jr).