# Computer Architecture & Assembly Language 14:332:331

Lecture 1
Introduction

Naghmeh Karimi Fall 16

## **Computing Devices Now**



Sensor Nets



**Laptops** 







**Smart** phones





## **A Brief History of IC**

- 1958: First integrated circuit
  - Flip-flop using two transistors
  - Built by Jack Kilby at Texas Instruments
- 2003
  - Intel Pentium 4 mprocessor (55 million transistors)
  - 512 Mb DRAM (> 0.5 billion transistors)
- No other technology has grown so fast so long
- Driven by miniaturization of transistors
  - Smaller is cheaper, faster, lower in power!
  - Revolutionary effects on society

#### The First Computer: Babbage Difference Engine



- Invented by: Charles Babbage
- Constructed in 1832
- Built from 25,000 parts
- Cost: £17,470

### **First Integration Circuit**

- Jack Kilby (Texas Instruments) invented the first integrated circuit in 1958
- Kilby joined TI just before vacation time, so while everyone else was on vacation...
- Kiby received the Nobel Prize in Physics in 2000 for the invention of the integrated circuit.

#### **Modern Processors**

- A lot of chip area is memory (cache)
- Very little is completely custom (datapath)
- Many blocks synthesized from VHDL or Verilog



#### **Moore's Law**

- In 1965, Gordon Moore predicted that the number of transistors that can be integrated on a die would double every 14 to 18 months (i.e., grow exponentially with time).
- Amazingly visionary million transistor/chip barrier was crossed in the 1980's.
  - 2300 transistors, 1 MHz clock (Intel 4004) 1971
  - 16 Million transistors (Ultra Sparc II) 1997
  - 42 Million, 2 GHz clock (Intel P4) 2001
  - 140 Million transistor (HP PA-8500)

## Moore's Law in Microprocessor



Transistors on lead microprocessors double every 2 years

## **Evolution in DRAM Chip Capacity**



#### **Die Size Grows**



Die size grows by 14% to satisfy Moore's Law

## **Clock Frequency**



Lead microprocessors frequency doubles every 2 years

### **Power Dissipation**



Power delivery and dissipation will be prohibitive

## Why Scaling?

- Technology shrinks by ~0.7 per generation
- With every generation can integrate 2x more functions on a chip; chip cost does not increase significantly
- Cost of a function decreases by 2x
- But ...
  - How to design chips with more and more functions?
  - Design engineering population does not double every two years...
- Hence, a need for more efficient design methods
  - Exploit different levels of abstraction

### **Design Partitioning**

- Architecture: User's perspective, what does it do?
  - Instruction set, registers
  - MIPS, x86, Alpha, PIC, ARM, ...
- Microarchitecture
  - Single cycle, multi-cycle, pipelined, superscalar?
- Logic: how are functional blocks constructed
  - Ripple carry, carry look-ahead, carry select adders
- Circuit: how are transistors used
  - Complementary CMOS, pass transistors, domino
- Physical: chip layout

# **Design Abstraction Levels**



#### The PostPC Era



The number manufactured of each device per year.

Tablets are the fastest growing category, nearly doubling between 2011 and 2012.



## **Classes of Computers**

#### Desktop computers

 Designed to deliver good performance to a single user at low cost usually executing 3<sup>rd</sup> party software, usually incorporating a graphics display, a keyboard, and a mouse

#### Servers

 Used to run larger programs for multiple, simultaneous users typically accessed only via a network and that places a greater emphasis on dependability and (often) security

#### Supercomputers

 A high performance, high cost class of servers with hundreds to thousands of processors, terabytes of memory and petabytes of storage that are used for high-end scientific and engineering applications

#### Embedded computers (processors)

A computer inside another device used for running one predetermined application

# **Below Your Program**



Written in high-level language

#### System software

- Compiler: translates HLL code to machine code
- Operating System: service code
  - Handling input/output
  - Managing memory and storage
  - Scheduling tasks & sharing resources

#### Hardware

Processor, memory, I/O controllers



# **Levels of Program Code**

- High-level language
  - Level of abstraction closer to problem domain
  - Provides for productivity and portability
- Assembly language
  - Textual representation of instructions
- Hardware representation
  - Binary digits (bits)
  - Encoded instructions and data

High-level language program (in C)

```
swap(int v[], int k)
{int temp;
   temp = v[k];
   v[k] = v[k+1];
   v[k+1] = temp;
}
```



Assembly language program (for MIPS)

swap:
 muli \$2, \$5,4
 add \$2, \$4,\$2
 lw \$15, 0(\$2)
 lw \$16, 4(\$2)
 sw \$16, 0(\$2)
 sw \$15, 4(\$2)
 ir \$31



Binary machine language program (for MIPS) 

## **Advantages of Higher-Level Languages?**

#### Higher-level languages

- Allow the programmer to think in a more natural language and for their intended use (Fortran for scientific computation, Cobol for business programming, Lisp for symbol manipulation, Java for web programming, ...)
- Improve programmer productivity more understandable code that is easier to debug and validate
- Improve program maintainability
- Allow programs to be independent of the computer on which they are developed (compilers and assemblers can translate high-level language programs to the binary instructions of any machine)
- Emergence of optimizing compilers that produce very efficient assembly code optimized for the target machine

As a result, very little programming is done today at the assembler level

# Components of a Computer

#### The BIG Picture







- Same components for all kinds of computer
  - Desktop, server, embedded
- Input/output includes
  - User-interface devices
    - Display, keyboard, mouse
  - Storage devices
    - Hard disk, CD/DVD, flash
  - Network adapters
    - For communicating with other computers



## A Safe Place for Data

- Volatile main memory
  - Loses instructions and data when power off
- Non-volatile secondary memory
  - Magnetic disk
  - Flash memory
  - Optical disk (CDROM, DVD)









# Inside the Processor (CPU)

- Datapath: performs operations on data
- Control: sequences datapath, memory, ...
- Cache memory
  - Small fast SRAM memory for immediate access to data

# **Input Device Inputs Object Code**

```
      000000
      00000
      00101
      00010000100000000

      000000
      00100
      00010000000000000
      000100000000000000

      100011
      00010
      01111
      0000000000000000000

      100011
      00010
      10000
      000000000000000000

      101011
      00010
      01111
      000000000000000000

      000000
      11111
      00000
      000000000000000000
```



## **Object Code Stored in Memory**



# How to execute a program?



#### **Processor Organization**

#### Control needs to have

- Ability to input instructions from memory
- Logic and means to control instruction sequencing
- Logic and means to issue signals that control the way information flows between datapath components
- Logic and means to control what operations the datapath's functional units perform

#### Datapath needs to have

- Components functional units (e.g., adder) and storage locations (e.g., register file) - needed to execute instructions
- Components interconnected so that the instructions can be accomplished
- Ability to load data from and store data to memory

#### **Instruction Fetch**

- How do you know which instruction next?
   PC (Program Counter)
- Where to store PC?
   Disk, memory, cache, register
- How to update PC?
   Sequential, branch

#### **Processor Fetches an Instruction**



Processor fetches an instruction from memory

#### **Control Decodes the Instruction**



Control decodes the instruction to determine what to execute

#### **Datapath Executes the Instruction**



Datapath executes the instruction as directed by control

## **Output Data Stored in Memory**



At program completion the data to be output resides in memory

## **Output Device Outputs Data**



#### **Instruction Set Architecture: Critical Interface**



#### **Instruction Set Architecture (ISA)**

- Actual programmer-visible instruction set
- Boundary between software and hardware
- Decisions regarding:
  - Class of ISA
    - Register memory ISA (memory can be accessed by many different instructions)
    - Load-store ISA (only load/store instructions can access memory)
  - Memory addressing (byte addressable,..)
  - Addressing modes (register, immediate, displacement,...)
  - Instruction operands (size and type of operands)
  - Operations (data transfer, arithmetic/logical, control, floating point,...)
  - Control flow instructions (cond branches, uncond branches, call/return,..)
  - Instruction encoding (fixed length, variable length)



# **Defining Performance**

Which airplane has the best performance?











# Response Time and Throughput

- Response time
  - How long it takes to do a task
- Throughput
  - Total work done per unit time
    - e.g., tasks/transactions/... per hour
- We'll focus on response time for now...



#### **Relative Performance**

- To maximize performance, need to minimize execution time
  - Define Performance = 1/Execution Time
  - "X is n time faster than Y"

```
Performance_{x}/Performance_{y}
= Execution time<sub>y</sub>/Execution time<sub>x</sub> = n
```

- Example: time taken to run a program
  - 10s on A, 15s on B
  - Execution Time<sub>B</sub> / Execution Time<sub>A</sub>
     = 15s / 10s = 1.5
  - So A is 1.5 times faster than B



## **CPU Clock (Review)**

- Every action is driven by a clock in the CPU
- Clock Cycle Time (CCT) = 1/Clock\_Frequency
- From CPU speed, you know time for 1 clock cycle

- Mhz clock = 10<sup>-6</sup> seconds
- Ghz clock = 10<sup>-9</sup> seconds



## Performance Summary

CPU time = CPU clock cycles for a program × Clock cycle time

$$CPI = \frac{CPU \text{ clock cycles for a program}}{Instruction count}$$

CPU time = Instruction count  $\times$  Cycles per instruction  $\times$  Clock cycle time

$$CPU \, Time = \frac{Instructions}{Program} \times \frac{Clock \, cycles}{Instruction} \times \frac{Seconds}{Clock \, cycle}$$

- Performance depends on
  - Algorithm: affects IC, possibly CPI
  - Programming language: affects IC, CPI
  - Compiler: affects IC, CPI
  - Instruction set architecture: affects IC, CPI, T<sub>c</sub>



## **Improving Performance Example**

A program runs on computer A with a 2 GHz clock in 10 seconds. What clock rate must computer B run at to run this program in 6 seconds? Unfortunately, to accomplish this, computer B will require 1.2 times as many clock cycles as computer A to run the program.

$$CPU time_{A} = \frac{CPU clock cycles_{A}}{clock rate_{A}}$$

$$CPU clock cycles_{A} = 10 sec x 2 x 10^{9} cycles/sec$$

$$= 20 x 10^{9} cycles$$

$$CPU time_{B} = \frac{1.2 \times 20 \times 10^{9} cycles}{clock rate_{B}}$$

$$clock rate_{B} = \frac{1.2 \times 20 \times 10^{9} cycles}{6 seconds} = 4 GHz$$

## **Using the Performance Equation**

 Computers A and B implement the same ISA. Computer A has a clock cycle time of 250 ps and an effective CPI of 2.0 for some program and computer B has a clock cycle time of 500 ps and an effective CPI of 1.2 for the same program. Which computer is faster and by how much?

Each computer executes the same number of instructions, I, so

Clearly, A is faster ... by the ratio of execution times

#### **CPI in More Detail**

 If different instruction classes take different numbers of cycles

Clock Cycles = 
$$\sum_{i=1}^{n} (CPI_i \times Instruction Count_i)$$

Weighted average CPI

$$CPI = \frac{Clock \ Cycles}{Instruction \ Count} = \sum_{i=1}^{n} \left( CPI_i \times \frac{Instruction \ Count_i}{Instruction \ Count} \right)$$

Relative frequency



## **CPI Example**

 Alternative compiled code sequences using instructions in classes A, B, C

| Class            | А | В | С |  |
|------------------|---|---|---|--|
| CPI for class    | 1 | 2 | 3 |  |
| IC in sequence 1 | 2 | 1 | 2 |  |
| IC in sequence 2 | 4 | 1 | 1 |  |

- Sequence 1: IC = 5
  - Clock Cycles= 2 × 1 + 1 × 2 + 2 × 3= 10
  - Avg. CPI = 10/5 = 2.0

- Sequence 2: IC = 6
  - Clock Cycles= 4 × 1 + 1 × 2 + 1 × 3= 9
  - Avg. CPI = 9/6 = 1.5

#### A Simple Example

| Ор     | Freq | CPI <sub>i</sub> | Freq x     | (CPI <sub>i</sub> |     |     |      |
|--------|------|------------------|------------|-------------------|-----|-----|------|
| ALU    | 50%  | 1                |            | .5                | 5   | .5  | .25  |
| Load   | 20%  | 5                |            | 1.0               | .4  | 1.0 | 1.0  |
| Store  | 10%  | 3                |            | .3                | .3  | .3  | .3   |
| Branch | 20%  | 2                |            | .4                | .4  | .2  | .4   |
|        |      |                  | $\Sigma =$ | 2.2               | 1.6 | 2.0 | 1.95 |

- How much faster would the machine be if a better data cache reduced the average load time to 2 cycles?
  - CPU time new =  $1.6 \times IC \times CCT$  so 2.2/1.6 means 37.5% faster
- How does this compare with using branch prediction to shave a cycle off the branch time?
  - CPU time new =  $2.0 \times IC \times CCT$  so 2.2/2.0 means 10% faster
- What if two ALU instructions could be executed at once?
   CPU time new = 1.95 x IC x CCT so 2.2/1.95 means 12.8% faster

### **Power Trends**



In CMOS IC technology

Power = Capacitive load  $\times$  Voltage<sup>2</sup>  $\times$  Frequency  $5V \rightarrow 1V$   $\times$  1000



## **Uniprocessor Performance**





# **Concluding Remarks**

- Cost/performance is improving
  - Due to underlying technology development
- Hierarchical layers of abstraction
  - In both hardware and software
- Instruction set architecture
  - The hardware/software interface
- Execution time: the best performance measure
- Power is a limiting factor
  - Use parallelism to improve performance

