# An FPGA-based Intel 8080 Mockup Soft Microprocessor

Leonardo Cattarin

June 22, 2022 University of Trento

#### Modules scheme



Figure 1: Modules scheme of the computing system

# CPU: Instruction Fetch-execute cycle



Figure 2: Fetch-execute cycle corresponding to JMP and ADD

# **CPU: Registers**

- PC: (8-bit) Program Counter, memory address to the next instruction.
- IR: (8-bit) Instruction Register, opcode of current instruction
- A,B,C: (8-bit) General purpose registers
- W,Z: (8-bit) Temporary registers
- H,L: (8-bit) Registers used to store memory addresses
- data\_addr,data\_out,write\_en: Registers connected to output wirebuses.
- flg\_carry , flg\_sign , flg\_zero , flg\_parity , flg\_auxiliary : flag registers

#### **CPU:** instructions

- NOP : do nothin
- JMP XX : jump to address XX
- JC XX : jump if flg\_auxiliary =1
- MVI B, XX : copy immediately byte XX to B
- MOV B,A: MOV B,C, MOV C,B, MOV B,H MOV H,B: MOV B,L, MOV L,B, MOV M(H),B, MOV B,M(H), copy operations
- ADD B: ADD M[H], Add to content to A
- CMP B: compare A with B. If A=B, set zero flag to 1.
   Otherwise set it to zero, and set carry flag to zero if A¿=B or 1 otherwise
- CHC: CHZ, CHS, CHP, copy content of flag registers auxiliary one.
- HLT : do noting and stop

## RAM and LCD Display

#### Module\_BRAM\_256\_byte Module:

- Based on Block RAM functionality of Spartan 3A
- Used as an array of 8-bit registers
- Used only 256 bytes = 8-bit addresses

#### LCD\_Driver\_Dbg module:

- Configures LCD display and issues a cycle of write commands
- Can show either RAM memory or CPU registers contens
- selectable via switch and pushbuttons

# **Exampe: For loop**



Figure 3: Loop Example Scheme

### **Exampe: For loop**

```
//check if zero flag is 1 (A=B)
                                                       //and jump to end program if true
//jump directly to loop instructions
                                                       CHZ.
JMP PTR[LOOP]
                                                       JC PTR[AFTER LOOP]
//initial counter value, upper limit
                                                       #T.NNP#
//and memory location to write numbers.
                                                       //puts counter address in H
COUNTER = 0
                                                       MVI B.PTR[COUNTER]
UPPER LIMIT = OA
                                                       MOV H,B
NUMBERS_ADDR = 35
                                                       //puts counter in B, A and C
//code section for counter increment
                                                       MOV B, M[H]
//and conditional jump
                                                       MOV A,B
#INCREMENT#
                                                       MOV C.B
//load counter address in H
                                                       //load starting address for numbers writing
MVI B, PTR [COUNTER]
                                                       MVI B,PTR[NUMBERS_ADDR]
MOV H,B
                                                       MOV H.B
                                                       MOV B.M[H]
//put 01 in B, use it to increase counter by 1.
// put result in B
                                                       //calculates address to write counter value, put in H
MVI B, 01
                                                       ADD B
ADD B
                                                       MOV B.A
MOV B.A
                                                       MOV H.B
//write counter to its memory position
                                                       //re-load counter value in B and A from C
MOV M[H],B
                                                       //and write it to memory
                                                       MOV B,C
//load upper limit memory location in B
                                                       MOV A.B
// and then the limit itself
                                                       MOV M[H],B
MVI B,PTR[UPPER_LIMIT]
MOV H,B
                                                       //jump to increment routine
MOV B,M[H]
                                                       JMP [INCREMENT]
//compare A (counter) with B(upper limit)
                                                       #AFTER_LOOP#
//if A=B, zero flag is set to 1
                                                       HI.T
CMP B
                                                       #NUMBERS ADDR#
```

# Bibliography

[1] [2] [3]

#### References i

- [1] Intel Corporation.

  8080/8085 Assembly language programming manual.
- [2] Xilinx, Inc.

  Spartan-3A/3AN FPGA Starter Kit Board User Guide.
- [3] Xilinx, Inc.Using Block RAM in Spartan-3 Generation FPGAs.