## VLSI testing - Lab 1 & 2

## 309510133 - Cheng-Cheng Lo

• pre\_norm: Noscan vs. Scanned (DC+TMAX)

|            | Area   | Power<br>(W) | Fault<br>count | Coverage<br>(collapsed)<br>(%) | ATPG<br>Run<br>Time(s) | Pattern |
|------------|--------|--------------|----------------|--------------------------------|------------------------|---------|
| NonScanned | 98072  | 260u         | 4011           | 98.05                          | 7137.43                | 279     |
| Scanned    | 105072 | 271u         | 4415           | 99.34                          | 0.72                   | 159     |

• s38584\_seq: Noscan vs. Scanned (DC+TMAX)

|            | Area    | Power<br>(W) | Fault<br>count | Coverage<br>(collapsed)<br>(%) | ATPG<br>Run<br>Time(s) | Pattern |
|------------|---------|--------------|----------------|--------------------------------|------------------------|---------|
| NonScanned | 1081468 | 1.8636m      | 55680          | 10.75                          | 89754.29               | 6       |
| Scanned    | 1223322 | 5.8111m      | 42188          | 100                            | 1.32                   | 136     |

• different design flows for pre\_norm

| Flow    | #Faults | Test Coverage (%) | #Patterns | Run time (s) |
|---------|---------|-------------------|-----------|--------------|
| DC+TMAX | 4415    | 99.34             | 159       | 0.72         |
| DFT+FS  | 6098    | 99.73             | 192       | 5.5          |
| DC+FS   | 6012    | 99.85             | 195       | 4.4          |