

# HITFETTM - BTS3011TE

#### Smart Low-Side Power Switch





#### 1 Overview

#### **Features**

- Single channel device
- Digital Feedback
- Current limitation trigger concept
- 3.3 and 5 V compatible logic inputs
- Electrostatic discharge protection (ESD)
- Green Product (RoHS compliant)
- AEC Qualified

#### **Applications**

- Suitable for resistive, inductive and capacitive loads
- Replaces electromechanical relays, fuses and discrete circuits
- Most suitable for inductive loads as well as loads with inrush currents

#### **Description**

The BTS3011TE is a 11 m $\Omega$  single channel Smart Low-Side Power Switch with in a PG-TO252-5 package providing embedded protective functions. The power transistor is built by an N-channel vertical power MOSFET.

The device is monolithically integrated. The BTS3011TE is automotive qualified and is optimized for 12 V automotive and industrial applications.

| Туре      | Package    | Marking |  |  |
|-----------|------------|---------|--|--|
| BTS3011TE | PG-TO252-5 | S3011TE |  |  |

#### Table 1 Product Summary

| Operating voltage range                                                                                                     | V <sub>OUT</sub>            | 328 V     |
|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------|
| Maximum battery voltage                                                                                                     | $V_{\rm BAT(LD)}$           | 40 V      |
| Operating supply voltage range                                                                                              | $V_{DD}$                    | 3.0 5.5 V |
| Maximum input voltage                                                                                                       | V <sub>IN</sub>             | 5.5 V     |
| Maximum On-State resistance at $T_j = 150 ^{\circ}\text{C}$ , $V_{DD} = 5 ^{\circ}\text{V}$ , $V_{IN} = 5 ^{\circ}\text{V}$ | R <sub>DS(ON)_150</sub>     | 22 mΩ     |
| Nominal load current                                                                                                        | I <sub>L(NOM)</sub>         | 10 A      |
| Minimum current limitation trigger level                                                                                    | I <sub>L(LIM)_TRIGGER</sub> | 70 A      |



#### **Smart Low-Side Power Switch**



#### Overview

#### **Table 1 Product Summary** (cont'd)

| Minimum current limitation level                          | I <sub>L(LIM)</sub>     | 35 A |
|-----------------------------------------------------------|-------------------------|------|
| Maximum OFF state load current at $T_J \le 85$ °C         | I <sub>L(OFF)_85</sub>  | 3 μΑ |
| Maximum stand-by supply current at T <sub>J</sub> ≤ 85 °C | I <sub>DD(OFF)_85</sub> | 6 μΑ |

#### **Diagnostic Functions**

- Short circuit to battery
- Over temperature
- Stable latching diagnostic signal

#### **Protection Functions**

- Over temperature shutdown with delayed auto restart
- Active clamp over voltage protection of the OUTput
- Current limitation with current limitation trigger
- Enhanced short circuit protection

#### **Detailed Description**

The device is able to switch all kind of resistive, inductive and capacitive loads, limited by maximum clamping energy and maximum current capabilities.

The BTS3011TE offers dedicated ESD protection on the IN, VDD and STATUS pin referring to the Ground pin, as well as an over voltage clamping of the Drain/OUT to Source/GND.

The over voltage protection gets activated during inductive turn off conditions or other over voltage events (such as load dump). The power MOSFET is limiting the drain-source voltage, if it rises above the  $V_{\text{OUT}(\text{CLAMP})}$ .

The over temperature protection prevents the device from overheating due to overload and/or bad cooling conditions.

The BTS3011TE has a delayed auto restart thermal shut-down function. The device will turn on again, If the input pin is still high after a delayed time  $t_{D(RESTART)}$  considering the junction temperature has dropped below the thermal hysteresis.

## HITFET<sup>TM</sup> - BTS3011TE Smart Low-Side Power Switch



# **Table of Contents**

| 1                                                 | Overview                                                                                                                                                  | 1              |
|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
|                                                   | Table of Contents                                                                                                                                         | 3              |
| 2                                                 | Block Diagram                                                                                                                                             | 5              |
| 3.1<br>3.2<br>3.3                                 | Pin Configuration Pin Assignment BTS3011TE Pin Definitions and Functions Voltage and Current Definition                                                   | 6              |
| 4                                                 | General Product Characteristics                                                                                                                           | 8              |
| 4.1<br>4.2<br>4.3<br>4.3.1<br>4.3.2               | Absolute Maximum Ratings  Functional Range  Thermal Resistance  PCB set up (from THB report)  Transient Thermal Impedance                                 | 10             |
| 5                                                 | Power Stage                                                                                                                                               | 13             |
| 5.1<br>5.2<br>5.3<br>5.3.1<br>5.3.2<br>5.4<br>5.5 | Output On-state Resistance Resistive Load Output Timing Inductive Load Output Clamping Maximum Load Inductance Reverse Current Capability Characteristics | 14<br>14<br>15 |
| 6                                                 | Protection Functions                                                                                                                                      |                |
| 6.1<br>6.2<br>6.3<br>6.4                          | Over Voltage Clamping on OUTput Thermal Protection Overcurrent Limitation / Short Circuit Behavior Characteristics                                        | 17             |
| 7                                                 | Diagnostics                                                                                                                                               |                |
| 7.1<br>7.2                                        | Functional Description of the STATUS Pin                                                                                                                  |                |
| 8                                                 | Supply and Input Stage                                                                                                                                    |                |
| 8.1<br>8.1.1                                      | Supply Circuit                                                                                                                                            |                |
| 8.2                                               | Input Circuit                                                                                                                                             |                |
| 8.3                                               | Characteristics                                                                                                                                           |                |
| 9<br>9.1<br>9.2<br>9.3<br>9.4                     | Electrical Characteristics  Power Stage  Protection  Diagnostics  Supply and Input Stage                                                                  | 24<br>26<br>27 |
| 10                                                | Characterisation Results                                                                                                                                  | 29             |
| 10.1                                              | Power Stage                                                                                                                                               |                |
| 10.2<br>10.3                                      | Dynamic characteristics                                                                                                                                   |                |

## **Smart Low-Side Power Switch**



| 11   | Application Information                          | 40 |
|------|--------------------------------------------------|----|
| 11.1 | Design and Layout Recommendations/Considerations | 40 |
| 12   | Package Outlines BTS3011TE                       | 41 |
| 12   | Pavision History                                 | 42 |



**Block Diagram** 

# 2 Block Diagram



Figure 1 Block Diagram



**Pin Configuration** 

# 3 Pin Configuration

## 3.1 Pin Assignment BTS3011TE



Figure 2 Pin Configuration DPAK5

### 3.2 Pin Definitions and Functions

#### Table 2

| Pin | Symbol | Function                                |
|-----|--------|-----------------------------------------|
| 1   | IN     | Input pin                               |
| 2   | VDD    | 5 V supply pin                          |
| 3,6 | OUT    | Drain, Load connection for power DMOS   |
| 4   | STATUS | Open-drain status feedback (low active) |
| 5   | GND    | Ground, Source of power DMOS            |

## 3.3 Voltage and Current Definition

Figure 3 shows all external terms used in this data sheet, with associated convention for positive values.



## **Pin Configuration**



Figure 3 Naming Definition of electrical parameters



#### **General Product Characteristics**

## 4 General Product Characteristics

## 4.1 Absolute Maximum Ratings

## Table 3 Absolute Maximum Ratings<sup>1)</sup>

 $T_{\rm j}$  = -40°C to +150°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                                                                               | Symbol                          |          | Va   | lues                        | Unit | Note or<br>Test Condition                                                                                                                                               | Number   |
|---------------------------------------------------------------------------------------------------------|---------------------------------|----------|------|-----------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                                                                         |                                 | Min.     | Тур. | Max.                        |      |                                                                                                                                                                         |          |
| Voltages                                                                                                |                                 | *        |      |                             | •    |                                                                                                                                                                         | *        |
| Supply voltage                                                                                          | $V_{ m DD}$                     | -0.3     | -    | 5.5                         | ٧    | _                                                                                                                                                                       | P_4.1.1  |
| Output voltage                                                                                          | $V_{OUT}$                       | _        | _    | 40                          | ٧    | internally clamped                                                                                                                                                      | P_4.1.2  |
| Battery voltage for short circuit protection                                                            | V <sub>BAT(SC)</sub>            | -        | -    | 32                          | V    | l = 0 or 5 m<br>$R_{SC}$ = 30 m $\Omega$ + $R_{Cable}$<br>$R_{Cable}$ = $l$ * 16 m $\Omega$ /m<br>$L_{SC}$ = 5 $\mu$ H + $L_{Cable}$<br>$L_{Cable}$ = $l$ * 1 $\mu$ H/m | P_4.1.3  |
| Battery voltage for load dump protection $(V_{BAT(LD)} = V_A + V_S \text{ with } V_A = 13.5 \text{ V})$ | $V_{\mathrm{BAT}(\mathrm{LD})}$ | -        | -    | 40                          | V    | $R_{i} = 2 \Omega;$<br>$R_{Load} = 2.2 \Omega;$<br>$t_{d}$ =400 ms;<br>suppressed pulse                                                                                 | P_4.1.4  |
| Input Pin                                                                                               |                                 | <u> </u> |      | -                           |      |                                                                                                                                                                         |          |
| Input voltage                                                                                           | $V_{IN}$                        | -0.3     | _    | 5.5                         | V    | _                                                                                                                                                                       | P_4.1.8  |
| Status Pin                                                                                              |                                 |          |      |                             |      |                                                                                                                                                                         |          |
| Status voltage                                                                                          | V <sub>STATUS</sub>             | -0.3     | -    | 5.5                         | V    | _                                                                                                                                                                       | P_4.1.9  |
| Power Stage                                                                                             |                                 | •        |      |                             | •    |                                                                                                                                                                         |          |
| Load current                                                                                            | / <sub>L</sub>                  | -        | _    | I <sub>L(LIM)_TRIGGER</sub> | Α    | _                                                                                                                                                                       | P_4.1.12 |
| Energies                                                                                                |                                 |          |      |                             |      |                                                                                                                                                                         |          |
| Unclamped single inductive energy single pulse                                                          | E <sub>AS</sub>                 | _        | _    | 390                         | mJ   | $I_{L(0)} = I_{L(NOM)}$ $V_{BAT} = 13.5 \text{ V}$ $T_{J(0)} = 150^{\circ}\text{C}$                                                                                     | P_4.1.13 |
| Unclamped repetitive inductive energy pulse with 100k cycles                                            | E <sub>AR(100k)</sub>           | -        | -    | 290                         | mJ   | $I_{L(0)} = I_{L(NOM)}$ $V_{BAT} = 13.5 \text{ V}$ $T_{j(0)} = 105 ^{\circ}\text{C}$                                                                                    | P_4.1.15 |
| Temperatures                                                                                            |                                 |          |      |                             |      |                                                                                                                                                                         |          |
| Operating temperature                                                                                   | $T_{\rm j}$                     | -40      | -    | +150                        | °C   | _                                                                                                                                                                       | P_4.1.17 |
| Storage temperature                                                                                     | $T_{\rm stg}$                   | -55      | _    | +150                        | °C   | -                                                                                                                                                                       | P_4.1.18 |
| ESD Susceptibility                                                                                      |                                 | •        |      |                             |      |                                                                                                                                                                         |          |

8

#### **Smart Low-Side Power Switch**



#### **General Product Characteristics**

#### Table 3 Absolute Maximum Ratings<sup>1)</sup> (cont'd)

 $T_j$  = -40°C to +150°C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                          | Symbol           | Values |      |      | Unit | Note or           | Number   |
|------------------------------------|------------------|--------|------|------|------|-------------------|----------|
|                                    |                  | Min.   | Тур. | Max. |      | Test Condition    |          |
| ESD susceptibility (all pins)      | V <sub>ESD</sub> | -2     | -    | 2    | kV   | HBM <sup>3)</sup> | P_4.1.19 |
| ESD susceptibility OUT pin vs. GND | V <sub>ESD</sub> | -4     | -    | 4    | kV   | HBM <sup>3)</sup> | P_4.1.20 |
| ESD susceptibility                 | $V_{ESD}$        | -750   | _    | 750  | V    | CDM <sup>4)</sup> | P_4.1.21 |

- 1) Not subject to production test, specified by design.
- 2)  $V_{\text{BAT(LD)}}$  is setup without the DUT connected to the generator per ISO7637-1;  $R_{\text{i}}$  is the internal resistance of the load dump test pulse generator;  $t_{\text{d}}$  is the pulse duration time for load dump pulse (pulse 5) according ISO 7637-1, -2.
- 3) ESD susceptibility, HBM according to ANSI/ESDA/JEDEC JS-001 (1.5 k $\Omega$ , 100 pF)
- 4) ESD susceptibility, Charged Device Model "CDM" ESDA STM5.3.1 or ANSI/ESD S.5.3.1

#### **Notes**

- 1. Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation

#### 4.2 Functional Range

Table 4 Functional Range<sup>1)</sup>

| Parameter                                    | Symbol                |      | Value | es   | Unit | Note or                       | Number  |  |
|----------------------------------------------|-----------------------|------|-------|------|------|-------------------------------|---------|--|
|                                              |                       | Min. | Тур.  | Max. |      | <b>Test Condition</b>         |         |  |
| Supply Voltage Range for Nominal Operation   | $V_{\rm DD(NOM)}$     | 3.0  | 5.0   | 5.5  | V    |                               | P_4.2.1 |  |
| Supply current continuous ON operation       | I <sub>DD(ON)</sub>   | _    | -     | 1    | mA   | -                             | P_4.2.2 |  |
| Standby supply current (ambient)             | I <sub>DD(OFF)</sub>  | _    | 1.5   | 6    | μΑ   | <i>T</i> <sub>j</sub> ≤ 85°C  | P_4.2.4 |  |
| Battery Voltage Range for Nominal Operation  | V <sub>BAT(NOR)</sub> | 6    | 13.5  | 18   | V    | -                             | P_4.2.5 |  |
| Extended Battery Voltage Range for Operation | $V_{BAT(EXT)}$        | 0    | -     | 32   | V    | parameter deviations possible | P_4.2.6 |  |

<sup>1)</sup> Not subject to production test, specified by design.

Note:

Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.

#### **Smart Low-Side Power Switch**



#### **General Product Characteristics**

#### 4.3 Thermal Resistance

Note: This thermal data was generated in accordance with JEDEC JESD51 standards.

For more information, go to www.jedec.org.

Table 5 Thermal Resistance

| Parameter                               | Symbol                  |      | Value | S    | Unit | Note or<br>Test Condition | Number  |
|-----------------------------------------|-------------------------|------|-------|------|------|---------------------------|---------|
|                                         |                         | Min. | Тур.  | Max. |      |                           |         |
| Junction to Solder Point                | $R_{thJSP}$             | _    | 2     | _    | K/W  | 1) 2)                     | P_4.3.1 |
| Junction to Ambient (2s2p)              | R <sub>thJA(2s2p)</sub> | _    | 25    | _    | K/W  | 1) 3)                     | P_4.3.2 |
| Junction to Ambient<br>(1s0p+600mm² Cu) | R <sub>thJA(1s0p)</sub> | -    | 38    | _    | K/W  | 1) 4)                     | P_4.3.3 |

- 1) Not subject to production test, specified by design.
- 2) Specified RthJSP value is simulated at natural convection on a cold plate setup (all pins are fixed to ambient temperature). Tc = 85°C. Device is loaded with 1 W power.
- 3) Specified RthJA value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The product (Chip and Package) was simulated on a  $76.2 \times 114.3 \times 1.5$  mm board with 2 inner copper layers ( $2 \times 70 \mu m$  Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer. Ta =  $85^{\circ}$ C. Device is loaded with 1 W power.
- 4) Specified RthJA value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The product (Chip and Package) was simulated on a 76.2 x 114.3 x 1.5 mm board with additional heatspreading copper area of 600mm2 and 70  $\mu$ m thickness. Ta = 85°C. Device is loaded with 1 W power



#### **General Product Characteristics**

## 4.3.1 PCB set up (from THB report)

The following PCB set up was implemented to determine the transient thermal impedance.



Figure 4 Cross section JEDEC 2s2p.



Figure 5 Cross section JEDEC 1s0p.



Figure 6 PCB layout.

**General Product Characteristics** 

# infineon



Figure 7 Typical transient thermal impedance  $Z_{\rm thJA} = f(t_{\rm p})$ ,  $T_{\rm a} = 85\,^{\circ}{\rm C}$  Value is according to Jedec JESD51-2,-7 at natural convection on FR4 2s2p board; The product (Chip and Package) was simulated on a 76.2 x 114.3 x 1.5 mm³ board with 2 inner copper layers (2 x 70 um Cu, 2 x 35 um Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer. Device is dissipating 1 W power.



Figure 8 Typical transient thermal impedance  $Z_{\text{thJA}} = f(t_p)$ ,  $T_a = 85^{\circ}\text{C}$  Value is according to Jedec JESD51-3 at natural convection on FR4 1s0p board. Device is dissipating 1 W power.



**Power Stage** 

## **5** Power Stage

### 5.1 Output On-state Resistance

The on-state resistance depends on the supply voltage as well as on the junction temperature  $T_J$ . **Figure 9** shows this dependencies in terms of temperature and voltage for the typical on-state resistance  $R_{\rm DS(ON)}$ . The behavior in reverse polarity is described in chapter"Reverse Current Capability" on Page 16.



Figure 9 Typical On-State Resistance,  $R_{DS(ON)} = f(T_J);$  $V_{DD} = 5 \text{ V}, 3 \text{ V}; V_{IN} = \text{high}$ 

A high signal at the input pin causes the power DMOS to switch ON with a dedicated slope. To achieve the specified  $R_{\rm DS(ON)}$  and switching speed, a 5 V supply is required.



**Power Stage** 

## 5.2 Resistive Load Output Timing

Figure 10 shows the typical timing when switching a resistive load.



Figure 10 Definition of Power Output Timing for Resistive Load

#### 5.3 Inductive Load

## 5.3.1 Output Clamping

When switching off inductive loads with low side switches, the drain-source voltage  $V_{\rm OUT}$  rises above battery potential, because the inductance intends to continue driving the current. To prevent unwanted high voltages the device has a voltage clamping mechanism to keep the voltage at  $V_{\rm OUT(CLAMP)}$ . During this clamping operation mode the device heats up as it dissipates the energy from the inductance. Therefore the maximum allowed load inductance is limited. See **Figure 11** and **Figure 12** for more details.



Figure 11 Output Clamp Circuitry



#### **Power Stage**



Figure 12 Switching an Inductive Load

Note: Repetitive switching of inductive load by VDD instead of using the input is a not recommended operation and may affect the device reliability and reduce the lifetime.

#### 5.3.2 Maximum Load Inductance

While demagnetization of inductive loads, energy has to be dissipated in the BTS3011TE. This energy can be calculated by the following equation:

$$E = V_{OUT(CLAMP)} \times \left[ \frac{V_{BAT} - V_{OUT(CLAMP)}}{R_L} \times \ln \left( 1 - \frac{R_L \times I_L}{V_{BAT} - V_{OUT(CLAMP)}} \right) + I_L \right] \times \frac{L}{R_L}$$
(5.1)

Following equation simplifies under assumption of  $R_1 = 0$ 

$$E = \frac{1}{2}LI_{L}^{2} \times \left(1 - \frac{V_{BAT}}{V_{BAT} - V_{OUT(CLAMP)}}\right)$$
 (5.2)

15

Figure 13 shows the inductance / current combination the BTS3011TE can handle.

For maximum single avalanche energy please also refer to E<sub>AS</sub> parameter in Page 8



#### **Power Stage**



Figure 13 Maximum load inductance for single pulse

 $L = f(I_L);$  $T_{J(0)} = 150^{\circ}C; V_{BAT} = 13.5 \text{ V}$ 

#### 5.4 Reverse Current Capability

A reverse battery situation means the OUT pin is pulled below GND potential to  $-V_{BAT}$  via the load  $Z_{I}$ .

In this situation the load is driven by a current through the intrinsic body diode of the BTS3011TE and all protection, such as current limitation, over temperature or over voltage clamping, are not active.

OT is active in inverse current if DMOS is ON

In certain application case (for example in a bridge or half-bridge configuration) the intrinsic reverse body diode is used for freewheeling of an inductive load. In this case the device is still supplied but an inverse current is flowing from GND to OUT(drain) and the OUT will be pulled below GND.

In inverse or reverse operation via the reverse body diode, the device is dissipating a power loss which is defined by the driven current and the voltage drop on the body diode -VDS.

The BTS3011TE is capable of switching ON during inverse current by setting the IN high. In this condition, the over temperature is active.

#### 5.5 Characteristics

Please see "Power Stage" on Page 24 for electrical characteristic table.



#### **Protection Functions**

#### 6 Protection Functions

The device provides embedded protection functions. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operation. Protection functions are not to be used for continuous or repetitive operation.

## 6.1 Over Voltage Clamping on OUTput

The BTS3011TE is equipped with a voltage clamp circuitry that keeps the drain-source voltage  $V_{\rm DS}$  at a certain level  $V_{\rm OUT(CLAMP)}$ . The over voltage clamping is overruling the other protection functions. Power dissipation has to be limited to not exceed the maximum allowed junction temperature.

This function is also used in terms of inductive clamping. Please see also "Output Clamping" on Page 14 for more details.

#### 6.2 Thermal Protection

The device is protected against over temperature due to overload and/or bad cooling conditions by an integrated temperature sensor. The thermal protection is available if the device is active. .

The device incorporates an absolute  $(T_{J(SD)})$  and a dynamic temperature limitation  $(\Delta T_{J(SW)})$ . Triggering one of them will cause the output to switch off.

The BTS3011TE has a delayed thermal-restart function. If the input (IN) is still high the device will turn on again after a delayed time  $t_{D(RESTART)}$  considering the junction temperature has dropped below the thermal hysteresis.



Figure 14 Thermal protective switch OFF scenario with thermal restart

Note: For better understanding, the time scale is not linear. The real timing of this drawing is application dependant and cannot be described.



#### **Protection Functions**

#### 6.3 **Overcurrent Limitation / Short Circuit Behavior**

This device is providing a smart overcurrent limitation intended to provide protection against short circuit conditions while allowing also load inrush currents higher than the current limitation level. To achieve this, the device has a current limitation level  $I_{L(LIM)}$  which is triggered by a higher trigger level  $I_{L(LIM)}$  TRIGGER.

The condition short circuit is an overload condition on the device.

If the load current  $I_L$  reaches the current limitation trigger level  $I_{L(LIM)\_TRIGGER}$  the internal current limitation will be activated and the device limits the current to a lower value  $I_{L(LIM)}$ . The device then starts heating up. When the thermal shutdown temperature  $T_{J(SD)}$  is reached, the device turns off. The time from the beginning of current limitation until the over temperature switch off depends strongly on the cooling conditions.

If input is still high, the device will turn on again after a delayed time  $t_{D(RESTART)}$  considering the junction temperature has dropped below the thermal hysteresis. The current limitation trigger is a latched signal. It will be only reset by input (IN) pin low and resetting the latch fault signal (STATUS pin = high. See Chapter 7 Diagnostics) at the same time. This means if the input stays high all the time during short circuit, the current will be limited to  $I_{L(LIM)}$  during the following pulses (while on thermal restart). It also means that the output current remains limited to the current limitation level  $I_{L(LIM)}$  as long as the current limitation trigger is not reset.

Figure 15 shows this behavior.



Short circuit protection via current limitation and thermal switch off, with latched fault Figure 15 signal on STATUS-pin

#### **Smart Low-Side Power Switch**



#### **Protection Functions**

Note:

For better understanding, the time scale is not linear. The real timing of this drawing is application dependant and cannot be described.

#### Behavior with overload current below current limitation trigger level

The lower current limitation level  $I_{L(LIM)}$  will be also triggered by a thermal shutdown. This could be the case in terms of overload with a current still below the current limitation trigger level ( $I_L < I_{L(LIM)TRIGGER}$ ).



Example of overload behavior with thermal shutdown Figure 16

Note:

For better understanding, the time scale is not linear. The real timing of this drawing is application dependant and cannot be described.

#### **Characteristics** 6.4

Please see "Protection" on Page 26 for electrical characteristic table.



**Diagnostics** 

## 7 Diagnostics

The BTS3011TE provides a latching digital fault feedback signal on the STATUS pin triggered by an over temperature shutdown.

#### 7.1 Functional Description of the STATUS Pin

The BTS3011TE provides digital status information via the STATUS pin to give an alarm feedback to a connected microcontroller. Please see Figure 17 "Feedback and control of STATUS pin" on Page 20

#### **Normal operation mode**

In normal operation (no fault is detected) the STATUS pin's logic is set "high". It is pulled up via an external Resistor ( $R_{STATUS}$ ). Internally it is connected to an open drain MOSFET through an internal resistor.

#### **Fault operation**

In case of a thermal shutdown (fault), an internal MOSFET connected to the STATUS pin, pulls its voltage down to GND, providing a "low" level signal to the microcontroller. Fault mode operation remains active independent from the input pin state or internal restarts until it is reset.

#### Reset latch fault signal (external pull up)

To reset the latch fault signal of the BTS3011TE, the STATUS pin has to be pulled up to 5 V (recommended  $V_{\rm DD}$ ). Resetting the fault signal will not reset the current limitation trigger signal. To do so, the INPUT pin has to be set in logic "low" at the same time the STATUS pin is set "high". In this case, the fault latch signal and the current limitation trigger will be reset (assuming the temperature has dropped below  $\Delta T_{\rm J_HYS}$ ). Please refer to **Figure 15** and **Figure 16**.



Figure 17 Feedback and control of STATUS pin

For recommended values of external components please see "Application Information" on Page 40

#### 7.2 Characteristics

Please see "Diagnostics" on Page 27 for electrical characteristic table.



**Supply and Input Stage** 

## 8 Supply and Input Stage

## 8.1 Supply Circuit

The supply pin  $V_{\rm DD}$  is protected against ESD pulses as shown in **Figure 18**.

The device supply is not internal regulated but directly taken from a external supply. Therefore a reverse polarity protected and buffered 5 V (or 3.3 V) voltage supply is required. To achieve the specified  $R_{\rm DS(ON)}$  and switching speed a 5 V supply is required.

The device shall be supplied via the  $V_{DD}$  pin before applying an input signal  $V_{IN}$  to ensure the correct functionality of the device.



Figure 18 Supply Circuit

#### 8.1.1 Undervoltage Shutdown

In order to ensure a stable and defined device behavior under all allowed conditions the supply voltage  $V_{\rm DD}$  is monitored.

The output switches off, if the supply voltage  $V_{\rm DD}$  drops below the switch-off threshold  $V_{\rm DD(TH)}$ . In this case also all latches will be reset. The device functions are only given for supply voltages above the supply voltage threshold  $V_{\rm DD(SD)MAX}$ . There is no failure feedback ensured for  $V_{\rm DD} < V_{\rm DD(SD)}$ .



**Supply and Input Stage** 

#### **Input Circuit** 8.2

Figure 19 shows the input circuit of the BTS3011TE. Due to an internal pull-down it is ensured that the device switches off in case of open input pin. A Zener structure protects the input circuit against ESD pulses. As the  $V_{\rm DD}$  is sufficient).



Figure 19 **Simplified INput circuitry** 

#### **Smart Low-Side Power Switch**



**Supply and Input Stage** 

## 8.3 Characteristics

Please see "Supply and Input Stage" on Page 28 for electrical characteristic table.



#### **Electrical Characteristics**

#### **Electrical Characteristics** 9

Note:

Characteristics show the deviation of parameter at given input voltage and junction temperature. Typical values show the typical parameters expected from manufacturing and in typical application condition.

All voltages and currents naming and polarity in accordance to Figure 3 "Naming Definition of electrical parameters" on Page 7

#### 9.1 **Power Stage**

Please see Chapter "Power Stage" on Page 13 for parameter description and further details.

#### Table 6 **Electrical Characteristics: Power Stage**

 $T_i = -40$ °C to +150°C,  $V_{DD} = 3.0$  V to 5.5 V,  $V_{BAT} = 6$  V to 18 V, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                                     | Symbol                  |      | Value | S    | Unit | Note or                                                                                                                                         | Number   |
|---------------------------------------------------------------|-------------------------|------|-------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                               |                         | Min. | Тур.  | Max. |      | <b>Test Condition</b>                                                                                                                           |          |
| Power Stage - Static Characteris                              | stics                   |      |       |      |      |                                                                                                                                                 |          |
| On-State resistance<br>at 25°C                                | R <sub>DS(ON)_25</sub>  | -    | 10.7  | _    | mΩ   | $I_{L} = I_{L(NOM)};$ $V_{DD} = 5 V;$ $T_{J} = 25^{\circ}C$                                                                                     | P_9.1.1  |
| On-State resistance<br>at 150°C                               | R <sub>DS(ON)_150</sub> | -    | 19    | 22   | mΩ   | $I_{L} = I_{L(NOM)};$ $V_{DD} = 5 V;$ $T_{j} = 150^{\circ}C$                                                                                    | P_9.1.2  |
| Nominal load current                                          | I <sub>L(NOM)</sub>     | -    | 10    | _    | Α    | $T_{\rm J} < 150^{\circ} \rm C;$<br>$V_{\rm DD} = 5 \rm \ V;$                                                                                   | P_9.1.7  |
| OFF state load current, Output<br>leakage current             | I <sub>L(OFF)_85</sub>  | -    | -     | 3    | μА   | $V_{OUT} = V_{BAT};$ $V_{IN} = 0 \text{ V};$ $V_{DD} = 5 \text{ V};$ $T_{J} \le 85^{\circ}\text{C}$                                             | P_9.1.8  |
| OFF state load current, Output<br>leakage current<br>at 150°C | / <sub>L(OFF)_150</sub> | -    | 6     | 14   | μΑ   | $V_{\text{OUT}} = V_{\text{BAT}};$<br>$V_{\text{IN}} = 0 \text{ V};$<br>$V_{\text{DD}} = 5 \text{ V};$<br>$T_{\text{J}} = 150 ^{\circ}\text{C}$ | P_9.1.9  |
| Reverse Diode                                                 |                         | ·    |       |      |      |                                                                                                                                                 | ·        |
| Reverse diode forward voltage                                 | -V <sub>DS</sub>        | -    | 0.8   | 1.5  | ٧    | $I_{L} = -I_{L(NOM)};$ $V_{IN} = 0 \text{ V}$                                                                                                   | P_9.1.11 |

see Figure 10 "Definition of Power Output Timing for Resistive Load" on Page 14 for definition details

| Turn-on time       | t <sub>ON</sub> | 35 | 75  | 115 | μs | - | P_9.1.12 |
|--------------------|-----------------|----|-----|-----|----|---|----------|
| Turn-off time      | $t_{OFF}$       | 70 | 135 | 210 | μs | - | P_9.1.13 |
| Turn-on delay time | $t_{DON}$       | 5  | 15  | 25  | μs | - | P_9.1.14 |

#### **Smart Low-Side Power Switch**



#### **Electrical Characteristics**

#### Table 6 **Electrical Characteristics: Power Stage** (cont'd)

 $T_{\rm j}$  = -40°C to +150°C,  $V_{\rm DD}$  = 3.0 V to 5.5 V,  $V_{\rm BAT}$  = 6 V to 18 V, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                        | Symbol                 |      | Value | s    | Unit | Note or               | Number   |
|----------------------------------|------------------------|------|-------|------|------|-----------------------|----------|
|                                  |                        | Min. | Тур.  | Max. |      | <b>Test Condition</b> |          |
| Turn-off delay time              | $t_{DOFF}$             | 40   | 75    | 120  | μs   | -                     | P_9.1.15 |
| Turn-on output fall time         | t <sub>F</sub>         | 30   | 60    | 90   | μs   | -                     | P_9.1.16 |
| Turn-off output rise time        | $t_{R}$                | 30   | 60    | 90   | μs   | -                     | P_9.1.17 |
| Turn-on Slew rate <sup>3)</sup>  | (DV/Dt) <sub>ON</sub>  | 0.22 | 0.4   | 0.65 | V/µs | -                     | P_9.1.18 |
| Turn-off Slew rate <sup>4)</sup> | (DV/Dt) <sub>OFF</sub> | 0.22 | 0.4   | 0.65 | V/µs | -                     | P_9.1.19 |

<sup>1)</sup> Not subject to production test, calculated by  $R_{\rm thJA}$  and  $R_{\rm DS(ON)}$ 

<sup>2)</sup> Not subject to production test, specified by design

#### **Smart Low-Side Power Switch**



#### **Electrical Characteristics**

#### 9.2 **Protection**

Please see Chapter "Protection Functions" on Page 17 for parameter description and further details.

Note:

Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation

#### Table 7 **Electrical characteristics: Protection**

 $T_{\rm j}$  = -40°C to +150°C,  $V_{\rm DD}$  = 3.0 V to 5.5 V;  $V_{\rm BAT}$  = 6 V to 18 V, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                              | Symbol                      | Values   |              |      | Unit | Note or                                          | Number   |
|----------------------------------------|-----------------------------|----------|--------------|------|------|--------------------------------------------------|----------|
|                                        |                             | Min.     | Тур.         | Max. |      | <b>Test Condition</b>                            |          |
| Thermal shut down 1)                   |                             | <b>"</b> | 1            |      | П    |                                                  |          |
| Thermal shut down junction temperature | $T_{J(SD)}$                 | 150      | 170          | 200  | °C   | 1)                                               | P_9.2.1  |
| Thermal hysteresis                     | $\Delta T_{J-HYS}$          | _        | 20           | _    | K    | 1)                                               | P_9.2.4  |
| Dynamic temperature limitation         | $\Delta T_{J(SW)}$          | _        | 70           | _    | K    | 1)                                               | P_9.2.5  |
| Auto-restart delay time                | $t_{\text{D(RESTART)}}$     | 10       | 30           | 40   | ms   | 1) 2)                                            | P_9.2.8  |
|                                        | , ,                         |          |              |      |      | $V_{DD} = 5.0 \text{ V}$                         |          |
| Over Voltage Protection / Clam         | oing                        |          |              |      |      |                                                  |          |
| Drain clamp voltage                    | V <sub>OUT(CLAMP)</sub>     | 40       | -            | -    | ٧    | $V_{IN} = 0 \text{ V}; I_D = 50 \text{ mA};$     | P_9.2.9  |
| <b>Current limitation</b>              | •                           | ·        | <del>.</del> |      | *    |                                                  |          |
| Current limitation trigger level       | I <sub>L(LIM)_TRIGGER</sub> | 70       | -            | 140  | Α    | V <sub>IN</sub> = 5 V;                           | P_9.2.10 |
|                                        | , ,_                        |          |              |      |      | $V_{\rm DD} = 5 \text{ V};$                      |          |
|                                        |                             |          |              |      |      | $V_{\rm DS} = V_{\rm BAT}$                       |          |
| Current limitation level               | I <sub>L(LIM)</sub>         | 35       | _            | 70   | Α    | $V_{IN} = 5 \text{ V};$                          | P_9.2.11 |
|                                        |                             |          |              |      |      | $V_{\rm DD}$ = 5 V; $V_{\rm DS}$ = $V_{\rm BAT}$ |          |

<sup>1)</sup> Not subject to production test, specified by design.

<sup>2)</sup> Auto restart delay time after temperature protection shutdown. Thermal hysteresis must be also considered.

#### **Smart Low-Side Power Switch**



#### **Electrical Characteristics**

#### **Diagnostics** 9.3

Please see Chapter "Diagnostics" on Page 20 for description and further details.

#### **Electrical Characteristics: Diagnostics**

 $T_i = -40$ °C to +150°C,  $V_{DD} = 3.0$  V to 5.5 V,  $V_{BAT} = 6$  V to 18 V, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                           | Symbol                       | Values |      |      | Unit | <b>Note or Test Condition</b>                                                                                         | Number   |
|-------------------------------------|------------------------------|--------|------|------|------|-----------------------------------------------------------------------------------------------------------------------|----------|
|                                     |                              | Min.   | Тур. | Max. |      |                                                                                                                       |          |
| Feedback pin                        |                              |        | •    | 1    | •    |                                                                                                                       | <u>'</u> |
| Status pin voltage drop             | V <sub>STATUS(ON)</sub>      | -      | 0.5  | 0.8  | V    | $I_{\text{STATUS}} = 0.5 \text{ mA};$<br>$3 \text{ V} \leq \text{V}_{\text{IN}} \leq 5.5 \text{ V}$<br>latched fault; | P_9.3.1  |
| Status pin leakage current          | I <sub>STATUS(OFF)_85</sub>  | -      | 1.5  | 6    | μΑ   | $V_{STATUS} \le 5.5 \text{ V};$ $T_J \le 85^{\circ}\text{C};$ $0 \text{ V} \le V_{IN} \le 5.5 \text{ V}$              | P_9.3.2  |
| Status pin leakage current at 150°C | I <sub>STATUS(OFF)_150</sub> | -      | 6    | 12   | μΑ   | $V_{STATUS} \le 5.5 \text{ V};$ $T_{J} \le 150^{\circ}\text{C};$ $0 \text{ V} \le V_{IN} \le 5.5 \text{ V}$           | P_9.3.3  |
| Status pin reset threshold          | V <sub>STATUS(RESET)</sub>   | 0.9    | 1.8  | 2.7  | V    | -                                                                                                                     | P_9.3.4  |
| Status pin reset current            | I <sub>STATUS(RESET)</sub>   | 3      | _    | 7    | mA   | -                                                                                                                     | P_9.3.5  |
| Fault feedback reset time           | t <sub>STATUS(RESET)</sub>   | 100    | _    | -    | μs   | $V_{\text{STATUS}} > V_{\text{STATUS}(\text{RESET})};$<br>no over temperature                                         | P_9.3.6  |

<sup>1)</sup> Not subject to production test, specified by design.

#### **Smart Low-Side Power Switch**



#### **Electrical Characteristics**

#### 9.4 **Supply and Input Stage**

Please see Chapter "Supply and Input Stage" on Page 21 for description and further details.

#### **Electrical Characteristics: Supply and Input**

 $T_i = -40$ °C to +150°C,  $V_{DD} = 3.0$  V to 5.5 V,  $V_{BAT} = 6$  V to 18 V, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                                       | Symbol                      | Values   |      |      | Unit | Note or                                                                                                     | Number   |  |
|-----------------------------------------------------------------|-----------------------------|----------|------|------|------|-------------------------------------------------------------------------------------------------------------|----------|--|
|                                                                 |                             | Min.     | Тур. | Max. |      | <b>Test Condition</b>                                                                                       |          |  |
| Supply                                                          | "                           | <b>"</b> | 11   | II.  | l.   | ,                                                                                                           | <b>-</b> |  |
| Nominal supply voltage                                          | $V_{\rm DD(NOM)}$           | 3.0      | 5.0  | 5.5  | V    | -                                                                                                           | P_9.4.1  |  |
| Supply Undervoltage Shutdown<br>Switch-on/off threshold voltage | $V_{\rm DD(TH)}$            | 1.3      | 2.2  | 3.0  | V    | V <sub>IN</sub> = 5.0 V                                                                                     | P_9.4.2  |  |
| Supply current, continuos ON operation                          | I <sub>DD(ON)</sub>         | _        | _    | 1    | mA   | device on-state<br>$V_{\rm DD} = 5.0 \text{ V}$<br>$I_{\rm L(0)} = I_{\rm L(NOM)}$                          | P_9.4.3  |  |
| Supply current, inverse condition on OUT to GND                 | I <sub>DD(-VOUT)</sub>      | _        | -    | 1    | mA   | $V_{\text{OUT}} < -0.3 \text{ V}$ $V_{\text{IN}} = 5.0 \text{ V}$                                           | P_9.4.5  |  |
| Standby supply current                                          | I <sub>DD(OFF)_85</sub>     | -        | 1.5  | 6    | μΑ   | 1)<br>$V_{IN} = 0 \text{ V}$<br>$V_{DD} = 5.0 \text{ V}$<br>$T_{J} < 85^{\circ}\text{C}$<br>no fault signal | P_9.4.6  |  |
| Standby supply current at 150°C                                 | I <sub>DD(OFF)_150</sub>    | _        | 6    | 14   | μΑ   | $V_{IN} = 0 \text{ V}$<br>$V_{DD} = 5.0 \text{ V}$<br>$T_{J} < 150^{\circ}\text{C}$<br>no fault signal      | P_9.4.7  |  |
| Standby supply current, inverse condition on OUT to GND         | I <sub>DD(OFF)(-VOUT)</sub> | -        | -    | 200  | μΑ   | $I_{L}=-I_{L(NOM)}$ $V_{IN}=0 \text{ V}$                                                                    | P_9.4.8  |  |
| Input                                                           |                             |          |      |      |      |                                                                                                             |          |  |
| Low level input voltage                                         | $V_{IN(L)}$                 | -0.3     | _    | 0.8  | V    | -                                                                                                           | P_9.4.9  |  |
| High level input voltage                                        | $V_{\rm IN(H)}$             | 2.0      | _    | 5.5  | V    | -                                                                                                           | P_9.4.10 |  |
| Input voltage hysteresis                                        | V <sub>IN(HYS)</sub>        | -        | 200  | _    | mV   | 1)                                                                                                          | P_9.4.11 |  |
| Input pull down current                                         | I <sub>IN</sub>             | -        | -    | 160  | μΑ   | 2.7 V < V <sub>IN</sub> < 5.5 V<br>-0.3 V < V <sub>DD</sub> < 5.5V                                          | P_9.4.12 |  |
| Internal Input pull down resistor                               | $R_{\rm IN(GND)}$           | 25       | 50   | 100  | kΩ   | _                                                                                                           | P_9.4.13 |  |

<sup>1)</sup> Not subject to production test, specified by design.



## 10 Characterisation Results

Typical performance characteristics

## 10.1 Power Stage



Figure 20 Typical  $R_{DS(ON)}$  vs.  $V_{DD}$  (3..5.5 V) @  $T_i$ =-40, 25, 85, 150°C;  $I_{L(NOM)}$ 



Figure 21 Typical  $R_{DS(ON)}$  vs.  $V_{DD}$  (3..5.5 V) @  $T_j$ =-40, 25, 85, 150°C;  $I_L$ =2\* $I_{L(NOM)}$ 





Figure 22 Typical  $R_{DS(ON)}$  vs.  $T_j$  (-40..150°C) @  $V_{DD}$ =5 V, 3 V;  $I_{L(NOM)}$ 



Figure 23 Typical  $I_{L(OFF)}$  vs.  $T_{j}$  (-40..150°C) @  $V_{BAT}$ =6 V, 13.5 V, 18 V,  $V_{BAT(SC)}$ V, 40 V;  $V_{IN}$ =0V;





Figure 24  $E_{AS}[J]$  vs.  $I_L(0.5*I_{L(NOM)}, I_{L(NOM)}, 2*I_{L(NOM)})$  @  $T_{J(0)} = 25°C$  and 150°C



Figure 25  $E_{AR}$  [J] vs. No. cycles; @  $I_{L(NOM)}$ , 2\* $I_{L(NOM)}$ ;  $T_{J(0)}$  = 25, 105°C;



## 10.2 Dynamic characteristics



Figure 26 Typical delay on time, delay off time vs. T (-40..150°C) @<sub>J</sub> V<sub>DD</sub>=5 V; V<sub>BAT</sub>=13.5 V



32

Figure 27 Typical fall time, rise time vs.  $T_J$  (-40..150°C) @  $V_{DD}$ =5 V;  $V_{BAT}$ =13.5 V





Figure 28 Typical slew rate (ON&OFF) vs. T<sub>J</sub> (-40..150°C) @ V<sub>DD</sub>=5 V; V<sub>BAT</sub>=13.5 V



Figure 29 Typical delay on time, delay off time vs.  $R_L @ T_J(-40..150^{\circ}C); V_{DD}=5 V; V_{BAT}=13.5 V$ 

33





Figure 30 Typical fall time, rise time vs.  $I_L$  (0.5A.. $I_{L(LIM)\ MIN}$ ) @  $T_J$  (-40, 25, 150°C);  $V_J$ =5 V;  $V_{BAT}$ =13.5 V



Figure 31 Typical slew rate (ON&OFF) vs.  $R_L @ T_J(-40, 25, 150^{\circ}C); V_{DD}=5 \text{ V}; V_{BAT}=13.5 \text{ V}$ 





Figure 32 Typical delay on time, delay off time vs.  $V_{BAT}$  (0..40V) @  $T_J$  (-40, 25, 150°C);  $V_{DD}$ =5 V;  $I_L$ = $I_{L(NOM)}$ 



Figure 33 Typical fall time, rise time vs.  $V_{BAT}$  (0..40V) @  $T_J$  (-40, 25, 150°C);  $V_{DD}$ =5 V;  $I_L$ = $I_{L(NOM)}$ 





Figure 34 Typical slew rate (ON&OFF) vs.  $V_{BAT}$  (0..40V) @  $T_J$  (-40, 25, 150°C);  $V_{DD}$ =5 V;  $I_L$ = $I_{L(NOM)}$ 

## 10.3 Supply and Input Stage



Figure 35  $V_{DD}(U_{V_{on}}, V_{DD}(U_{V_{off}}) \text{ vs. } T_{J}$ 

#### **Smart Low-Side Power Switch**





Figure 36  $I_{DD(on)}$  vs.  $V_{DD}$  @  $T_j = -40, 25, 150^{\circ}$ C



Figure 37  $I_{DD(off)}$  vs.  $T_j @ V_{DD} = 3, 4, 5 \text{ V}$ 





Figure 38  $I_{IN}$  vs.  $V_{in} @ T_j = -40, 25, 150°C$ 



Figure 39 R<sub>IN(GND)</sub> vs. T<sub>j</sub>





Figure 40  $V_{IN(L)}$  vs.  $T_j @ V_{DD} = 3, 4, 5 \text{ V}$ 



Figure 41  $V_{IN(H)}$  vs.  $T_j @ V_{DD} = 3, 4, 5 V$ 



#### **Application Information**

## 11 Application Information

Note:

The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.

#### **Application Diagram**

An application example with the BTS3011TE is shown below.



Figure 42 Simplified application diagram

Note:

This is a very simplified example of an application circuit. The function must be verified in the real application.

Table 10 Recommended external components

| Reference           | Value  | Description                                             |
|---------------------|--------|---------------------------------------------------------|
| R <sub>STATUS</sub> | 10 kΩ  | Pull-up resistor for STATUS pin                         |
| C <sub>VDD</sub>    | 100 nF | Supply pin capacitor for fast supply current transients |

## 11.1 Design and Layout Recommendations/Considerations

As consequence of the fast switching times for high currents, special care has to be taken with the PCB layout. Stray inductances have to be minimized.

Package Outlines BTS3011TE



# 12 Package Outlines BTS3011TE



Figure 43 PG-TO252-5

Transistor Outline Package

#### **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

## **Smart Low-Side Power Switch**



**Revision History** 

# 13 Revision History

| Revision | Date       | Changes            |
|----------|------------|--------------------|
| Rev. 1.0 | 2018-07-19 | Datasheet released |
|          |            |                    |

#### Trademarks

Edition 2018-07-19 Published by Infineon Technologies AG 81726 Munich, Germany

© 2018 Infineon Technologies AG. All Rights Reserved.

Do you have a question about any aspect of this document?

Email: erratum@infineon.com

Document reference

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Infineon:

BTS3011TEATMA1