### Libre Silicon Alliance

leviathan/talamon

December 15, 2017



### What we do

- Breaking the monopoly of big semiconductor manufacturers
- Eliminating the vendor lock-in to big semiconductor manufacturers
- Making semiconductor development super quick and inexpensive

## Community projects





Yosys Open SYnthesis Suite

### Companies and institutions









#### How we do it

- Introducing an open source chip manufacturing process standard specification
- Introducing a fully integrated free EDA for ASIC design<sup>1</sup>

<sup>&</sup>lt;sup>1</sup>https://github.com/leviathanch/qtflow

## Why are we doing this?

- MPWs cost around 20'000 USD nowadays
- MPWs take around 2-9 months nowadays
- All manufacturers want NDAs (some NDAs even have NDAs!)
- You design for a vendor process contains process specific design quirks (also under NDA!)
- No manufacturer provides the GDS2 files in order to manufacture the designs in your basement (there is no free silicon yet)
- You can't even publish your own designs!

### Help needed

- Help developing QtFlow<sup>2</sup>
- Help with the LibreSilicon process<sup>3</sup>
- Work on the standard logic cells
- Work on developing FreeFLASH
- Work on developing FreeDRAM
- Donations

<sup>&</sup>lt;sup>2</sup>https://github.com/leviathanch/qtflow

<sup>&</sup>lt;sup>3</sup>https://github.com/leviathanch/libresiliconprocess

# Thank you!

