#### **LVS Filter Introduction**

#### LVSRCE/TSMC

September 4, 2020

### **RODMY & SRAM Layers**



- Definition
  - RODMY is a LVS dummy layer for SRAM process to exclude OD area
- LVS Usage
  - This layer is to remove OD layer in SRAM area only
  - No gate when OD & PO covered by RODMY in SRAM block
- Logic Operation
  - diff = OD NOT (RODMY AND SRM)
- Example



PO (17;0)

RODMY (20;100)

OD (6;0)

MD (82;150)

VD (179;150)

SRM (20;0)

### **CPO Layers**



- Definition
  - Layers used to cut poly
- LVS Usage
  - **■** CPO/DCPO layers will remove POLY layer
- Logic Operation
  - poly\_cut = CPO OR DCPO
  - POx = POx1 NOT poly\_cut



### **CMD Layers**

Security C – TSMC Secret

- Definition
  - Layers used to cut MD
- LVS Usage
  - CMD/SR\_DCMD layers will remove MD layer
- Logic Operation
  - MD\_cut = CMDi OR SR\_DCMD
  - MD = MDi NOT MD\_cut













## Security C - TSMC Secret

### **TCDDMY & ICOVL Layers**

- Definition
  - DRC dummy layers for TCD & ICOVL dummy patterns
- LVS Usage
  - OD/PO would be removed under these layers, so no devices would be formed
- Logic Operation
  - OD = ODi NOT (TCDDMY OR ICOVL)
  - PO = POi NOT (TCDDMY OR ICOVL)
- Example







TCDDMY (165;1)

## Security C – TSMC Secret

### **LVS Dummy Layers**

The followings are dummy layers for LVS to identify particular devices

| Layer Name in LVS         | Layer Usage Description                                 |  |
|---------------------------|---------------------------------------------------------|--|
| BJTDMY, BJTHPDMY, IBJTDMY | dummy layer to form BJT                                 |  |
| DIODMY                    | dummy layer to form diode                               |  |
| RMDMY                     | dummy layer to form ALRDL/METAL resistor                |  |
| RPDMY                     | dummy layer to form MG/TiN resistor                     |  |
| NWDMY                     | dummy layer to form N-Well resistor                     |  |
| MOMDMY                    | dummy layer to recognize MOM region                     |  |
| INDDMY                    | dummy layer to recognize IND(SPIRAL) region             |  |
| MFUSE/VFUSE               | dummy layer to recognize Metal Fuse /Via Fuse resistor. |  |
| LVSDMY4                   | dummy layer to recognize DNW-type NMOS (with DNW)       |  |
| HIA_DUMMY                 | dummy layer to recognize HIA diode devices.             |  |
| PODE_GATE                 | dummy layer to recognize 3T PODE devices                |  |
| PODE_TrGATE               | dummy layer to recognize 4T PODE devices.               |  |

# Security C – TSMC Secret

### **MOS** Recognition

Illustration for MOS identification





### **MOS** Recognition (Cont.)

- Rule for MOS recognition
  - MOS gate can only be formed when PO on OD are both drawing layers and satisfy valid\_PO or valid\_OD conditions. (see "N3\_STDCELL\_FILTER.pdf")
  - MOS gate is not formed when
    - a). OD is not drawing layers
    - b). OD and PO are not valid conditions (see "N3\_STDCELL\_FILTER.pdf")
  - MOS gate is not formed by SR\_DPO

### Poly Covered by PODE\_GATE (206;28)



| Region    | Marker Layer           | Form device | ERC Check |
|-----------|------------------------|-------------|-----------|
| MOS       | X                      | 3T PODE     | X         |
| Varactor  | 143;0                  | X           | X         |
| Diode     | 119;0                  | Х           | X         |
| BJT       | 110;0                  | X           | X         |
| Hia diode | 168;0                  | X           | X         |
| Strap     | NOD on NW<br>POD on PW | Х           | Х         |

