

## N3 PODE & CPODE

#### PDKD/TSMC

July 31, 2019



## **CPODE**



### **CPODE – LDE Change**

OD under CPODE will be cut off. And, it will change LDE (LOD/OSE) result.





## PODE (POLY on OD edge)

# Security B – TSMC Restricted Secret

### **Device CAD Layer and Formation**

| PODE Category                            | 3T PODE                          | Cell abutted PODE                      |
|------------------------------------------|----------------------------------|----------------------------------------|
| PODE_GATE (206:28)  PODE_TrGATE (206:29) | PODE MOS                         | MPODE Cell-3                           |
| Device name                              | ppode_svt_mac<br>(npode_svt_mac) | pch_mpodesvt_mac<br>(nch_mpodesvt_mac) |
| PODE CAD layer  PODE_Gate                | Yes                              | Yes                                    |
| Active MOS layer<br>PODE_TrGate          | No                               | No                                     |
| Device Symbol or Schematics              | 1                                | <u>_</u>                               |

#### **3T PODE LVS/LPE Views**









# Security B – TSMC Restricted Secret

#### 4T M-PODE LVS/LPE Views





PODE\_GATE

PO





# Security B – TSMC Restricted Secret

#### **ERC Check on 3T PODE**

3T PODE device with single side OD is NOT required





## ERC Check on 3T PODE and 4T M-PODE Restrict Secret

- 4T M-PODE device (with source/drain) is required
  - PMOS M-PODE tied to VDD
  - NMOS M-PODE tied to VSS
- 3T PODE device with single side OD is NOT required





#### **ERC check for MPODE**

#### **PODE Connect to POWER / GROUND**



- Requirement: Two abutted 3T ptype PODE should be tied to POWER. Two abutted 3T n-type PODE should be tied to GROUND.
  - ERC can check if the pode gate layer connects to POWER NET / GROUND NET.
  - Users need to add POWER NET and GROUND NET by themselves.
  - Limitation: ERC does not have voltage information.
- Several cases are listed in the next few pages.



**LAYOUT** 



## P-type PODE (I)





PP

**ERC: Pass** 

Reason: ppode ties to POWER

## P-type PODE (II)





**VDD** 

PP

**ERC result: Error** 

Reason: ppode does not connect to PWR



PP

PP

**ERC result: Error** 

Reason: ppode is floating



**ERC result: Error** 

Reason: ppode does not connect to PWR

## P-type PODE (III)





**ERC result: Error** 

Reason: ppode does not connect to PWR



**ERC result: Error** 

Reason: ppode should directly

connect to PWR (device will cut the

signal)

© 2017 TSMC, Ltd



## N-type PODE (I)





NP

**ERC: Pass** 

Reason: npode ties to GROUND

### N-type PODE (II)



**VSS** 



**ERC** result: Error

Reason: npode does not connect to

**GROUND** 

**ERC** result: Error

Reason: npode is floating

**ERC** result: Error

Reason: npode does not connect to

**GROUND** 

## N-type PODE (III)





NP

**ERC result: Error** 

Reason: npode does not connect to

**GROUND** 



**ERC result: Error** 

Reason: npode should directly

connect to GROUND (device will cut

the signal)

© 2017 TSMC, Ltd