# Hybrid Inverter-Based Fully-Differential Amplifiers

Luis Henrique Rodovalho luishenriquerodovalho@gmail.com

Abstract—Inverter-based OTAs (Operational Transconductance Amplifiers) are versatile and scalable analog circuit blocks, which several applications use, ranging from signal processing to analog-to-digital converters. This work presents a comparison of the basic fully-differential OTA topologies, their common-mode rejection techniques, and how the designer can mix them together to create hybrid amplifier topologies.

Index Terms—Inverter-based amplifiers, operational transconductance amplifiers, open source PDK.

#### I. Introduction

The humble CMOS inverter is the basis of the most common CMOS digital logic gates. However, it is much more versatile, as it can be used for many analog applications, ranging from high-speed signal processing [1], [2] with typical supply voltages, to ultra-low voltage analog-digital converters [3]–[5]. The performance of those designs relies on the system topology, but it is also dependent on the underlying OTA topologies. If their basic analog blocks can be improved in any aspect, the whole system can benefit from it. However, not everything can be improved simultaneously, as there are always trade-offs in the design.

This work presents existing basic inverter-based fully differential amplifier topologies [1], [2], [6], [7], in Section II, then presents their single-stage and two-stage hybrid amplifier topologies, in Section III. Their strengths and weakness are compared by analyzing their simulation results, in Section IV. Finally, Section V, concludes this work.

## II. BASIC INVERTER-BASED AMPLIFIER TOPOLOGIES

Figures 1a and 1b shows the CMOS inverter circuit diagram and its respective symbol. Its properties, such as large and small-signal parameters, process variability, temperature and supply-voltage dependence, are thoroughly explained in [8]. A super inverter cell, shown in Fig. 1c is made of multiple cells in parallel with shared power supplies, input and output terminals. This way, the OTA performance characteristics, such as transconductance, gain-bandwidth, power consumption, common-mode rejection ratio (CMRR), and power supply rejection ratio (PSRR), can be altered while reusing the same cell layout design.

Figure 2 shows the first inverter-based amplifier topology [1]. It is made of six inverters, has only four nodes, and is completely symmetrical.

Figure 3a shows another inverter-based OTA based on the common-mode input feedforward common-mode rejection technique [2], and has an extra node, for a common-mode path. The amplifier shown in Figure 3b is composed of the same number of cells, but the common-mode signal path direction is



Fig. 1: (a) Single inverter symbol, (b) schematic, and (c) parallel inverters



Fig. 2: (N)auta OTA circuit diagram [1]

reverted, so the common-mode signal is fed back to the input. This topology is useless alone, as it depends on the OTA input load, but can be useful as a cascaded second stage [6].

The common-mode feedback technique can be used in a standalone single-stage amplifier [7] by adding another node, so the output common-mode signal is fed back to the output nodes without going through the input nodes, as shown in Figure 4.

## III. HYBRID INVERTER-BASED AMPLIFIER TOPOLOGIES

The previously presented topologies can be merged to create hybrid designs. Figure 5 combines the common-mode feedforward and attenuated positive feedback techniques from Barthelemy and Nauta OTAs, respectively.



Fig. 3: (a) (B)arthelemy OTA diagram [2], and (b) (V)ieru OTA circuit diagram [3]



Fig. 4: (M)afredini OTA circuit diagram [7]



Fig. 5: (B)arthelemy/(N)auta hybrid OTA circuit diagram

Figure 6 shows the second hybrid topology, which uses both common-mode input feedforward and output feedback techniques, by sharing the common-mode signal path to save area and power.



Fig. 6: (B)arthelemy/(M)anfredini hybrid OTA circuit diagram

Figure 7 shows a two-stage amplifier composed of two distinct Nauta stages with different multipliers and an addition Gm-C feedforward compensation path [9].



Fig. 7: Two-stage (N)auta/(N)auta OTA circuit diagram

The second stage can be replaced by the Vieru OTA, which implements output common-mode feedback to the inner nodes, as shown in Figure 8.



Fig. 8: (N)auta/(V)ieru hybrid OTA circuit diagram

Another possibility is to further replace the first stage with a Manfredini stage, implement self-output common-mode feedback, and share the same path, as shown in Figure 9.

## IV. SIMULATION RESULTS

All the previous OTAs were designed and simulated using Skywater 130 nm open source PDK and open source tools, and their spice netlists and results are available at [10]. All



Fig. 9: (M)anfredini/(V)ieru hybrid OTA circuit diagram

inverters cells are identical, and they are made of two parallel P and N-type thick oxide devices with 3.0 and 1.0  $\mu$ m widths, respectively, and 0.5  $\mu$ m length. Each OTA individual inverter number of parallel cells is defined as in Table I.

TABLE I: OTA inverter cell multipliers

|     | A | В | C | D | E | F | G | H | I |
|-----|---|---|---|---|---|---|---|---|---|
| N   | 4 | 2 | 2 |   |   |   |   |   |   |
| В   | 4 | 2 | 4 | 4 |   |   |   |   |   |
| M   | 4 | 2 | 4 | 2 | 2 | 4 |   |   |   |
| B/N | 4 | 2 | 4 | 4 | 2 | 2 |   |   |   |
| B/V | 4 | 2 | 4 | 4 | 2 | 4 | 4 |   |   |
| N/N | 4 | 2 | 2 | 8 | 4 | 4 | 8 |   |   |
| N/V | 4 | 2 | 2 | 8 | 2 | 4 | 4 | 8 |   |
| M/V | 4 | 2 | 4 | 4 | 8 | 2 | 4 | 4 | 8 |

The simulations used as parameters typical process corner, and 3.0 V supply voltage, room temperature, and a 10 pF capacitive load  $(C_L)$ . Table II summarizes the simulation results. As all single-stage OTAs have identical A inverters, they have almost identical differential AC output voltage gain  $(A_{VDF})$ , gain-bandwidth-product (GBW), and phase, except for the (B)/(N) OTA, which has a slightly smaller low-frequency voltage gain, as shown in Figure 10. The main difference is the common-mode voltage gain  $(A_{VCM})$ , as the (B) OTA has a shorter CMR bandwidth and both single-stage hybrid OTAs (B)/(N) and (B)/(M) have much lower CM voltage gain.

The DC simulation results, depicted in Figure 11, shows the biggest difference between the basic (N). and the (B) and (M) OTAs, as (N) has a lower output voltage swing. Consequently, all hybrid OTAs which use the (N) technique suffers the same penalty. Finally, and obviously, the two-stage OTAs have a much larger differential voltage gain and lower phase margin (PM). The feedforward frequency compensation technique also decreases common-mode voltage gain as a side-effect. Additionally, as the designs get more complex and use more total transistors, not only their area, but their total current

consumption  $(I_{DD})$  increases, so their power-efficiency Figure of Merit (FoM) decreases as well.

TABLE II: OTA inverter cell multipliers

|                     | $A_{VDF}$ | $A_{VCM}$ | GBW   | $I_{DD}$ | P.M. | FoM      |  |  |  |  |  |
|---------------------|-----------|-----------|-------|----------|------|----------|--|--|--|--|--|
|                     | (dB)      | (dB)      | (MHz) | (mA)     | (°)  | $V^{-1}$ |  |  |  |  |  |
| N                   | 19.6      | -0.9      | 33.4  | 1.74     | 96   | 19.3     |  |  |  |  |  |
| В                   | 19.6      | -0.9      | 33.5  | 2.60     | 96   | 12.9     |  |  |  |  |  |
| M                   | 19.6      | 0.7       | 33.5  | 3.04     | 96   | 11.0     |  |  |  |  |  |
| B/N                 | 16.1      | -21.8     | 33.1  | 3.47     | 99   | 9.5      |  |  |  |  |  |
| B/V                 | 19.6      | -16.3     | 33.5  | 3.91     | 96   | 8.6      |  |  |  |  |  |
| N/N                 | 36.6      | -21.8     | 92.2  | 6.94     | 60   | 13.3     |  |  |  |  |  |
| N/V                 | 37.0      | -16.3     | 92.9  | 6.94     | 62   | 13.4     |  |  |  |  |  |
| M/V                 | 40.1      | -18.6     | 94.9  | 7.38     | 59   | 12.7     |  |  |  |  |  |
| E-M 100 (CDW) (C /I |           |           |       |          |      |          |  |  |  |  |  |

FoM =  $100 \times \text{GBW} \times C_L/I_{DD}$ 

#### V. Conclusion

The Nauta inverter-based OTA topology is, without doubt, the most power-efficient one, but its drawbacks are lower output swing. The other basic topologies, proposed by Barthelemy, Manfredini, and Vieru solve that by increasing the OTA complexity. Hybrid topologies merge those techniques and share paths, saving power and area while retaining the output swing of those alternative basic topologies. Feedforward active frequency compensation makes two-stage amplifiers stable, and as bonus, it also improves common-mode rejection.

### ACKNOWLEDGMENT

The authors would like to thank Google, eFabless and Skywater Foundry for the open source PDK and tools.

#### REFERENCES

- B. Nauta, "A CMOS transconductance-C filter technique for very high frequencies," *IEEE Journal of Solid-State Circuits*, vol. 27, no. 2, pp. 142–153, 1992.
- [2] H. Barthelemy, S. Meillere, J. Gaubert, N. Dehaese, and S. Bourdel, "OTA based on CMOS inverters and application in the design of tunable bandpass filter," *Analog Integrated Circuits and Signal Processing*, vol. 57, no. 3, pp. 169–178, 2008.
- [3] R. G. Vieru and R. Ghinea, "An ultra low voltage sigma delta modulator with inverter based scalable amplifier," in 2012 10th International Symposium on Electronics and Telecommunications. IEEE, 2012, pp. 3–6.
- [4] L. Lv, X. Zhou, Z. Qiao, and Q. Li, "Inverter-Based Subthreshold Amplifier Techniques and Their Application in 0.3-V Delta Sigma Modulators," *IEEE Journal of Solid-State Circuits*, vol. 54, no. 5, pp. 1436–1445, 2019.
- [5] L. Benvenuti, A. Catania, G. Manfredini, A. Ria, M. Piotto, and P. Bruschi, "Design Strategies and Architectures for Ultra-Low-Voltage Delta-Sigma ADCs," *Electronics*, vol. 10, no. 10, p. 1156, 2021.
- [6] R. G. Vieru and R. Ghinea, "Inverter-based ultra low voltage differential amplifiers," in CAS 2011 Proceedings (2011 International Semiconductor Conference), vol. 2. IEEE, 2011, pp. 343–346.
- [7] G. Manfredini, A. Catania, L. Benvenuti, M. Cicalini, M. Piotto, and P. Bruschi, "Ultra-low-voltage inverter-based amplifier with novel common-mode stabilization loop," *Electronics*, vol. 9, no. 6, p. 1019, 2020.
- [8] L. H. Rodovalho, "Push–pull based operational transconductor amplifier topologies for ultra low voltage supplies," *Analog Integrated Circuits and Signal Processing*, vol. 106, no. 1, pp. 111–124, 2021.
- [9] F. You, S. Embabi, and E. Sanchez-Sinencio, "A multistage amplifier topology with nested gm-c compensation for low-voltage application," in 1997 IEEE International Solids-State Circuits Conference. Digest of Technical Papers. IEEE, 1997, pp. 348–349.
- [10] L. H. Rodovalho, "Hybrid Inverter-Based Fully-Differential Amplifiers Netlists and Data," https://github.com/lhrodovalho/hybridWCAS2022, 2022, [Online; accessed 16-July-2022].



Fig. 10: AC simulation results



Fig. 11: DC simulation results