COMS10015 lecture: week #11

### Agenda:

- 1. bridge gap between register machines and real-world micro-processors, and
- 2. introduce various design paradigms,

via two case-studies.

- **Example:** Automatic Sequence Controlled Calculator (ASCC) [3].
  - Designed by Aiken and IBM; installed at Harvard University circa 1944,
  - ▶ 23.0m² footprint; 4.3t weight,
  - ▶ 72-element, 23-digit memory (i.e., decimal representation),
  - ▶ upto ~ 3 operations per-second,
  - programs read from paper tape via a tape reader.

**Example:** Automatic Sequence Controlled Calculator (ASCC) [3].





- **Example:** Automatic Sequence Controlled Calculator (ASCC) [3].
  - consider an imaginary, ASCC-like design which
    - is similar to an accumulator machine, so has an accumulator called A,
    - uses a 6-digit decimal representation of values,
    - understands instructions from some set,
  - this design is an example of a Harvard architecture,
  - i.e., there are two, *separate* data and instruction memories:



the program, which is a sequence of instructions, is stored on TAPE.

#### Example (instruction set)

- nop, i.e., do nothing.
- halt, i.e., halt or stop execution.
- ▶ A  $\leftarrow$  *n*, i.e., load the number *n* into the accumulator A.
- ▶  $MEM[n] \leftarrow A$ , i.e., store the number in accumulator A into address n of the memory.
- ▶ A ← MEM[n], i.e., load the number in address n in memory into the accumulator A.
- A ← A + MEM[n], i.e., add the number in address n of the memory to the accumulator A and store the result back in the accumulator.
- A ← A MEM[n], i.e., subtract the number in address n of the memory from the accumulator A and store the result back in the accumulator.
- A ← A ⊕ MEM[n], i.e., XOR the number in address n of the memory with the accumulator A and store the result back in the accumulator.

### Algorithm (fetch-decode-execute cycle)

- 1. Encode a program *P* onto paper tape; load this tape into the tape reader, then zero A and start the computer.
- 2. Using the tape reader, fetch the next instruction in the program and store it in IR.
- 3. If
  - 3.1 IR =⊥ (i.e., an invalid instruction is encountered), or
  - 3.2 IR = halt (i.e., the program halts normally)

then halt the computer, otherwise execute IR (i.e., perform the operation it specifies).

4. Repeat from step 2.

| CPU   |   |       |
|-------|---|-------|
| state | = | reset |
| IR    | = |       |
| Α     | = | 0     |

| MEM     |       |  |
|---------|-------|--|
| Address | Value |  |
| 0       | 0     |  |
| 1       | 0     |  |
| 2       | 0     |  |
| 3       | 0     |  |
| 4<br>5  | 10    |  |
| 5       | 20    |  |
| 6       | 0     |  |
| 7       | 0     |  |

| TAPE    |                           |  |
|---------|---------------------------|--|
| Address | Semantics                 |  |
| 0       | $A \leftarrow MEM[4]$     |  |
| 1       | $A \leftarrow A + MEM[5]$ |  |
| 2       | $MEM[6] \leftarrow A$     |  |
| 3       | halt                      |  |
| 4       | nop                       |  |
| 5       | nop                       |  |
| 6       | nop                       |  |
| 7       | nop                       |  |
|         |                           |  |

| CPU   |   |                       |
|-------|---|-----------------------|
| state | = | fetch                 |
| IR    | = | $A \leftarrow MEM[4]$ |
| Α     | = | 0                     |

| MEM     |       |  |
|---------|-------|--|
| Address | Value |  |
| 0       | 0     |  |
| 1       | 0     |  |
| 2       | 0     |  |
| 3       | 0     |  |
| 4       | 10    |  |
| 5       | 20    |  |
| 6       | 0     |  |
| 7       | 0     |  |

| TAPE                      |  |  |
|---------------------------|--|--|
| Semantics                 |  |  |
| $A \leftarrow MEM[4]$     |  |  |
| $A \leftarrow A + MEM[5]$ |  |  |
| $MEM[6] \leftarrow A$     |  |  |
| halt                      |  |  |
| nop                       |  |  |
|                           |  |  |

| CPU   |   |                       |
|-------|---|-----------------------|
| state | = | execute               |
| IR    | = | $A \leftarrow MEM[4]$ |
| Α     | = | 10                    |

| MEM         |       |  |
|-------------|-------|--|
| Address     | Value |  |
| 0           | 0     |  |
| 1           | 0     |  |
| 2           | 0     |  |
| 3<br>4      | 0     |  |
| 4           | 10    |  |
| 5           | 20    |  |
| 5<br>6<br>7 | 0     |  |
| 7           | 0     |  |

| TAPE    |                           |  |
|---------|---------------------------|--|
| Address | Semantics                 |  |
| 0       | $A \leftarrow MEM[4]$     |  |
| 1       | $A \leftarrow A + MEM[5]$ |  |
| 2       | $MEM[6] \leftarrow A$     |  |
| 3       | halt                      |  |
| 4       | nop                       |  |
| 5       | nop                       |  |
| 6       | nop                       |  |
| 7       | nop                       |  |
|         |                           |  |

|       |   | ODLI                      |
|-------|---|---------------------------|
|       |   | CPU                       |
| state | = | fetch                     |
| IR    | = | $A \leftarrow A + MEM[5]$ |
| Α     | = | 10                        |

| MEM     |       |  |
|---------|-------|--|
| Address | Value |  |
| 0       | 0     |  |
| 1       | 0     |  |
| 2       | 0     |  |
| 3       | 0     |  |
| 4       | 10    |  |
| 5       | 20    |  |
| 6       | 0     |  |
| 7       | 0     |  |

| TAPE    |                           |  |
|---------|---------------------------|--|
| Address | Semantics                 |  |
| 0       | $A \leftarrow MEM[4]$     |  |
| 1       | $A \leftarrow A + MEM[5]$ |  |
| 2       | $MEM[6] \leftarrow A$     |  |
| 3       | halt                      |  |
| 4       | nop                       |  |
| 5       | nop                       |  |
| 6       | nop                       |  |
| 7       | nop                       |  |
|         |                           |  |

|       |   | CPU                       |
|-------|---|---------------------------|
| state | = | execute                   |
| IR    | = | $A \leftarrow A + MEM[5]$ |
| Α     | = | 30                        |

| MEM     |       |  |
|---------|-------|--|
| Address | Value |  |
| 0       | 0     |  |
| 1       | 0     |  |
| 2       | 0     |  |
| 3       | 0     |  |
| 4<br>5  | 10    |  |
| 5       | 20    |  |
| 6       | 0     |  |
| 7       | 0     |  |

| TAPE    |                           |  |
|---------|---------------------------|--|
| Address | Semantics                 |  |
| 0       | $A \leftarrow MEM[4]$     |  |
| 1       | $A \leftarrow A + MEM[5]$ |  |
| 2       | $MEM[6] \leftarrow A$     |  |
| 3       | halt                      |  |
| 4       | nop                       |  |
| 5       | nop                       |  |
| 6       | nop                       |  |
| 7       | nop                       |  |
|         |                           |  |

|       |   | CPU                   |
|-------|---|-----------------------|
| state | = | fetch                 |
| IR    | = | $MEM[6] \leftarrow A$ |
| Α     | = | 30                    |

| MEM     |       |  |
|---------|-------|--|
| Address | Value |  |
| 0       | 0     |  |
| 1       | 0     |  |
| 2       | 0     |  |
| 3       | 0     |  |
| 4       | 10    |  |
| 5       | 20    |  |
| 6       | 0     |  |
| 7       | 0     |  |

| TAPE    |                           |  |
|---------|---------------------------|--|
| Address | Semantics                 |  |
| 0       | $A \leftarrow MEM[4]$     |  |
| 1       | $A \leftarrow A + MEM[5]$ |  |
| 2       | $MEM[6] \leftarrow A$     |  |
| 3       | halt                      |  |
| 4       | nop                       |  |
| 5       | nop                       |  |
| 6       | nop                       |  |
| 7       | nop                       |  |
|         |                           |  |

|   |       |   | CPU                   |
|---|-------|---|-----------------------|
| ı |       |   |                       |
|   | state | = | execute               |
|   | IR    | = | $MEM[6] \leftarrow A$ |
|   | Α     | = | 30                    |

| MEM     |       |  |
|---------|-------|--|
| Address | Value |  |
| 0       | 0     |  |
| 1       | 0     |  |
| 2       | 0     |  |
| 3       | 0     |  |
| 4       | 10    |  |
| 5<br>6  | 20    |  |
| 6       | 30    |  |
| 7       | 0     |  |

| TAPE    |                           |  |
|---------|---------------------------|--|
| Address | Semantics                 |  |
| 0       | $A \leftarrow MEM[4]$     |  |
| 1       | $A \leftarrow A + MEM[5]$ |  |
| 2       | $MEM[6] \leftarrow A$     |  |
| 3       | halt                      |  |
| 4       | nop                       |  |
| 5       | nop                       |  |
| 6       | nop                       |  |
| 7       | nop                       |  |
|         |                           |  |

|       |   | CPU   |
|-------|---|-------|
| state | = | fetch |
| IR    | = | halt  |
| Α     | = | 30    |

| MEM     |       |  |
|---------|-------|--|
| Address | Value |  |
| 0       | 0     |  |
| 1       | 0     |  |
| 2       | 0     |  |
| 3<br>4  | 0     |  |
|         | 10    |  |
| 5       | 20    |  |
| 6       | 30    |  |
| 7       | 0     |  |

| TAPE    |                           |  |
|---------|---------------------------|--|
| Address | Semantics                 |  |
| 0       | $A \leftarrow MEM[4]$     |  |
| 1       | $A \leftarrow A + MEM[5]$ |  |
| 2       | $MEM[6] \leftarrow A$     |  |
| 3       | halt                      |  |
| 4       | nop                       |  |
| 5       | nop                       |  |
| 6       | nop                       |  |
| 7       | nop                       |  |
|         |                           |  |

|       |   | CPU     |  |
|-------|---|---------|--|
| state | = | execute |  |
| IR    | = | halt    |  |
| Α     | = | 30      |  |

| MEM     |       |  |
|---------|-------|--|
| Address | Value |  |
| 0       | 0     |  |
| 1       | 0     |  |
| 2       | 0     |  |
| 3       | 0     |  |
| 4       | 10    |  |
| 5       | 20    |  |
| 6       | 30    |  |
| 7       | 0     |  |

| TAPE    |                           |  |
|---------|---------------------------|--|
| Address | Semantics                 |  |
| 0       | $A \leftarrow MEM[4]$     |  |
| 1       | $A \leftarrow A + MEM[5]$ |  |
| 2       | $MEM[6] \leftarrow A$     |  |
| 3       | halt                      |  |
| 4       | nop                       |  |
| 5       | nop                       |  |
| 6       | nop                       |  |
| 7       | nop                       |  |
|         |                           |  |

# An Aside: how imaginary is imaginary?

#### Example:

- Released circa 1980, the Intel 8051 [4] is a
  - ▶ 8-bit (i.e., has an 8-bit ALU and accumulator A),
  - Harvard architecture,

#### micro-controller, with upto

- 256B of internal data memory (or IRAM),
- 64kB of external data memory (or XRAM), and
- ► 64kB of program memory (or PRAM).
- ▶ The 8051 instruction set isn't too far off what we have, e.g.,

```
\begin{array}{ccccc} \mathsf{NOP} & \mapsto & & & & & \\ \mathsf{MOV} & x & \mapsto & \mathsf{A} \leftarrow x & & & \\ \mathsf{MOV} & y & \mapsto & \mathsf{A} \leftarrow \mathsf{MEM}[y] & & & & \\ \mathsf{MOV} & y & \mapsto & \mathsf{MEM}[y] \leftarrow \mathsf{A} & & & \\ \mathsf{ADDC} & y & \mapsto & \mathsf{A} \leftarrow \mathsf{A} + \mathsf{MEM}[y] + \mathsf{carry} & \\ \mathsf{SUBB} & y & \mapsto & \mathsf{A} \leftarrow \mathsf{A} - \mathsf{MEM}[y] - \mathsf{carry} & \\ \mathsf{XRL} & y & \mapsto & \mathsf{A} \leftarrow \mathsf{A} \oplus \mathsf{MEM}[y] \end{array}
```

#### where

- x is an 8-bit value, and y is an address in IRAM, and
- there are a variety of different versions of MOV.

Hang on, what's the point of having one memory for data and another one for instructions ... they're the same!

If you keep real data and data that represents instructions both in one memory, you get a different stored-program architecture [13].



- Example: Electronic Discrete Variable Automatic Computer (EDVAC) [1].
  - Designed by Mauchly and Eckert; installed at US-based BRL circa 1949,
  - ▶ 45.0m² footprint; 7.8t weight,
  - ▶ 1000-element, 44-bit memory (i.e., binary representation),
  - ▶ upto ~ 1160 operations per-second,
  - programs read from magnetic tape into memory via a tape reader.

**Example:** Electronic Discrete Variable Automatic Computer (EDVAC) [1].





- **Example:** Electronic Discrete Variable Automatic Computer (EDVAC) [1].
  - consider an imaginary, EDVAC-like design which
    - inherits the previous ASCC-like design,
    - adds a program counter called PC,
    - updates the instruction set, e.g., to allow control of PC and define an instruction encoding,
    - updates the fetch-decode-execute cycle to match.
  - this design is an example of a Princeton architecture (aka. von Neumann architecture),
  - i.e., there is one, *unified* data and instruction memory:



the program, which is a sequence of instructions, is stored on MEM.

#### Example (instruction set)

- ▶ 00*nnnn* means nop.
- ▶ 10nnnn means halt.
- ▶ 20nnnn means A ← n.
- ▶ 21nnnn means  $MEM[n] \leftarrow A$ .
- ▶ 22nnnn means A ← MEM[n].
- ▶ 30nnnn means A ← A + MEM[n].
- ▶ 31nnnn means A  $\leftarrow$  A MEM[n].
- ▶ 32nnnn means A ← A ⊕ MEM[n].
- ▶ 40nnnn means PC  $\leftarrow n$ .
- ▶ 41nnnn means PC ← n iff. A = 0.
- ▶ 42nnnn means PC  $\leftarrow n$  iff. A  $\neq 0$ .

### Algorithm (fetch-decode-execute cycle)

- 1. Encode a program *P* onto magnetic tape; load this tape into memory using the tape reader, then zero A and PC and start the computer.
- 2. From the address in PC, fetch the next instruction in the program and store it in IR.
- 3. Increment PC so it points to the next instruction.
- 4. If
  - 4.1 IR = ⊥ (i.e., an invalid instruction is encountered), or
  - 4.2 IR = halt (i.e., the program halts normally)

then halt the computer, otherwise execute IR (i.e., perform the operation it specifies).

Repeat from step 2.

| CPU |       |                     |
|-----|-------|---------------------|
| =   | reset |                     |
| =   | 0     |                     |
| =   |       |                     |
| =   |       |                     |
| =   | 0     |                     |
|     | =     | = reset<br>= 0<br>= |

| MEM     |        |                           |  |  |
|---------|--------|---------------------------|--|--|
| Address | Value  | Semantics                 |  |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |  |
| 2       | 210006 | $MEM[6] \leftarrow A$     |  |  |
| 3       | 100000 | halt                      |  |  |
| 4       | 10     | nop                       |  |  |
| 5       | 20     | nop                       |  |  |
| 6       | 0      | nop                       |  |  |
| 7       | 0      | nop                       |  |  |

| CPU   |   |        |  |
|-------|---|--------|--|
| state | = | fetch  |  |
| PC    | = | 0      |  |
| IR    | = | 220004 |  |
|       | = |        |  |
| Α     | = | 0      |  |
|       |   |        |  |

| MEM     |        |                           |  |  |
|---------|--------|---------------------------|--|--|
| Address | Value  | Semantics                 |  |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |  |
| 2       | 210006 | $MEM[6] \leftarrow A$     |  |  |
| 3       | 100000 | halt                      |  |  |
| 4       | 10     | nop                       |  |  |
| 5       | 20     | nop                       |  |  |
| 6       | 0      | nop                       |  |  |
| 7       | 0      | nop                       |  |  |

|       |   | CPU                   |
|-------|---|-----------------------|
| state | = | decode                |
| PC    | = | 1                     |
| IR    | = | 220004                |
|       | = | $A \leftarrow MEM[4]$ |
| Α     | = | 0                     |

| MEM     |        |                           |  |  |
|---------|--------|---------------------------|--|--|
| Address | Value  | Semantics                 |  |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |  |
| 2       | 210006 | $MEM[6] \leftarrow A$     |  |  |
| 3       | 100000 | halt                      |  |  |
| 4       | 10     | nop                       |  |  |
| 5       | 20     | nop                       |  |  |
| 6       | 0      | nop                       |  |  |
| 7       | 0      | nop                       |  |  |

| CPU   |   |                       |
|-------|---|-----------------------|
| state | = | execute               |
| PC    | = | 1                     |
| IR    | = | 220004                |
|       | = | $A \leftarrow MEM[4]$ |
| Α     | = | 10                    |

| MEM     |        |                           |  |  |
|---------|--------|---------------------------|--|--|
| Address | Value  | Semantics                 |  |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |  |
| 2       | 210006 | $MEM[6] \leftarrow A$     |  |  |
| 3       | 100000 | halt                      |  |  |
| 4       | 10     | nop                       |  |  |
| 5       | 20     | nop                       |  |  |
| 6       | 0      | nop                       |  |  |
| 7       | 0      | nop                       |  |  |

|       |   | CPU    |
|-------|---|--------|
| state | = | fetch  |
| PC    | = | 1      |
| IR    | = | 300005 |
|       | = |        |
| Α     | = | 10     |

| MEM     |        |                           |  |
|---------|--------|---------------------------|--|
| Address | Value  | Semantics                 |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |
| 2       | 210006 | $MEM[6] \leftarrow A$     |  |
| 3       | 100000 | halt                      |  |
| 4       | 10     | nop                       |  |
| 5       | 20     | nop                       |  |
| 6       | 0      | nop                       |  |
| 7       | 0      | nop                       |  |

|       |   | CPU                       |
|-------|---|---------------------------|
| state | = | decode                    |
| PC    | = | 2                         |
| IR    | = | 300005                    |
|       | = | $A \leftarrow A + MEM[5]$ |
| Α     | = | 10                        |

| MEM     |        |                           |  |
|---------|--------|---------------------------|--|
| Address | Value  | Semantics                 |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |
| 2       | 210006 | $MEM[6] \leftarrow A$     |  |
| 3       | 100000 | halt                      |  |
| 4       | 10     | nop                       |  |
| 5       | 20     | nop                       |  |
| 6       | 0      | nop                       |  |
| 7       | 0      | nop                       |  |

|       |   | CPU                       |
|-------|---|---------------------------|
| state | = | execute                   |
| PC    | = | 2                         |
| IR    | = | 300005                    |
|       | = | $A \leftarrow A + MEM[5]$ |
| Α     | = | 30                        |

| MEM     |        |                           |  |
|---------|--------|---------------------------|--|
| Address | Value  | Semantics                 |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |
| 2       | 210006 | $MEM[6] \leftarrow A$     |  |
| 3       | 100000 | halt                      |  |
| 4       | 10     | nop                       |  |
| 5       | 20     | nop                       |  |
| 6       | 0      | nop                       |  |
| 7       | 0      | nop                       |  |

|       |   | CPU    |
|-------|---|--------|
| state | = | fetch  |
| PC    | = | 2      |
| IR    | = | 210006 |
|       | = |        |
| Α     | = | 30     |
|       |   |        |

| MEM     |        |                           |  |
|---------|--------|---------------------------|--|
| Address | Value  | Semantics                 |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |
| 2       | 210006 | $MEM[6] \leftarrow A$     |  |
| 3       | 100000 | halt                      |  |
| 4       | 10     | nop                       |  |
| 5       | 20     | nop                       |  |
| 6       | 0      | nop                       |  |
| 7       | 0      | nop                       |  |

|       |   | CPU                   |
|-------|---|-----------------------|
| state | = | decode                |
| PC    | = | 3                     |
| IR    | = | 210006                |
|       | = | $MEM[6] \leftarrow A$ |
| Α     | = | 30                    |

| MEM     |        |                           |  |
|---------|--------|---------------------------|--|
| Address | Value  | Semantics                 |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |
| 2       | 210006 | $MEM[6] \leftarrow A$     |  |
| 3       | 100000 | halt                      |  |
| 4       | 10     | nop                       |  |
| 5       | 20     | nop                       |  |
| 6       | 0      | nop                       |  |
| 7       | 0      | nop                       |  |

|       |   | CPU                   |
|-------|---|-----------------------|
| state | = | execute               |
| PC    | = | 3                     |
| IR    | = | 210006                |
|       | = | $MEM[6] \leftarrow A$ |
| Α     | = | 30                    |

| MEM     |        |                           |  |
|---------|--------|---------------------------|--|
| Address | Value  | Semantics                 |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |
| 2       | 210006 | $MEM[6] \leftarrow A$     |  |
| 3       | 100000 | halt                      |  |
| 4       | 10     | nop                       |  |
| 5       | 20     | nop                       |  |
| 6       | 30     | nop                       |  |
| 7       | 0      | nop                       |  |

|       |   | CPU    |
|-------|---|--------|
| state | = | fetch  |
| PC    | = | 3      |
| IR    | = | 100000 |
|       | = |        |
| Α     | = | 30     |
|       |   |        |

| MEM     |        |                           |  |
|---------|--------|---------------------------|--|
| Address | Value  | Semantics                 |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |
| 2       | 210006 | $MEM[6] \leftarrow A$     |  |
| 3       | 100000 | halt                      |  |
| 4       | 10     | nop                       |  |
| 5       | 20     | nop                       |  |
| 6       | 30     | nop                       |  |
| 7       | 0      | nop                       |  |

|       |   | CPU    | 1 |
|-------|---|--------|---|
| state | = | decode | 1 |
| PC    | = | 4      |   |
| IR    | = | 100000 |   |
|       | = | halt   |   |
| Α     | = | 30     |   |
|       |   |        | _ |

| MEM     |        |                           |  |
|---------|--------|---------------------------|--|
| Address | Value  | Semantics                 |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |
| 2       | 210006 | $MEM[6] \leftarrow A$     |  |
| 3       | 100000 | halt                      |  |
| 4       | 10     | nop                       |  |
| 5       | 20     | nop                       |  |
| 6       | 30     | nop                       |  |
| 7       | 0      | nop                       |  |

|       |   | CPU     |
|-------|---|---------|
| state | = | execute |
| PC    | = | 4       |
| IR    | = | 100000  |
|       | = | halt    |
| Α     | = | 30      |

| MEM     |        |                           |  |
|---------|--------|---------------------------|--|
| Address | Value  | Semantics                 |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |
| 2       | 210006 | $MEM[6] \leftarrow A$     |  |
| 3       | 100000 | halt                      |  |
| 4       | 10     | nop                       |  |
| 5       | 20     | nop                       |  |
| 6       | 30     | nop                       |  |
| 7       | 0      | nop                       |  |

# Example (compute 10 + 20, including an infinite loop)

|       |   | CPU   |
|-------|---|-------|
| state | = | reset |
| PC    | = | 0     |
| IR    | = |       |
|       | = |       |
| Α     | = | 0     |

| MEM     |        |                           |  |
|---------|--------|---------------------------|--|
| Address | Value  | Semantics                 |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |
| 2       | 210006 | $MEM[6] \leftarrow A$     |  |
| 3       | 400000 | PC ← 0                    |  |
| 4       | 10     | nop                       |  |
| 5       | 20     | nop                       |  |
| 6       | 0      | nop                       |  |
| 7       | 0      | nop                       |  |

stored program 
$$\Rightarrow$$
 implication #1 =  $\begin{cases} 1. \text{ we can control PC, } so \\ 2. \text{ we can, e.g., write loops.} \end{cases}$ 

|       |   | CPU    |
|-------|---|--------|
| state | = | fetch  |
| PC    | = | 0      |
| IR    | = | 220004 |
|       | = |        |
| Α     | = | 0      |
|       |   |        |

| MEM     |        |                           |  |  |
|---------|--------|---------------------------|--|--|
| Address | Value  | Semantics                 |  |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |  |
| 2       | 210006 | $MEM[6] \leftarrow A$     |  |  |
| 3       | 400000 | $PC \leftarrow 0$         |  |  |
| 4       | 10     | nop                       |  |  |
| 5       | 20     | nop                       |  |  |
| 6       | 0      | nop                       |  |  |
| 7       | 0      | nop                       |  |  |

stored program 
$$\Rightarrow$$
 implication #1 =  $\begin{cases} 1. \text{ we can control PC, } so \\ 2. \text{ we can, e.g., write loops.} \end{cases}$ 

| CPU   |   |                       |  |
|-------|---|-----------------------|--|
| state | = | decode                |  |
| PC    | = | 1                     |  |
| IR    | = | 220004                |  |
|       | = | $A \leftarrow MEM[4]$ |  |
| Α     | = | 0                     |  |

| MEM     |        |                           |  |  |
|---------|--------|---------------------------|--|--|
| Address | Value  | Semantics                 |  |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |  |
| 2       | 210006 | $MEM[6] \leftarrow A$     |  |  |
| 3       | 400000 | $PC \leftarrow 0$         |  |  |
| 4       | 10     | nop                       |  |  |
| 5       | 20     | nop                       |  |  |
| 6       | 0      | nop                       |  |  |
| 7       | 0      | nop                       |  |  |

stored program 
$$\Rightarrow$$
 implication #1 =  $\begin{cases} 1. \text{ we can control PC, } so \\ 2. \text{ we can, e.g., write loops.} \end{cases}$ 

|       |   | 0511                  |
|-------|---|-----------------------|
|       |   | CPU                   |
| state | = | execute               |
| PC    | = | 1                     |
| IR    | = | 220004                |
|       | = | $A \leftarrow MEM[4]$ |
| Α     | = | 10                    |

| MEM     |        |                           |  |  |
|---------|--------|---------------------------|--|--|
| Address | Value  | Semantics                 |  |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |  |
| 2       | 210006 | $MEM[6] \leftarrow A$     |  |  |
| 3       | 400000 | PC ← 0                    |  |  |
| 4       | 10     | nop                       |  |  |
| 5       | 20     | nop                       |  |  |
| 6       | 0      | nop                       |  |  |
| 7       | 0      | nop                       |  |  |

stored program 
$$\Rightarrow$$
 implication #1 =  $\begin{cases} 1. \text{ we can control PC, } so \\ 2. \text{ we can, e.g., write loops.} \end{cases}$ 

|       |   | CPU    |
|-------|---|--------|
| state | = | fetch  |
| PC    | = | 1      |
| IR    | = | 300005 |
|       | = |        |
| Α     | = | 10     |
|       |   |        |

| MEM     |        |                           |  |  |
|---------|--------|---------------------------|--|--|
| Address | Value  | Semantics                 |  |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |  |
| 2       | 210006 | $MEM[6] \leftarrow A$     |  |  |
| 3       | 400000 | $PC \leftarrow 0$         |  |  |
| 4       | 10     | nop                       |  |  |
| 5       | 20     | nop                       |  |  |
| 6       | 0      | nop                       |  |  |
| 7       | 0      | nop                       |  |  |

stored program 
$$\Rightarrow$$
 implication #1 =  $\begin{cases} 1. \text{ we can control PC, } so \\ 2. \text{ we can, e.g., write loops.} \end{cases}$ 

|       |   | CPU                       |
|-------|---|---------------------------|
|       |   |                           |
| state | = | decode                    |
| PC    | = | 2                         |
| 10    | _ | _                         |
| IR    | = | 300005                    |
|       | = | $A \leftarrow A + MEM[5]$ |
|       | _ | A C A I WILIWIGS          |
| Α     | = | 10                        |
|       |   |                           |

| MEM     |        |                           |  |  |
|---------|--------|---------------------------|--|--|
| Address | Value  | Semantics                 |  |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |  |
| 2       | 210006 | $MEM[6] \leftarrow A$     |  |  |
| 3       | 400000 | PC ← 0                    |  |  |
| 4       | 10     | nop                       |  |  |
| 5       | 20     | nop                       |  |  |
| 6       | 0      | nop                       |  |  |
| 7       | 0      | nop                       |  |  |

```
stored program \Rightarrow implication #1 = \begin{cases} 1. \text{ we can control PC, } so \\ 2. \text{ we can, e.g., write loops.} \end{cases}
```

|       |   | CPU                       |
|-------|---|---------------------------|
| state | = | execute                   |
| PC    | = | 2                         |
| IR    | = | 300005                    |
|       | = | $A \leftarrow A + MEM[5]$ |
| Α     | = | 30                        |

| MEM     |        |                           |  |  |
|---------|--------|---------------------------|--|--|
| Address | Value  | Semantics                 |  |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |  |
| 2       | 210006 | $MEM[6] \leftarrow A$     |  |  |
| 3       | 400000 | PC ← 0                    |  |  |
| 4       | 10     | nop                       |  |  |
| 5       | 20     | nop                       |  |  |
| 6       | 0      | nop                       |  |  |
| 7       | 0      | nop                       |  |  |

stored program 
$$\Rightarrow$$
 implication #1 =  $\begin{cases} 1. \text{ we can control PC, } so \\ 2. \text{ we can, e.g., write loops.} \end{cases}$ 

| CPU  |  |  |  |  |
|------|--|--|--|--|
| tch  |  |  |  |  |
|      |  |  |  |  |
| 0006 |  |  |  |  |
|      |  |  |  |  |
| )    |  |  |  |  |
|      |  |  |  |  |

| MEM     |        |                           |  |
|---------|--------|---------------------------|--|
| Address | Value  | Semantics                 |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |
| 2       | 210006 | $MEM[6] \leftarrow A$     |  |
| 3       | 400000 | PC ← 0                    |  |
| 4       | 10     | nop                       |  |
| 5       | 20     | nop                       |  |
| 6       | 0      | nop                       |  |
| 7       | 0      | nop                       |  |

stored program 
$$\Rightarrow$$
 implication #1 =  $\begin{cases} 1. \text{ we can control PC, } so \\ 2. \text{ we can, e.g., write loops.} \end{cases}$ 

| CPU   |   |                       |  |
|-------|---|-----------------------|--|
| state | = | decode                |  |
| PC    | = | 3                     |  |
| IR    | = | 210006                |  |
|       | = | $MEM[6] \leftarrow A$ |  |
| Α     | = | 30                    |  |

| MEM     |        |                           |  |
|---------|--------|---------------------------|--|
| Address | Value  | Semantics                 |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |
| 2       | 210006 | $MEM[6] \leftarrow A$     |  |
| 3       | 400000 | PC ← 0                    |  |
| 4       | 10     | nop                       |  |
| 5       | 20     | nop                       |  |
| 6       | 0      | nop                       |  |
| 7       | 0      | nop                       |  |

stored program 
$$\Rightarrow$$
 implication #1 =  $\begin{cases} 1. \text{ we can control PC, } so \\ 2. \text{ we can, e.g., write loops.} \end{cases}$ 

|       |   | CPU                   |
|-------|---|-----------------------|
| state | = | execute               |
| PC    | = | 3                     |
| IR    | = | 210006                |
|       | = | $MEM[6] \leftarrow A$ |
| Α     | = | 30                    |

| MEM     |        |                           |  |
|---------|--------|---------------------------|--|
| Address | Value  | Semantics                 |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |
| 2       | 210006 | $MEM[6] \leftarrow A$     |  |
| 3       | 400000 | PC ← 0                    |  |
| 4       | 10     | nop                       |  |
| 5       | 20     | nop                       |  |
| 6       | 30     | nop                       |  |
| 7       | 0      | nop                       |  |

stored program 
$$\Rightarrow$$
 implication #1 =  $\begin{cases} 1. \text{ we can control PC, } so \\ 2. \text{ we can, e.g., write loops.} \end{cases}$ 

|       |   | CPU    |
|-------|---|--------|
| state | = | fetch  |
| PC    | = | 3      |
| IR    | = | 400000 |
|       | = |        |
| Α     | = | 30     |
|       |   |        |

| MEM     |        |                           |  |
|---------|--------|---------------------------|--|
| Address | Value  | Semantics                 |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |
| 2       | 210006 | $MEM[6] \leftarrow A$     |  |
| 3       | 400000 | $PC \leftarrow 0$         |  |
| 4       | 10     | nop                       |  |
| 5       | 20     | nop                       |  |
| 6       | 30     | nop                       |  |
| 7       | 0      | nop                       |  |

stored program 
$$\Rightarrow$$
 implication #1 =  $\begin{cases} 1. \text{ we can control PC, } so \\ 2. \text{ we can, e.g., write loops.} \end{cases}$ 

|       |   | OPU               |
|-------|---|-------------------|
|       |   | CPU               |
| state | = | decode            |
| PC    | = | 4                 |
| IR    | = | 400000            |
|       | = | $PC \leftarrow 0$ |
| Α     | = | 30                |

| MEM     |        |                           |  |
|---------|--------|---------------------------|--|
| Address | Value  | Semantics                 |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |
| 2       | 210006 | $MEM[6] \leftarrow A$     |  |
| 3       | 400000 | PC ← 0                    |  |
| 4       | 10     | nop                       |  |
| 5       | 20     | nop                       |  |
| 6       | 30     | nop                       |  |
| 7       | 0      | nop                       |  |

```
stored program \Rightarrow implication #1 = \begin{cases} 1. \text{ we can control PC, } so \\ 2. \text{ we can, e.g., write loops.} \end{cases}
```

|       |   | CPU               |  |
|-------|---|-------------------|--|
| state | = | execute           |  |
| PC    | = | 0                 |  |
| IR    | = | 400000            |  |
|       | = | $PC \leftarrow 0$ |  |
| Α     | = | 30                |  |
|       | _ |                   |  |

| MEM     |        |                           |  |
|---------|--------|---------------------------|--|
| Address | Value  | Semantics                 |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |
| 2       | 210006 | $MEM[6] \leftarrow A$     |  |
| 3       | 400000 | PC ← 0                    |  |
| 4       | 10     | nop                       |  |
| 5       | 20     | nop                       |  |
| 6       | 30     | nop                       |  |
| 7       | 0      | nop                       |  |

stored program 
$$\Rightarrow$$
 implication #1 =  $\begin{cases} 1. \text{ we can control PC, } so \\ 2. \text{ we can, e.g., write loops.} \end{cases}$ 

| CPU |        |  |  |  |
|-----|--------|--|--|--|
| =   | fetch  |  |  |  |
| =   | 0      |  |  |  |
| =   | 220004 |  |  |  |
| =   |        |  |  |  |
| =   | 30     |  |  |  |
|     | =      |  |  |  |

| MEM     |        |                           |  |
|---------|--------|---------------------------|--|
| Address | Value  | Semantics                 |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |
| 2       | 210006 | $MEM[6] \leftarrow A$     |  |
| 3       | 400000 | PC ← 0                    |  |
| 4       | 10     | nop                       |  |
| 5       | 20     | nop                       |  |
| 6       | 30     | nop                       |  |
| 7       | 0      | nop                       |  |

stored program 
$$\Rightarrow$$
 implication #1 =  $\begin{cases} 1. \text{ we can control PC, } so \\ 2. \text{ we can, e.g., write loops.} \end{cases}$ 

| CPU   |   |                       |  |
|-------|---|-----------------------|--|
| state | = | decode                |  |
| PC    | = | 1                     |  |
| IR    | = | 220004                |  |
|       | = | $A \leftarrow MEM[4]$ |  |
| Α     | = | 30                    |  |

| MEM     |        |                           |  |
|---------|--------|---------------------------|--|
| Address | Value  | Semantics                 |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |
| 2       | 210006 | $MEM[6] \leftarrow A$     |  |
| 3       | 400000 | PC ← 0                    |  |
| 4       | 10     | nop                       |  |
| 5       | 20     | nop                       |  |
| 6       | 30     | nop                       |  |
| 7       | 0      | nop                       |  |

stored program 
$$\Rightarrow$$
 implication #1 =  $\begin{cases} 1. \text{ we can control PC, } so \\ 2. \text{ we can, e.g., write loops.} \end{cases}$ 

|       |   | CPU                   |
|-------|---|-----------------------|
| state | = | execute               |
| PC    | = | 1                     |
| IR    | = | 220004                |
|       | = | $A \leftarrow MEM[4]$ |
| Α     | = | 10                    |

| MEM     |        |                           |  |
|---------|--------|---------------------------|--|
| Address | Value  | Semantics                 |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |
| 2       | 210006 | $MEM[6] \leftarrow A$     |  |
| 3       | 400000 | $PC \leftarrow 0$         |  |
| 4       | 10     | nop                       |  |
| 5       | 20     | nop                       |  |
| 6       | 30     | nop                       |  |
| 7       | 0      | nop                       |  |

stored program 
$$\Rightarrow$$
 implication #1 =  $\begin{cases} 1. \text{ we can control PC, } so \\ 2. \text{ we can, e.g., write loops.} \end{cases}$ 

|   | CPU   |                       |
|---|-------|-----------------------|
| = | reset |                       |
| = | 0     |                       |
| = |       |                       |
| = |       |                       |
| = | 0     |                       |
|   | = = = | = reset<br>= 0<br>= = |

| MEM     |        |                           |  |
|---------|--------|---------------------------|--|
| Address | Value  | Semantics                 |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |
| 2       | 210003 | MEM[3] ← A                |  |
| 3       | 100000 | halt                      |  |
| 4       | 10     | nop                       |  |
| 5       | 20     | nop                       |  |
| 6       | 0      | nop                       |  |
| 7       | 0      | nop                       |  |

```
stored
program
                 \Rightarrow implication #2 = \left\{\right.
```

- data *and* instructions are stored in MEM, *so* we can, e.g., write *self-modifying* code.

|   | CPU    |
|---|--------|
| = | fetch  |
| = | 0      |
| = | 220004 |
| = |        |
| = | 0      |
|   | = = =  |

| MEM     |        |                           |  |
|---------|--------|---------------------------|--|
| Address | Value  | Semantics                 |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |
| 2       | 210003 | $MEM[3] \leftarrow A$     |  |
| 3       | 100000 | halt                      |  |
| 4       | 10     | nop                       |  |
| 5       | 20     | nop                       |  |
| 6       | 0      | nop                       |  |
| 7       | 0      | nop                       |  |

```
stored
program
                 \Rightarrow implication #2 = \left\{\right.
```

- data *and* instructions are stored in MEM, *so* we can, e.g., write *self-modifying* code.

| CPU |                       |  |  |  |
|-----|-----------------------|--|--|--|
| =   | decode                |  |  |  |
| =   | 1                     |  |  |  |
| =   | 220004                |  |  |  |
| =   | $A \leftarrow MEM[4]$ |  |  |  |
| =   | 0                     |  |  |  |
|     | =                     |  |  |  |

| MEM     |        |                           |  |
|---------|--------|---------------------------|--|
| Address | Value  | Semantics                 |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |
| 2       | 210003 | $MEM[3] \leftarrow A$     |  |
| 3       | 100000 | halt                      |  |
| 4       | 10     | nop                       |  |
| 5       | 20     | nop                       |  |
| 6       | 0      | nop                       |  |
| 7       | 0      | nop                       |  |

$$\text{stored} \\
 \text{program} \implies \text{implication #2} = 
 \left\{
 \end{aligned}$$

- data *and* instructions are stored in MEM, *so* we can, e.g., write *self-modifying* code.

| CPU |                       |  |  |
|-----|-----------------------|--|--|
| =   | execute               |  |  |
| =   | 1                     |  |  |
| =   | 220004                |  |  |
| =   | $A \leftarrow MEM[4]$ |  |  |
| =   | 10                    |  |  |
|     | =                     |  |  |

| MEM     |        |                           |  |  |
|---------|--------|---------------------------|--|--|
| Address | Value  | Semantics                 |  |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |  |
| 2       | 210003 | $MEM[3] \leftarrow A$     |  |  |
| 3       | 100000 | halt                      |  |  |
| 4       | 10     | nop                       |  |  |
| 5       | 20     | nop                       |  |  |
| 6       | 0      | nop                       |  |  |
| 7       | 0      | nop                       |  |  |

```
stored
program
                 \Rightarrow implication #2 = \left\{\right.
```

- data *and* instructions are stored in MEM, *so* we can, e.g., write *self-modifying* code.

|       |   | CPU    |
|-------|---|--------|
| state | = | fetch  |
| PC    | = | 1      |
| IR    | = | 300005 |
|       | = |        |
| Α     | = | 10     |

| MEM     |        |                           |  |  |
|---------|--------|---------------------------|--|--|
| Address | Value  | Semantics                 |  |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |  |
| 2       | 210003 | $MEM[3] \leftarrow A$     |  |  |
| 3       | 100000 | halt                      |  |  |
| 4       | 10     | nop                       |  |  |
| 5       | 20     | nop                       |  |  |
| 6       | 0      | nop                       |  |  |
| 7       | 0      | nop                       |  |  |

$$\begin{array}{c} stored \\ program \\ \Rightarrow implication \#2 \\ = \\ \end{array}$$

- data *and* instructions are stored in MEM, *so* we can, e.g., write *self-modifying* code.

|       |   | CPU                       |
|-------|---|---------------------------|
| state | = | decode                    |
| PC    | = | 2                         |
| IR    | = | 300005                    |
|       | = | $A \leftarrow A + MEM[5]$ |
| Α     | = | 10                        |

| MEM     |        |                           |  |  |
|---------|--------|---------------------------|--|--|
| Address | Value  | Semantics                 |  |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |  |
| 2       | 210003 | $MEM[3] \leftarrow A$     |  |  |
| 3       | 100000 | halt                      |  |  |
| 4       | 10     | nop                       |  |  |
| 5       | 20     | nop                       |  |  |
| 6       | 0      | nop                       |  |  |
| 7       | 0      | nop                       |  |  |

$$\begin{array}{c} stored \\ program \\ \Rightarrow implication \#2 \\ = \\ \end{array}$$

- data *and* instructions are stored in MEM, *so* we can, e.g., write *self-modifying* code.

| CPU   |   |                           |  |  |
|-------|---|---------------------------|--|--|
| state | = | execute                   |  |  |
| PC    | = | 2                         |  |  |
| IR    | = | 300005                    |  |  |
|       | = | $A \leftarrow A + MEM[5]$ |  |  |
| Α     | = | 30                        |  |  |

| MEM     |        |                           |  |  |
|---------|--------|---------------------------|--|--|
| Address | Value  | Semantics                 |  |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |  |
| 2       | 210003 | $MEM[3] \leftarrow A$     |  |  |
| 3       | 100000 | halt                      |  |  |
| 4       | 10     | nop                       |  |  |
| 5       | 20     | nop                       |  |  |
| 6       | 0      | nop                       |  |  |
| 7       | 0      | nop                       |  |  |

$$\begin{array}{c} stored \\ program \\ \Rightarrow implication \#2 \\ = \\ \end{array}$$

- data *and* instructions are stored in MEM, *so* we can, e.g., write *self-modifying* code.

|       |   | CPU    |
|-------|---|--------|
| state | = | fetch  |
| PC    | = | 2      |
| IR    | = | 210003 |
|       | = |        |
| Α     | = | 30     |
|       |   |        |

| MEM     |        |                           |  |
|---------|--------|---------------------------|--|
| Address | Value  | Semantics                 |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |
| 2       | 210003 | $MEM[3] \leftarrow A$     |  |
| 3       | 100000 | halt                      |  |
| 4       | 10     | nop                       |  |
| 5       | 20     | nop                       |  |
| 6       | 0      | nop                       |  |
| 7       | 0      | nop                       |  |

$$\begin{array}{c} stored \\ program \\ \Rightarrow implication \#2 \\ = \\ \end{array}$$

- data *and* instructions are stored in MEM, *so* we can, e.g., write *self-modifying* code.

|       |   | CPU                   |
|-------|---|-----------------------|
|       |   |                       |
| state | = | decode                |
| PC    | = | 3                     |
| IR    | = | 210003                |
|       | = | $MEM[3] \leftarrow A$ |
| Α     | = | 30                    |

| MEM     |        |                           |  |  |
|---------|--------|---------------------------|--|--|
| Address | Value  | Semantics                 |  |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |  |
| 2       | 210003 | $MEM[3] \leftarrow A$     |  |  |
| 3       | 100000 | halt                      |  |  |
| 4       | 10     | nop                       |  |  |
| 5       | 20     | nop                       |  |  |
| 6       | 0      | nop                       |  |  |
| 7       | 0      | nop                       |  |  |

$$\text{stored} \\
 \text{program} \implies \text{implication #2} = 
 \left\{
 \end{aligned}$$

- data *and* instructions are stored in MEM, *so* we can, e.g., write *self-modifying* code.

|       |   | CPU                   |
|-------|---|-----------------------|
| state | = | execute               |
| PC    | = | 3                     |
| IR    | = | 210003                |
|       | = | $MEM[3] \leftarrow A$ |
| Α     | = | 30                    |

| MEM     |        |                           |  |  |
|---------|--------|---------------------------|--|--|
| Address | Value  | Semantics                 |  |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |  |
| 2       | 210003 | $MEM[3] \leftarrow A$     |  |  |
| 3       | 30     | nop                       |  |  |
| 4       | 10     | nop                       |  |  |
| 5       | 20     | nop                       |  |  |
| 6       | 0      | nop                       |  |  |
| 7       | 0      | nop                       |  |  |

$$\begin{array}{c} stored \\ program \\ \Rightarrow implication \#2 \\ = \\ \end{array}$$

- data *and* instructions are stored in MEM, *so* we can, e.g., write *self-modifying* code.

|       |   | CPU    |
|-------|---|--------|
| state | = | fetch  |
| PC    | = | 3      |
| IR    | = | 000030 |
|       | = |        |
| Α     | = | 30     |
|       |   |        |

| MEM     |        |                           |  |  |
|---------|--------|---------------------------|--|--|
| Address | Value  | Semantics                 |  |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |  |
| 2       | 210003 | $MEM[3] \leftarrow A$     |  |  |
| 3       | 30     | nop                       |  |  |
| 4       | 10     | nop                       |  |  |
| 5       | 20     | nop                       |  |  |
| 6       | 0      | nop                       |  |  |
| 7       | 0      | nop                       |  |  |

```
stored
program
                 \Rightarrow implication #2 = \left\{\right.
```

- data *and* instructions are stored in MEM, *so* we can, e.g., write *self-modifying* code.

|       |   | CPU    |  |
|-------|---|--------|--|
| state | = | decode |  |
| PC    | = | 4      |  |
| IR    | = | 000030 |  |
|       | = | nop    |  |
| Α     | = | 30     |  |
|       |   |        |  |

| MEM     |        |                           |  |  |
|---------|--------|---------------------------|--|--|
| Address | Value  | Semantics                 |  |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |  |
| 2       | 210003 | $MEM[3] \leftarrow A$     |  |  |
| 3       | 30     | nop                       |  |  |
| 4       | 10     | nop                       |  |  |
| 5       | 20     | nop                       |  |  |
| 6       | 0      | nop                       |  |  |
| 7       | 0      | nop                       |  |  |

$$\text{stored} \\
 \text{program} \implies \text{implication #2} = 
 \left\{
 \end{aligned}$$

- data *and* instructions are stored in MEM, *so* we can, e.g., write *self-modifying* code.

|       |   | CPU     |  |
|-------|---|---------|--|
| state | = | execute |  |
| PC    | = | 4       |  |
| IR    | = | 000030  |  |
|       | = | nop     |  |
| Α     | = | 30      |  |
|       |   |         |  |

| MEM     |        |                           |  |  |
|---------|--------|---------------------------|--|--|
| Address | Value  | Semantics                 |  |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |  |
| 2       | 210003 | $MEM[3] \leftarrow A$     |  |  |
| 3       | 30     | nop                       |  |  |
| 4       | 10     | nop                       |  |  |
| 5       | 20     | nop                       |  |  |
| 6       | 0      | nop                       |  |  |
| 7       | 0      | nop                       |  |  |

```
stored
program
                 \Rightarrow implication #2 = \left\{\right.
```

- data *and* instructions are stored in MEM, *so* we can, e.g., write *self-modifying* code.

|       |   | CPU    |
|-------|---|--------|
| state | = | fetch  |
| PC    | = | 4      |
| IR    | = | 000010 |
|       | = |        |
| Α     | = | 30     |

| MEM     |        |                           |  |  |
|---------|--------|---------------------------|--|--|
| Address | Value  | Semantics                 |  |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |  |
| 2       | 210003 | $MEM[3] \leftarrow A$     |  |  |
| 3       | 30     | nop                       |  |  |
| 4       | 10     | nop                       |  |  |
| 5       | 20     | nop                       |  |  |
| 6       | 0      | nop                       |  |  |
| 7       | 0      | nop                       |  |  |

$$\begin{array}{c} stored \\ program \\ \Rightarrow implication \#2 \\ = \\ \end{array}$$

- data *and* instructions are stored in MEM, *so* we can, e.g., write *self-modifying* code.

|       |   | CPU    |   |
|-------|---|--------|---|
| state | = | decode |   |
| PC    | = | 5      |   |
| IR    | = | 000010 |   |
|       | = | nop    |   |
| Α     | = | 30     |   |
|       |   |        | _ |

| MEM     |        |                           |  |  |
|---------|--------|---------------------------|--|--|
| Address | Value  | Semantics                 |  |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |  |
| 2       | 210003 | $MEM[3] \leftarrow A$     |  |  |
| 3       | 30     | nop                       |  |  |
| 4       | 10     | nop                       |  |  |
| 5       | 20     | nop                       |  |  |
| 6       | 0      | nop                       |  |  |
| 7       | 0      | nop                       |  |  |

$$\begin{array}{c} stored \\ program \\ \Rightarrow implication \#2 \\ = \\ \end{array}$$

- data *and* instructions are stored in MEM, *so* we can, e.g., write *self-modifying* code.

|       |   | CPU     |  |
|-------|---|---------|--|
| state | = | execute |  |
| PC    | = | 5       |  |
| IR    | = | 000010  |  |
|       | = | nop     |  |
| Α     | = | 30      |  |
|       |   |         |  |

| MEM     |        |                           |  |  |
|---------|--------|---------------------------|--|--|
| Address | Value  | Semantics                 |  |  |
| 0       | 220004 | $A \leftarrow MEM[4]$     |  |  |
| 1       | 300005 | $A \leftarrow A + MEM[5]$ |  |  |
| 2       | 210003 | $MEM[3] \leftarrow A$     |  |  |
| 3       | 30     | nop                       |  |  |
| 4       | 10     | nop                       |  |  |
| 5       | 20     | nop                       |  |  |
| 6       | 0      | nop                       |  |  |
| 7       | 0      | nop                       |  |  |

```
stored
program
                 \Rightarrow implication #2 = \left\{\right.
```

- data *and* instructions are stored in MEM, *so* we can, e.g., write *self-modifying* code.

### Conclusions

| Comparison                                                      | Comparison                                                           |  |
|-----------------------------------------------------------------|----------------------------------------------------------------------|--|
| A Harvard architecture                                          | A Princeton architecture (aka. von Neumann architecture)             |  |
| <ul><li>has high(er) area wrt. use of 2 buses,</li></ul>        | has low(er) area wrt. use of 1 bus,                                  |  |
| <ul><li>has high(er) bandwidth wrt. use of 2 buses,</li></ul>   | <ul><li>has low(er) bandwidth wrt. use of 1 bus,</li></ul>           |  |
| ▶ implies less flexible, static memory utilisation,             | ▶ implies more flexible, dynamic memory utilisation,                 |  |
| <ul><li>can specialise instruction vs. data accesses,</li></ul> | <ul> <li>cannot specialise instruction vs. data accesses,</li> </ul> |  |
| disallows self-modifying code.                                  | allows self-modifying code.                                          |  |

#### Conclusions

#### Definition

The term **memory wall** [12] refers to a gap between efficiency of instruction execution and memory access. If memory access latency and bandwidth are insufficient, the associated micro-processor may wait (i.e., becomes idle) until instructions and/or data are delivered: the efficiency of memory access will then limit the efficiency of instruction execution, vs. say clock frequency.

#### Definition

The term von Neumann bottleneck, as introduced by Backus [11], is a criticism of

- the stored-program concept, essentially using a similar argument as the term memory wall [12],
- 2. the intellectual bottleneck (or limitation) implied by programmers focusing on and optimising for von Neumann architectures.

#### Conclusions

### Take away points:

- 1. Modulo some simplifications, this really *is* how micro-processors execute programs; fundamentally, there is no "magic" going on.
- 2. Both architectures are of historical, conceptual, *and* practical importance.
- 3. Both architectures are viable options, but both
  - conceptual constraints, e.g., the memory wall, and
  - practical constraints, e.g., area, clock frequency, power consumption,
  - highlight the need for intelligent design and implementation.
- 4. Variants, e.g., so-called *modified* Harvard architectures, can act as an effective compromise.

### Additional Reading

- Wikipedia: Harvard architecture. URL: https://en.wikipedia.org/wiki/Harvard\_architecture.
- ▶ Wikipedia: von Neumann architecture. URL: https://en.wikipedia.org/wiki/Von\_Neumann\_architecture.
- ▶ Wikipedia: Self-modifying code. URL: https://en.wikipedia.org/wiki/Self-modifying\_code.
- Wikipedia: Modified Harvard architecture. URL: https://en.wikipedia.org/wiki/Modified\_Harvard\_architecture.
- D. Page. "Chapter 4: A functional and historical perspective". In: A Practical Introduction to Computer Architecture. 1st ed. Springer, 2009.
- A.S. Tanenbaum and T. Austin. "Section 1.2: Milestones in computer architecture". In: Structured Computer Organisation. 6th ed. Prentice Hall, 2012.
- W. Stallings. "Chapter 2: Computer evolution and performance". In: Computer Organisation and Architecture. 9th ed. Prentice Hall, 2013.

#### References

- Wikipedia: Electronic Discrete Variable Automatic Computer (EDVAC). URL: https://en.wikipedia.org/wiki/EDVAC (see pp. 18–20).
- [2] Wikipedia: Harvard architecture. URL: https://en.wikipedia.org/wiki/Harvard\_architecture (see p. 71).
- [3] Wikipedia: Harvard Mark I. URL: https://en.wikipedia.org/wiki/Harvard\_Mark\_I (see pp. 2-4).
- [4] Wikipedia: Intel MCS-51. URL: https://en.wikipedia.org/wiki/Intel\_MCS-51 (see p. 16).
- [5] Wikipedia: Modified Harvard architecture. URL: https://en.wikipedia.org/wiki/Modified\_Harvard\_architecture (see p. 71).
- [6] Wikipedia: Self-modifying code. URL: https://en.wikipedia.org/wiki/Self-modifying\_code (see p. 71).
- [7] Wikipedia: von Neumann architecture. URL: https://en.wikipedia.org/wiki/Von\_Neumann\_architecture (see p. 71).
- [8] D. Page. "Chapter 4: A functional and historical perspective". In: A Practical Introduction to Computer Architecture. 1st ed. Springer, 2009 (see p. 71).
- [9] W. Stallings. "Chapter 2: Computer evolution and performance". In: Computer Organisation and Architecture. 9th ed. Prentice Hall, 2013 (see p. 71).
- [10] A.S. Tanenbaum and T. Austin. "Section 1.2: Milestones in computer architecture". In: Structured Computer Organisation. 6th ed. Prentice Hall, 2012 (see p. 71).
- [11] J. Backus. "Can programming be liberated from the von Neumann style?: a functional style and its algebra of programs". In: Communications of the ACM (CACM) 21.8 (1978), pp. 613–641 (see p. 69).
- [12] W.A. Wulf and S.A. McKee. "Hitting the memory wall: implications of the obvious". In: ACM SIGARCH Computer Architecture News 23.1 (1995), pp. 20–24 (see p. 69).
- [13] J. von Neumann. First Draft of a Report on the EDVAC. Tech. rep. 1945 (see p. 17).

