# Advancements and Challenges in Chiplet Testing

## YONG LI, University of Massachusetts, Amherst, USA

Chiplet-based architectures offer significant advantages in modularity, cost efficiency, and design flexibility, but they also introduce unique challenges in testing. This summary explores recent advancements in chiplet testing methodologies, focusing on boundary scan enhancements, Built-In Self-Test (BIST) techniques, and dynamic testing configurations. Specific examples include the improved boundary scan architecture for 2.5D interconnects, BIST schemes for inter-die connections in 3D stacked systems, and TAP-based dynamic configuration for heterogeneous environments. These advancements address critical issues such as limited accessibility, power delivery constraints, and lack of standardization in chiplet ecosystems.

#### **ACM Reference Format:**

#### Introduction

Chiplets are small parts of a big chip. They are like building blocks that can work together to create a larger system. Using chiplets is better than using one big chip because it can improve the manufacturing process. When one small part has a problem,

Author's Contact Information: Yong Li, yonli@umass.edu, University of Massachusetts, Amherst, Amherst, MA, USA.

Permission to make digital or hard copies of all or part of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. Copyrights for components of this work owned by others than the author(s) must be honored. Abstracting with credit is permitted. To copy otherwise, or republish, to post on servers or to redistribute to lists, requires prior specific permission and/or a fee. Request permissions from permissions@acm.org.

© 2024 Copyright held by the owner/author(s). Publication rights licensed to ACM.

ACM XXXX-XXXX/2024/12-ART

https://doi.org/10.1145/nnnnnnnnnnnnn

only that part is wasted, not the whole chip. This makes chiplets more cost-effective.

Chiplets also give designers more flexibility. They can mix different types of chiplets, like memory and processors, to build better systems. It is also easier to upgrade. For example, one chiplet can be replaced with a new version while keeping the other chiplets the same.

However, testing chiplets is very difficult. Since they are small and closely packed, it is hard to access the connections between them. Power delivery during testing can also be a problem. High-speed connections, like UCIe, make testing even harder because they need special tools.

This paper will explain the problems in chiplet testing and how researchers are finding ways to solve them. It is based on recent studies about chiplet technologies, focusing on testing methods and challenges.

## Key Challenges in Chiplet Testing

Chiplet testing has many challenges. One problem is accessibility. It is hard to access the small connections between chiplets, especially in advanced designs like 2.5D and 3D. These connections are tightly packed and hidden, making it hard to test them directly [5].

Another challenge is power delivery. During testing, power needs to be supplied to the chiplets, but this can cause problems like uneven power distribution or noise. These issues can affect the accuracy of the test results [4].

Testing interconnects is also complicated. Highspeed connections like UCIe need special tools to test their performance. Traditional methods like boundary scan may not work well for these connections [3].

Finally, there is a lack of standard testing protocols. Different chiplets may come from different

, Vol. 1, No. 1, Article . Publication date: December 2024.

vendors, but there are no universal standards to ensure they all work together. This makes testing more difficult and time-consuming [4].

### Advancements in Testing Methodologies

Recent research provides concrete solutions to tackle challenges in chiplet testing. Boundary scan, Built-In Self-Test (BIST), and dynamic configuration techniques have shown significant progress in addressing issues related to interconnect testing and fault detection.

### **Boundary Scan Enhancements**

Boundary scan testing, originally designed for PCB-level testing, has been extended to meet the demands of chiplet systems. For instance, the paper \*"An Improved Test Structure of Boundary Scan Designed for 2.5D Integration"\* proposes adding additional scan cells to the boundary scan architecture. This approach enhances observability and fault coverage for interposer-based connections in 2.5D designs. The study highlights a practical implementation where the modified boundary scan detects interconnect faults such as opens and shorts with a 20% improvement in fault coverage compared to traditional methods [5].

Furthermore, the integration of IEEE 1838 into 3D testing frameworks addresses the limitations of IEEE 1149.1 in stacked die environments. By adding features like die-level isolation and enhanced control over test access points, IEEE 1838 facilitates more efficient testing for vertically stacked systems, ensuring compatibility across multiple layers [1].

### Built-In Self-Test (BIST)

BIST is another major advancement tailored for chiplet testing. The paper \*"Efficient Built-In Self-Test Scheme for Inter-Die Interconnects of Chiplet-Based Chips"\* describes a methodology where test circuits are embedded into the chiplet itself. This approach is particularly effective in 3D stacked systems, where inter-die connections are hard to

access. The proposed BIST scheme uses approximation algorithms to reduce test time and power consumption while maintaining high accuracy. Experimental results in the study demonstrate a 30% reduction in test execution time and a significant increase in test efficiency compared to external testing setups [3].

## **Dynamic Testing Configurations**

Dynamic configuration using TAP controllers offers another innovative solution for heterogeneous chiplet systems. In \*"A Dynamically Configurable Chiplet Testing Technology Based on TAP Controller Architecture"\*, researchers propose a TAP-based architecture that allows chiplets to adapt their test protocols dynamically. This architecture enables selective testing of specific chiplets in a multi-vendor environment, significantly reducing test setup time. The paper provides an example of testing a system with three different chiplet types, achieving a 25% reduction in configuration time while maintaining compatibility with existing test standards [2].

These advancements demonstrate how targeted innovations in boundary scan, BIST, and dynamic testing are transforming chiplet testing methodologies. By addressing specific challenges such as accessibility, interconnect faults, and system heterogeneity, these solutions pave the way for more efficient and reliable testing processes.

## Relevance to Modern Chiplet Design

The advancements in chiplet testing directly impact the design and functionality of modern chiplet-based systems. Boundary scan enhancements, for instance, allow manufacturers to identify defects in interposer connections effectively, which is crucial for maintaining reliability in 2.5D architectures [5]. By addressing these defects early, designers can ensure higher yields and better system performance.

Built-In Self-Test (BIST) methodologies simplify testing processes by integrating fault detection mechanisms into the chiplet itself. This is particularly useful in 3D stacked systems, where interconnect faults are harder to detect. BIST not only reduces testing costs but also enhances test coverage, making it an essential tool for high-density chiplet packaging [3].

Dynamic configuration techniques using TAP controllers provide adaptability for heterogeneous chiplet systems. As chiplets from different vendors may use varying technologies, this approach ensures that each chiplet can be tested effectively without requiring unique tools for each vendor [2]. This flexibility is critical in reducing integration times and improving compatibility across ecosystems.

Standardized protocols like those proposed in IEEE 1149.1 and its extensions enable a universal testing framework. This reduces development time for testing tools and ensures consistency in test results across diverse chiplet designs. Such standardization is key to scaling chiplet technologies for broader industrial adoption [1].

In summary, these testing advancements not only address the technical challenges of chiplet systems but also pave the way for more efficient, scalable, and reliable designs in the semiconductor industry.

#### Conclusion and Future Directions

Chiplet-based designs offer significant benefits in terms of modularity, flexibility, and cost efficiency. However, these advantages come with unique challenges, especially in the area of testing. This paper discussed the main challenges such as accessibility, power delivery issues, and the complexity of high-speed interconnects like UCIe. It also highlighted recent advancements, including improved boundary scan techniques, Built-In Self-Test (BIST), dynamic testing configurations, and the push for standardization [1–3, 5].

While these advancements address many of the current challenges, there is still much work to be done. Future research should focus on integrating artificial intelligence and machine learning into

testing methodologies to predict and detect faults more efficiently. Additionally, improving thermalaware testing methods will become critical as chiplet systems continue to evolve toward higher performance and density.

Another key area for future exploration is the development of universal testing frameworks that seamlessly integrate across different vendor ecosystems. As chiplet adoption grows, such frameworks will be essential for ensuring interoperability and reducing testing costs.

In conclusion, testing remains a critical factor in the success of chiplet-based architectures. By continuing to innovate and refine testing methodologies, the semiconductor industry can fully realize the potential of chiplets, enabling the next generation of high-performance systems.

#### References

- [1] 2013. IEEE Standard for Test Access Port and Boundary-Scan Architecture. IEEE Std 1149.1-2013 (Revision of IEEE Std 1149.1-2001) (2013), 1-444. https://doi.org/10.1109/ IEEESTD.2013.6515989
- [2] Zhikuang Cai and Yunbo Wang. 2022. A Dynamically Configurable Chiplet Testing Technology Based on TAP Controller Architecture. In 2022 IEEE 5th International Conference on Electronics Technology (ICET). 590-594. https://doi.org/10.1109/ICET55676.2022.9824550
- [3] Yi-Chun Huang, Pei-Yun Lin, Jin-Fu Li, Hong-Siang Fu, and Yung-Ping Lee. 2024. Efficient Built-In Self-Test Scheme for Inter-Die Interconnects of Chiplet-Based Chips. In 2024 IEEE International Test Conference (ITC). 149-156. https://doi.org/10.1109/ITC51657.2024.00034
- [4] M. Hutner, R. Sethuram, B. Vinnakota, D. Armstrong, and A. Copperhall. 2020. Special Session: Test Challenges in a Chiplet Marketplace. In 2020 IEEE 38th VLSI Test Symposium (VTS). 1-12. https://doi.org/10.1109/VTS48691. 2020.9107636
- [5] Zhen Zhang, Jinghe Wei, Yujia Yin, Jian He, and Ying Gao. 2023. An Improved Test Structure of Boundary Scan Designed for 2.5D Integration. In 2023 8th International Conference on Integrated Circuits and Microsystems (ICICM). 643-648. https://doi.org/10.1109/ICICM59499. 2023.10365967