#### features

- 3-Channel CMOS ADC
- Single 3.3-V Supply
- 8-Bit 30-MSPS A/D Conversion
- Very Low Power: <300 mW Typical</p>
- Differential Linearity Error: < ±0.5 LSB Max</p>
- Integral Linearity Error: < ±0.75 LSB Max</p>
- Analog Input Voltage Range: 1 Vpp Max
- 64-Pin Thin QFP Package
- Analog Input Bandwidth: >130 MHz
- Selectable Clamping Function for YUV or RGB Applications
- High-Precision Clamp: ±0.5 LSB
- Selectable Output Data Format for 4:4:4 (RGB, YUV), 4:2:2 and 4:1:1 (YUV) Format
- NTSC or PAL Compliant

## applications

- Digital TV
- Digital Video
- Multimedia
- Video Capture
- Video Editing
- Security Applications

## description

The TLV5734 is a triple 8-bit converter with high-precision clamp for digitizing video signals in RGB or YUV color spaces. The device supports pixel rates up to 30 MSPS. The TLV5734 is powered from a single 3.3-V supply. Separate clamping levels are provided for the RGB and YUV analog component video inputs. The clamp timing window is provided by an external pulse. The output-data formatter selects from output formats of 4:4:4, 4:1:1, and 4:2:2. For RGB applications, the 4:4:4 output format with clamp can be used. The TLV5734 is characterized for operation from  $-20^{\circ}$ C to  $75^{\circ}$ C.

## **AVAILABLE OPTIONS**

| TA            | PACKAGED DEVICE           |
|---------------|---------------------------|
|               | 64-PIN THIN QUAD FLATPACK |
| –20°C to 75°C | TLV5734PAG                |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## pin assignments





## functional block diagram





## **Terminal Functions**

| TERMIN                | NAL   |     | _     |                                                                                                                                                                                                                                                                                                                                                                  |
|-----------------------|-------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                  | NO.   | 1/0 | TYPET | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                      |
| A AV <sub>CC</sub>    | 62    | ı   | Α     | Analog supply (3.3 V) for ADC A                                                                                                                                                                                                                                                                                                                                  |
| AD8-AD1               | 6–13  | 0   | D     | Data output of ADC A (MSB:AD8, LSB:AD1) (format 1, format 2, format 3)                                                                                                                                                                                                                                                                                           |
| AGND                  | 45    | 1   | Α     | Substrate ground                                                                                                                                                                                                                                                                                                                                                 |
| AIN                   | 63    | ı   | Α     | Analog input of ADC A. Used for G/Y                                                                                                                                                                                                                                                                                                                              |
| B AV <sub>CC</sub>    | 55    | ı   | Α     | Analog supply (3.3 V) for ADC B                                                                                                                                                                                                                                                                                                                                  |
| BD8-BD1               | 17–24 | 0   | D     | Data output of ADC B (MSB:BD8, LSB:BD1) (format 2) Data output of ADC B, C (format 1, format 3)                                                                                                                                                                                                                                                                  |
| BIN                   | 56    | ı   | Α     | Analog input of ADC B. Uses for B/U                                                                                                                                                                                                                                                                                                                              |
| C AV <sub>CC</sub>    | 50    | ı   | Α     | Analog supply (3.3 V) for ADC C                                                                                                                                                                                                                                                                                                                                  |
| CD8-CD1               | 36–43 | 0   | D     | Data output of ADC C (MSB:CD8, LSB:CD1) (format 2) When MODE1 = L, MODE0 = L, CD8 outputs MSB flag of BD8–BD5 (format 1) When MODE1 = L, MODE0 = L, CD7 outputs LSB flag of BD8–BD5 (format 1) When MODE1 = H, MODE0 = L, CD8 outputs B channel flag of BD8–BD1 (format 3) When MODE1 = H, MODE0 = L, CD7 outputs B channel flag of BD8–BD1 (CD8–CD1) (format 3) |
| CIN                   | 51    | 1   | Α     | Analog input of ADC C. Used for R/V                                                                                                                                                                                                                                                                                                                              |
| CLK                   | 31    | I   | D     | Clock input. The clock frequency is four times the frequency subcarrier (fsc) for most video systems (see Table 3).                                                                                                                                                                                                                                              |
| CLP OUT A             | 60    | 0   | Α     | Clamp bias current of ADC A. A resistor-capacitor network sets the clamp settling time.                                                                                                                                                                                                                                                                          |
| CLP OUT B             | 53    | 0   | Α     | Clamp bias current of ADC B. A resistor-capacitor network sets the clamp settling time.                                                                                                                                                                                                                                                                          |
| CLP OUT C             | 48    | 0   | Α     | Clamp bias current of ADC C. A resistor-capacitor network sets the clamp settling time.                                                                                                                                                                                                                                                                          |
| CLPV A                | 61    | I   | Α     | Clamp level of ADC A (see Table 1)                                                                                                                                                                                                                                                                                                                               |
| CLPV B                | 54    | I   | Α     | Clamp level of ADC B (see Table 1)                                                                                                                                                                                                                                                                                                                               |
| CLPV C                | 49    | ı   | Α     | Clamp level of ADC C (see Table 1)                                                                                                                                                                                                                                                                                                                               |
| DGND                  | 15    | Į   | D     | Digital ground for all logic                                                                                                                                                                                                                                                                                                                                     |
| DV <sub>DD</sub> ‡    | 26    | I   | D     | Digital supply (3.3 V) for all logic. $DV_{DD}$ , QA $DV_{DD}$ , QB $DV_{DD}$ , and QC $DV_{DD}$ are tied together internally.                                                                                                                                                                                                                                   |
| EXTCLP                | 3     | I   | D     | External clamp pulse input (active high)                                                                                                                                                                                                                                                                                                                         |
| GND A                 | 64    | I   | Α     | Analog ground of ADC A                                                                                                                                                                                                                                                                                                                                           |
| GND B                 | 57    | I   | Α     | Analog ground of ADC B                                                                                                                                                                                                                                                                                                                                           |
| GND C                 | 52    | I   | Α     | Analog ground of ADC C                                                                                                                                                                                                                                                                                                                                           |
| G/Y                   | 33    | I   | D     | Video input mode selector, low for RGB, high for YUV                                                                                                                                                                                                                                                                                                             |
| INIT                  | 30    | I   | D     | Output initialized. The output data is synchronized with the first falling edge of CLK after INIT changes from low to high (see Figure 1). INIT is a control terminal that allows the external system to initialize the TLV5734 data conversion cycle.                                                                                                           |
| MODE1,0               | 28,29 | ı   | D     | Output format mode selector (see Table 4)                                                                                                                                                                                                                                                                                                                        |
| NC                    | 32    | I   | D     | NC should be tied low when using this device.                                                                                                                                                                                                                                                                                                                    |
| OEB A                 | 4     | ı   | D     | Output enable of ADC A (active low)                                                                                                                                                                                                                                                                                                                              |
| OEB B                 | 27    | I   | D     | Output enable of ADC B (active low)                                                                                                                                                                                                                                                                                                                              |
| OEB C                 | 34    | I   | D     | Output enable of ADC C (active low)                                                                                                                                                                                                                                                                                                                              |
| QA DGND               | 5     | I   | D     | Digital ground for output driver of ADC A                                                                                                                                                                                                                                                                                                                        |
| QA DV <sub>DD</sub> ‡ | 14    | I   | D     | Digital supply (3.3 V) for output driver of ADC A. DV $_{DD}$ , QA DV $_{DD}$ , QB DV $_{DD}$ , and QC DV $_{DD}$ are tied together internally.                                                                                                                                                                                                                  |
| QB DGND               | 25    | I   | D     | Digital ground for output driver of ADC B                                                                                                                                                                                                                                                                                                                        |

<sup>†</sup> A = analog pin, D = digital pin ‡ These pins should be driven from the same power supply.



## **Terminal Functions (Continued)**

| TERMIN                | AL  |     |       |                                                                                                                                                 |
|-----------------------|-----|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                  | NO. | 1/0 | TYPET | DESCRIPTION                                                                                                                                     |
| QB DV <sub>DD</sub> ‡ | 16  | I   | D     | Digital supply (3.3 V) for output driver of ADC B. DV $_{DD}$ , QA DV $_{DD}$ , QB DV $_{DD}$ , and QC DV $_{DD}$ are tied together internally. |
| QC DGND               | 44  | I   | D     | Digital ground for output driver of ADC C                                                                                                       |
| QC DV <sub>DD</sub> ‡ | 35  | I   | D     | Digital supply (3.3 V) for output driver of ADC C. $DV_{DD}$ , QA $DV_{DD}$ , QB $DV_{DD}$ , and QC $DV_{DD}$ are tied together internally.     |
| RB A                  | 2   | I   | Α     | Bottom reference voltage level for ADC A                                                                                                        |
| RB B                  | 58  | I   | Α     | Bottom reference voltage level for ADC B                                                                                                        |
| RB C                  | 46  | I   | Α     | Bottom reference voltage level for ADC C                                                                                                        |
| RT A                  | 1   | I   | Α     | Top reference voltage level for ADC A (nominal RT A – RB A = 1 V for video signals)                                                             |
| RT B                  | 59  | I   | Α     | Top reference voltage level for ADC B (nominal RT B – RB B = 1 V)                                                                               |
| RT C                  | 47  | I   | Α     | Top reference voltage level for ADC C (nominal RT C – RB C = 1 V)                                                                               |

<sup>†</sup> A = analog pin, D = digital pin



<sup>&</sup>lt;sup>‡</sup>These pins should be driven from the same power supply.

## detailed description

## ADC

The TLV5734 includes three 8-bit A/D channels. Each ADC employs a three-stage switched capacitor-pipelined architecture to achieve high accuracy and high throughput with low power consumption. The analog input is sampled when the external clock, CLK, goes from low to high. The INIT signal is used to initialize the order of output data when operating in the 4:2:2 or 4:1:1 output format mode. After INIT changes from low to high, the first reinitialized output data is available after a 5-clock-cycle delay from the rising edge of the CLK (see the timing diagram, Figure 1).

Pulling the OEB pin (pin 4, 27 or 34) high puts the corresponding ADC output in the high-impedance state.



Figure 1. Timing Diagram



## detailed description (continued)

### clamp function

The TLV5734 employs a clamp feedback circuit on each channel to correct the clamp level mismatch contributed by the offset of each channel. The clamp levels are used for either the YUV or RGB video signal. Figure 2 shows the clamp circuit and the external R and C required for the clamp operation. The clamp circuit also requires an externally generated active-high clamp pulse to be applied to input EXTCLP. The clamp pulse defines the timing window during which the clamp circuit is enabled. For video applications, the clamp pulse must be applied during the back porch of the sync portion of the horizontal blanking interval. For an embedded sync video input (G/Y), the external clamp high must start after the gap A between sync and clamp start (see Figure 3 and Table 3).

The clamp is enabled by applying a logic high on the EXTCLP input. This closes switch SW1 and enables the digital comparator. The output of the ADC is then compared digitally with the preset clamp level (as defined in Table 1), then the voltage on clamp capacitor C2 is charged/discharged through the 3-state buffer and resistor R to make the ADC output equal to the desired clamp level. Once the desired clamp level is attained, the 3-state buffer is put in the high-impedance mode and the clamp voltage is stored on input capacitor C1 until the next clamp pulse.



Figure 2. Clamp Feedback Circuit

**Table 1. Preset Clamp Level** 

| ADO QUANNE  | YUV (G/Y =  | HIGH)                   | RGB (G/Y = LOW) |             |  |  |
|-------------|-------------|-------------------------|-----------------|-------------|--|--|
| ADC CHANNEL | OUTPUT CODE | OUTPUT CODE APPLICATION |                 | APPLICATION |  |  |
| CHANNEL A   | 00010000b   | Υ                       | 00010000b       | R, G, B     |  |  |
| CHANNEL B   | 10000000b   | U, V                    | 00010000b       | R, G, B     |  |  |
| CHANNEL C   | 10000000b   | U, V                    | 00010000b       | R, G, B     |  |  |



## clamp function (continued)

**Table 2. Clamp Operation** 

| ADC_OUT                                                             | CLP_OE | CLP_OUT | BUFFER | RC        |
|---------------------------------------------------------------------|--------|---------|--------|-----------|
| <ref< td=""><td>1</td><td>HIGH</td><td>Н</td><td>Charge</td></ref<> | 1      | HIGH    | Н      | Charge    |
| = REF                                                               | 0      | HIGH    | Z      | Hold      |
| > REF                                                               | 1      | LOW     | L      | Discharge |



Figure 3. Clamp Timing Diagram

**Table 3. Clamp Timing** 

| TIME INTERVAL | NTSC 4fsc = 14.318 MHz | PAL 4fsc = 17.745 MHz | BT $601 \times 2 = 27 \text{ MHz (NTSC)}$ |
|---------------|------------------------|-----------------------|-------------------------------------------|
| A (Min.)      | 8 clocks (0.56 μs)     | 8 clocks (0.45 μs)    | 16 clocks (0.59 μs)                       |
| B (Min.)      | 16 clocks (1.12 μs)    | 16 clocks (0.90 μs)   | 32 clocks (1.19 μs)                       |

## output data format

The TLV5734 can select three output data formats for different video data processing by the combination of MODE0 and MODE1 (see Table 4). The output is synchronous with the rising edge of CLK that comes after INIT is pulled high. Timing diagrams and output data tables for formats 1, 2, and 3 are shown in Figure 4 through Figure 6 and Table 5 through Table 7.

**Table 4. Output Data Format Selection** 

| COND   | ITION  | OUTPUT DATA        |                |  |  |  |
|--------|--------|--------------------|----------------|--|--|--|
| MODE 1 | MODE 0 | OUTPUT DATA FORMAT | RATIO OF Y:U:V |  |  |  |
| L      | L      | Format 1           | 4:1:1          |  |  |  |
| L      | Н      | Format 2           | 4:4:4          |  |  |  |
| Н      | L      | Format 3           | 4:2:2          |  |  |  |
| Н      | Н      | Not used           | N/A            |  |  |  |





Figure 4. Format 1 (4:1:1) Timing Diagram

Table 5. Output Format 1 (4:1:1)

|                |     |      |      |      | OUTPU | T DATA |      |      |      |
|----------------|-----|------|------|------|-------|--------|------|------|------|
| CHANNEL OF ADC | BIT | CLK† |      |      |       |        |      |      |      |
|                |     | 6    | 7    | 8    | 9     | 10     | 11   | 12   | 13   |
|                | AD8 | A08  | A18  | A28  | A38   | A48    | A58  | A68  | A78  |
|                | AD7 | A07  | A17  | A27  | A37   | A47    | A57  | A67  | A77  |
|                | AD6 | A06  | A16  | A26  | A36   | A46    | A56  | A66  | A76  |
| А              | AD5 | A05  | A15  | A25  | A35   | A45    | A55  | A65  | A75  |
| A              | AD4 | A04  | A14  | A24  | A34   | A44    | A54  | A64  | A74  |
|                | AD3 | A03  | A13  | A23  | A33   | A43    | A53  | A63  | A73  |
|                | AD2 | A02  | A12  | A22  | A32   | A42    | A52  | A62  | A72  |
|                | AD1 | A01  | A11  | A21  | A31   | A41    | A51  | A61  | A71  |
|                | BD8 | B08  | B06  | B04  | B02   | B48    | B46  | B44  | B42  |
|                | BD7 | B07  | B05  | B03  | B01   | B47    | B45  | B43  | B41  |
|                | BD6 | C08  | C06  | C04  | C02   | C48    | C46  | C44  | C42  |
| В              | BD5 | C07  | C05  | C03  | C01   | C47    | C45  | C43  | C41  |
| Ь              | BD4 | Hi-Z | Hi-Z | Hi-Z | Hi-Z  | Hi-Z   | Hi-Z | Hi-Z | Hi-Z |
|                | BD3 | Hi-Z | Hi-Z | Hi-Z | Hi-Z  | Hi-Z   | Hi-Z | Hi-Z | Hi-Z |
|                | BD2 | Hi-Z | Hi-Z | Hi-Z | Hi-Z  | Hi-Z   | Hi-Z | Hi-Z | Hi-Z |
|                | BD1 | Hi-Z | Hi-Z | Hi-Z | Hi-Z  | Hi-Z   | Hi-Z | Hi-Z | Hi-Z |
|                | CD8 | Н    | L    | L    | L     | Н      | L    | L    | L    |
|                | CD7 | L    | L    | L    | Н     | L      | L    | L    | Н    |
|                | CD6 | Hi-Z | Hi-Z | Hi-Z | Hi-Z  | Hi-Z   | Hi-Z | Hi-Z | Hi-Z |
| С              | CD5 | Hi-Z | Hi-Z | Hi-Z | Hi-Z  | Hi-Z   | Hi-Z | Hi-Z | Hi-Z |
|                | CD4 | Hi-Z | Hi-Z | Hi-Z | Hi-Z  | Hi-Z   | Hi-Z | Hi-Z | Hi-Z |
|                | CD3 | Hi-Z | Hi-Z | Hi-Z | Hi-Z  | Hi-Z   | Hi-Z | Hi-Z | Hi-Z |
|                | CD2 | Hi-Z | Hi-Z | Hi-Z | Hi-Z  | Hi-Z   | Hi-Z | Hi-Z | Hi-Z |
|                | CD1 | Hi-Z | Hi-Z | Hi-Z | Hi-Z  | Hi-Z   | Hi-Z | Hi-Z | Hi-Z |

<sup>&</sup>lt;sup>†</sup> The first ADC sampling clock is denoted as CLK 0.

A06 is an example entry in the table where A shows the ADC channel, 0 represents the sampling order, and 6 is the bit number.





Figure 5. Format 2 (4:4:4) Timing Diagram

Table 6. Output Format 2 (4:4:4)

|                |     |     |     |     | OUTPU | T DATA |     |     |     |
|----------------|-----|-----|-----|-----|-------|--------|-----|-----|-----|
| CHANNEL OF ADC | BIT |     |     |     | CL    | κ†     |     |     |     |
|                |     | 6   | 7   | 8   | 9     | 10     | 11  | 12  | 13  |
|                | AD8 | A08 | A18 | A28 | A38   | A48    | A58 | A68 | A78 |
|                | AD7 | A07 | A17 | A27 | A37   | A47    | A57 | A67 | A77 |
|                | AD6 | A06 | A16 | A26 | A36   | A46    | A56 | A66 | A76 |
| A              | AD5 | A05 | A15 | A25 | A35   | A45    | A55 | A65 | A75 |
|                | AD4 | A04 | A14 | A24 | A34   | A44    | A54 | A64 | A74 |
|                | AD3 | A03 | A13 | A23 | A33   | A43    | A53 | A63 | A73 |
|                | AD2 | A02 | A12 | A22 | A32   | A42    | A52 | A62 | A72 |
|                | AD1 | A01 | A11 | A21 | A31   | A41    | A51 | A61 | A71 |
|                | BD8 | B08 | B18 | B28 | B38   | B48    | B58 | B68 | B78 |
|                | BD7 | B07 | B17 | B27 | B37   | B47    | B57 | B67 | B77 |
|                | BD6 | B06 | B16 | B26 | B36   | B46    | B56 | B66 | B76 |
| В              | BD5 | B05 | B15 | B25 | B35   | B45    | B55 | B65 | B75 |
| В              | BD4 | B04 | B14 | B24 | B34   | B44    | B54 | B64 | B74 |
|                | BD3 | B03 | B13 | B23 | B33   | B43    | B53 | B63 | B73 |
|                | BD2 | B02 | B12 | B22 | B32   | B42    | B52 | B62 | B72 |
|                | BD1 | B01 | B11 | B21 | B31   | B41    | B51 | B61 | B71 |
|                | CD8 | C08 | C18 | C28 | C38   | C48    | C58 | C68 | C78 |
|                | CD7 | C07 | C17 | C27 | C37   | C47    | C57 | C67 | C77 |
|                | CD6 | C06 | C16 | C26 | C36   | C46    | C56 | C66 | C76 |
| С              | CD5 | C05 | C15 | C25 | C35   | C45    | C55 | C65 | C75 |
|                | CD4 | C04 | C14 | C24 | C34   | C44    | C54 | C64 | C74 |
|                | CD3 | C03 | C13 | C23 | C33   | C43    | C53 | C63 | C73 |
|                | CD2 | C02 | C12 | C22 | C32   | C42    | C52 | C62 | C72 |
|                | CD1 | C01 | C11 | C21 | C31   | C41    | C51 | C61 | C71 |

<sup>†</sup> The first ADC sampling clock is denoted as CLK 0.



A06 is an example entry in the table where A shows the ADC channel, 0 represents the sampling order, and 6 is the bit number.



Figure 6. Format 3 (4:2:2) Timing Diagram

Table 7. Output Format 3 (4:2:2)

|                |     |      |      |      | OUTPU | T DATA |      |      |      |
|----------------|-----|------|------|------|-------|--------|------|------|------|
| CHANNEL OF ADC | BIT |      |      |      | CL    | κ†     |      |      |      |
|                |     | 6    | 7    | 8    | 9     | 10     | 11   | 12   | 13   |
|                | AD8 | A08  | A18  | A28  | A38   | A48    | A58  | A68  | A78  |
|                | AD7 | A07  | A17  | A27  | A37   | A47    | A57  | A67  | A77  |
|                | AD6 | A06  | A16  | A26  | A36   | A46    | A56  | A66  | A76  |
| Α              | AD5 | A05  | A15  | A25  | A35   | A45    | A55  | A65  | A75  |
| A              | AD4 | A04  | A14  | A24  | A34   | A44    | A54  | A64  | A74  |
|                | AD3 | A03  | A13  | A23  | A33   | A43    | A53  | A63  | A73  |
|                | AD2 | A02  | A12  | A22  | A32   | A42    | A52  | A62  | A72  |
|                | AD1 | A01  | A11  | A21  | A31   | A41    | A51  | A61  | A71  |
|                | BD8 | B08  | C08  | B28  | C28   | B48    | C48  | B68  | C68  |
|                | BD7 | B07  | C07  | B27  | C27   | B47    | C47  | B67  | C67  |
|                | BD6 | B06  | C06  | B26  | C26   | B46    | C46  | B66  | C66  |
| В              | BD5 | B05  | C05  | B25  | C25   | B45    | C45  | B65  | C65  |
| В              | BD4 | B04  | C04  | B24  | C24   | B44    | C44  | B64  | C64  |
|                | BD3 | B03  | C03  | B23  | C23   | B43    | C43  | B63  | C63  |
|                | BD2 | B02  | C02  | B22  | C22   | B42    | C42  | B62  | C62  |
|                | BD1 | B01  | C01  | B21  | C21   | B41    | C41  | B61  | C61  |
|                | CD8 | Н    | L    | Н    | L     | Н      | L    | Н    | L    |
|                | CD7 | L    | Н    | L    | Н     | L      | Н    | L    | Н    |
|                | CD6 | Hi-Z | Hi-Z | Hi-Z | Hi-Z  | Hi-Z   | Hi-Z | Hi-Z | Hi-Z |
| С              | CD5 | Hi-Z | Hi-Z | Hi-Z | Hi-Z  | Hi-Z   | Hi-Z | Hi-Z | Hi-Z |
|                | CD4 | Hi-Z | Hi-Z | Hi-Z | Hi-Z  | Hi-Z   | Hi-Z | Hi-Z | Hi-Z |
|                | CD3 | Hi-Z | Hi-Z | Hi-Z | Hi-Z  | Hi-Z   | Hi-Z | Hi-Z | Hi-Z |
|                | CD2 | Hi-Z | Hi-Z | Hi-Z | Hi-Z  | Hi-Z   | Hi-Z | Hi-Z | Hi-Z |
|                | CD1 | Hi-Z | Hi-Z | Hi-Z | Hi-Z  | Hi-Z   | Hi-Z | Hi-Z | Hi-Z |

<sup>†</sup> The first ADC sampling clock is denoted as CLK 0.



A06 is an example entry in the table where A shows the ADC channel, 0 represents the sampling order, and 6 is the bit number.

## TLV5734 TRIPLE 8-BIT 30-MSPS ADC WITH HIGH-PRECISION CLAMP FOR YUV/RGB VIDEO SLES026A – APRIL 2002 – REVISED JANUARY 2003

## absolute maximum ratings over operating free-air temperature (unless otherwise noted)

| Supply voltage, V <sub>CC</sub> <sup>‡</sup> , V <sub>DD</sub> §–0.3                                                               | √ to 3.6 V           |
|------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| Reference voltage input range: V <sub>ref(RT A)</sub> , V <sub>ref(RT B)</sub> , V <sub>ref(RT C)</sub> , V <sub>ref(RB A)</sub> , |                      |
| V <sub>ref</sub> (RB B), V <sub>ref</sub> (RB C)                                                                                   | <sub>CC</sub> +0.3 V |
| Analog input voltage range—0.3 V to V <sub>0</sub>                                                                                 | <sub>CC</sub> +0.3 V |
| Digital input voltage range, V <sub>I</sub> –0.3                                                                                   | √ to 3.6 V           |
| Digital output voltage range, VO                                                                                                   | <sub>CC</sub> +0.3 V |
| Operating free-air temperature range, T <sub>A</sub>                                                                               | C to 75°C            |
| Storage temperature range, T <sub>stg</sub>                                                                                        | to 150°C             |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## recommended operating conditions

|                                                                                                                                                                                                                                       |                                    | MIN | NOM  | MAX | UNIT |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-----|------|-----|------|
| Vref(RT A) - Vref(RB A), Vref(RH) High-level digital input voltage, Low-level digital input voltage, High-level pulse duration, tw(H) Low-level pulse duration, tw(L) Setup time for INIT input, tsu Hold time for INIT input, treset | (Analog) V <sub>CC</sub>           | 3   | 3.3  | 3.6 |      |
|                                                                                                                                                                                                                                       | (Digital) V <sub>DD</sub>          | 3   | 3.3  | 3.6 | ٧    |
| Reference input voltage                                                                                                                                                                                                               | Vref(RT A), Vref(RT B), Vref(RT C) | 1.8 | 2    | 2.2 | V    |
|                                                                                                                                                                                                                                       | Vref(RB A), Vref(RB B), Vref(RB C) | 0.8 | 1    | 1.2 | V    |
| Vref(RT A) - Vref(RB A), Vref(R                                                                                                                                                                                                       |                                    |     | 1    | ٧   |      |
| High-level digital input voltage, VIH                                                                                                                                                                                                 |                                    | 2   |      |     | V    |
| Low-level digital input voltage, V <sub>IL</sub>                                                                                                                                                                                      |                                    |     | 8.0  | V   |      |
| High-level pulse duration, t <sub>W(H)</sub> (at 50% of amplitude level)                                                                                                                                                              |                                    |     | 16.7 |     | ns   |
| Low-level pulse duration, tw(L) (                                                                                                                                                                                                     | (at 50% of amplitude level)        |     | 16.7 |     | ns   |
| Setup time for INIT input, t <sub>SU</sub>                                                                                                                                                                                            |                                    | 3   |      |     | ns   |
| Hold time for INIT input, th                                                                                                                                                                                                          |                                    | 0   |      |     |      |
| Reset time for INIT input, t <sub>reset</sub> 33.3                                                                                                                                                                                    |                                    |     |      | ns  |      |
| Operating free-air temperature,                                                                                                                                                                                                       | T <sub>A</sub>                     | -20 |      | 75  | °C   |

<sup>¶</sup> Within the electrical and operating characteristics table, when the term V<sub>DD</sub> is used, DV<sub>DD</sub> and all X DV<sub>DD</sub> terminals are tied together, and when the term V<sub>CC</sub> is used, all X AV<sub>CC</sub> terminals are tied together.



<sup>‡</sup>V<sub>CC</sub> refers to all analog supplies: A AV<sub>CC</sub>, B AV<sub>CC</sub>, and C AV<sub>CC</sub>.

<sup>§</sup> VDD refers to all digital supplies: DVDD, QA DVDD, QB DVDD, and QC DVDD.

## **TLV5734** TRIPLE 8-BIT 30-MSPS ADC WITH HIGH-PRECISION CLAMP FOR YUV/RGB VIDEO SLES026A - APRIL 2002 - REVISED JANUARY 2003

# electrical characteristics at $V_{DD}$ = $V_{CC}$ = 3.3 V, $V_{ref(RT)}$ = 2.0 V, $V_{ref(RB)}$ = 1.0 V, f(CLK) = 30 MHz, $T_A$ = 25°C (unless otherwise noted)

|                      | PARAMETER                                 | TEST CONDITIONS                                                      | MIN                  | TYP  | MAX | UNIT |
|----------------------|-------------------------------------------|----------------------------------------------------------------------|----------------------|------|-----|------|
|                      | Clamp level accuracy                      |                                                                      |                      | ±0.5 | ±1  | LSB  |
| R <sub>REF</sub>     | Reference resistance                      | Measured between RT and RB                                           |                      | 450  |     | Ω    |
| Cl                   | Analog input capacitance                  |                                                                      |                      | 5    |     | pF   |
| lіН                  | High-level digital input current          | V <sub>IH</sub> = V <sub>DD</sub> + 0.3 V                            |                      |      | 10  | μΑ   |
| I <sub>I</sub> L     | Low-level digital input current           | V <sub>IL</sub> = 0 V                                                |                      |      | 10  | μΑ   |
| Vон                  | High-level digital output voltage         | $V_{DD} = 3 \text{ V to } 3.6 \text{ V, } I_{OH} = -50  \mu\text{A}$ | V <sub>DD</sub> -0.7 |      |     | V    |
| VOL                  | Low-level digital output voltage          | $V_{DD}$ = 3 V to 3.6 V, $I_{OL}$ = 50 $\mu$ A                       |                      |      | 0.5 | V    |
| I <sub>OH(Ikg)</sub> | High-level digital output leakage current | OEB A = OEB B = OEB C = HI, $V_{OH} = V_{DD}$                        |                      |      | 10  | μΑ   |
| I <sub>OL(lkg)</sub> | Low-level digital output leakage current  | OEB A = OEB B = OEB C = HI, V <sub>OL</sub> = 0 V                    |                      |      | 10  | μΑ   |
|                      | Supply current                            | f <sub>S</sub> = 30 MSPS, NTSC ramp wave input                       | 73                   | 82   | 91  | mA   |
|                      | Power dissipation                         | f <sub>S</sub> = 30 MSPS, NTSC ramp wave input                       | 240                  | 270  | 300 | mW   |

# operating characteristics $V_{DD}$ = $V_{CC}$ = 3.3 V, $V_{ref(RT)}$ = 2.0 V, $V_{ref(RB)}$ = 1.0 V, f(CLK) = 30 MHz, $T_A$ = -20°C to 75°C (unless otherwise noted)

|     | PARAMETER                 | TEST CONDITIONS                      | MIN | TYP  | MAX   | UNIT |
|-----|---------------------------|--------------------------------------|-----|------|-------|------|
| DNL | Differential nonlinearity | $f_S = 30 \text{ MSPS}$              |     | ±0.2 | ±0.5  | LSB  |
| INL | Integral nonlinearity     | $f_S = 30 \text{ MSPS}$              |     | ±0.3 | ±0.75 | LSB  |
| fS  | Maximum conversion rate   |                                      | 30  |      |       | MSPS |
| BW  | Analog input bandwidth    | At $-3$ dB, $T_A = 25^{\circ}C$      |     | 130  |       | MHz  |
| tpd | Digital output delay time | C <sub>L</sub> = 10 pF (by design)   |     |      | 18    | ns   |
|     | Zero-scale error          | V <sub>ref</sub> = REFT – REFB = 1 V | -16 | -2   | 15    | mV   |
|     | Full-scale error          | V <sub>ref</sub> = REFT – REFB = 1 V | -13 | 2    | 17    | mV   |
|     | Sampling delay time       | By design                            |     | 4.3  |       | ns   |

## **TYPICAL CHARACTERISTICS**





## **TYPICAL CHARACTERISTICS**



Figure 9. Typical Differential Nonlinearity, Channel A



Figure 10. Typical Integral Nonlinearity, Channel A



Figure 11. Typical Differential Nonlinearity, Channel B



## **TYPICAL CHARACTERISTICS**



Figure 12. Typical Integral Nonlinearity, Channel B



Figure 13. Typical Differential Nonlinearity, Channel C



Figure 14. Typical Integral Nonlinearity, Channel C



## **MECHANICAL DATA**

## PAG (S-PQFP-G64)

## **PLASTIC QUAD FLATPACK**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Falls within JEDEC MS-026

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments
Post Office Box 655303
Dallas, Texas 75265

Copyright © 2003, Texas Instruments Incorporated