

# **GC2093 CSP**

# 1/2.9"2Mega CMOS Image Sensor

# **Datasheet**

V1.1

2020-10-12



# **Ordering Information**

♦ GC2093-C47YA

(Colored, 47PIN-CSP)

# **GENERATION REVISION HISTORY**

|          | T              | T                      | T            |
|----------|----------------|------------------------|--------------|
| Version. | Effective Date | Description of Changes | Prepared by  |
| V1.0     | 2020-08-05     | Document Release       | DSC-AE Dept. |
| V1.1     | 2020-10-12     | AE Update              | DSC-AE Dept. |
|          |                |                        |              |
|          |                | 40                     |              |
|          |                |                        |              |
|          |                |                        |              |
|          |                |                        |              |
|          |                |                        |              |
|          |                |                        |              |
|          |                |                        |              |
|          |                |                        |              |
|          |                |                        |              |
|          |                |                        |              |

### Galaxycore Incorporation

Galaxycore Inc. reserves the right to change the contents in this document without prior notice



# Content

| 1. | Sense   | or Overview                      | 4    |
|----|---------|----------------------------------|------|
|    | 1.1     | General Description              | 4    |
|    | 1.2     | Features                         | 4    |
|    | 1.3     | Application                      | 5    |
|    | 1.4     | Technical Specifications         | 5    |
| 2. | DC Pa   | arameters                        | 6    |
|    | 2.1     | Standby Current                  | 6    |
|    | 2.2     | Power off Current                | 6    |
|    | 2.3     | Operation current                | 6    |
|    | 2.4     | DC Characteristics               | 6    |
| 3. | AC C    | haracteristics                   | 8    |
| 4. |         | Diagram                          |      |
| 5. |         | Package Specifications           |      |
|    | 5.1     | Pin Diagram (CSP)                |      |
|    | 5.2     | Pin Descriptions                 |      |
|    | 5.3     | Package Specification (unit: µm) | . 12 |
| 6. |         | al Specifications                |      |
|    | 6.1     | Readout Position                 | . 15 |
|    | 6.2     | Pixel Array                      | . 16 |
|    | 6.3     | Lens Chief Ray Angle (CRA)       | . 17 |
|    | 6.4     | QE Spectral Characteristics      | . 18 |
| 7. |         | wire Serial Bus Communication    | . 18 |
|    | 7.1     | Protocol                         |      |
|    | 7.2     | Serial Bus Timing                |      |
| 8. |         | cations                          | . 20 |
|    | 8.1     | DVP timing                       | . 20 |
|    | 8.2     | Clock lane low-power             |      |
|    | 8.3     | Data Burst                       |      |
| 9. |         | tion description                 |      |
|    | 9.1     | Operation mode                   |      |
|    | 9.2     | Power on Sequence                |      |
|    | 9.3     | Power off Sequence               |      |
| 4  | 9.4     | Black level calibration          |      |
|    | 9.5     | Integration time                 |      |
|    | 9.6     | Windowing                        |      |
|    | 9.7     | HDR mode                         |      |
|    | 9.8     | Frame sync mode                  |      |
|    | 9.9     | OTP memory                       |      |
|    |         | Frame structure                  |      |
| 10 | . Regis | ter List                         | 32   |



### 1. Sensor Overview

### 1.1 General Description

GC2093 is a high quality 1080P CMOS image sensor, for Surveillance & Cameras, IoT & Battery-Powered Wireless Cameras, IP Cameras, Smart Doorbells and Baby & Pet Monitors applications. GC2093 incorporates a 1920H x 1080V pixel array, on-chip 10-bit ADC, and image signal processor.

It provides RAW10 and RAW8 data formats with MIPI and DVP interface. It has a commonly used two-wire serial interface for host to control the operation of the whole sensor.

Additionally, it has HDR function by staggered output mode, letting user use 2 different exposure time frames combine one picture to improve dynamic range and avoid smearing.

#### 1.2 Features

- ◆ Standard optical format of 1/2.9 inch
- ◆ 2.8µm\*2.8µm
- ◆ Output formats: Raw Bayer 10bit/8bit
- ◆ Power supply requirement: AVDD28: 2.7~2.9V(Typ.2.8V)

DVDD12: 1.15~1.3V (Typ.1.2V)

IOVDD: 1.7~2.8V (Typ.1.8V)

- ♦ PLL support
- Support frame sync
- DVP /MIPI (2lane ) interface support
- Horizontal/Vertical mirror
- Image processing module
- HDR function
- ◆ Fast AEC & AWB
- 2x2 binning mode



◆ OTP support

◆ Package: CSP

# 1.3 Applications

- ◆ Surveillance FHD-CCTV Camera
- ◆ Surveillance IP Camera
- ◆ Dashcam
- ♦ Video Door Phone

# 1.4 Technical Specifications

| Parameter                         | Typical value              |
|-----------------------------------|----------------------------|
| Optical Format                    | 1/2.9inch                  |
| Pixel Size                        | 2.8µm×2.8µm                |
| Active pixel array                | 1920×1080                  |
| Shutter type                      | Electronic rolling shutter |
| ADC resolution                    | 10 bit ADC                 |
| Max Frame rate                    | 60fps@full size            |
| Power Supply                      | AVDD28: 2.8V               |
|                                   | DVDD12: 1.2V               |
|                                   | IOVDD: 1.8V                |
| Power Consumption                 | 140mw@60fps                |
| MAX SNR                           | 38dB                       |
| Dark Current                      | TBD                        |
| Sensitivity                       | 3.9 V/lux·s                |
| Dynamic range                     | 81 dB linear mode          |
|                                   | 105 dB HDR mode            |
| Operating temperature:            | -30~85℃                    |
| Stable Image temperature          | 0~60℃                      |
| Storage temperature               | -40~125℃                   |
| Optimal lens chief ray angle(CRA) | 12°(linear)                |
| Package type                      | CSP                        |
| Input clock frequency             | 6~27MHz                    |



### 2. DC Parameters

# 2.1 Standby Current

| Item    | Symbol             | Min                 | Тур | Unit |
|---------|--------------------|---------------------|-----|------|
| Analog  | I <sub>AVDD</sub>  | l <sub>AVDD</sub> — |     | uA   |
| Digital | I <sub>DVDD</sub>  | _                   | 1   | mA   |
| I/O     | I <sub>IOVDD</sub> | _                   | 50  | uA   |

RST: L, PWND: L

Typ. Analog: 2.8V, Digital: 1.2V, I/O:1.8V,  $T_j$ =25  $^{\circ}$ C

### 2.2 Power off Current

| Item    | Symbol            | Min | Тур | Unit |
|---------|-------------------|-----|-----|------|
| Analog  | I <sub>AVDD</sub> | _   | 0   | uA   |
| Digital | I <sub>DVDD</sub> | _   | 0   | uA   |
| I/O     | liovdd            | -   | 0   | uA   |

Power off, T<sub>j</sub>=25℃

# 2.3 Operation current

### Full size (MIPI 2 Lane)

| Item    | Symbol                   | Min | Тур | Unit |
|---------|--------------------------|-----|-----|------|
| Analog  | I <sub>AVDD</sub>        | _   | 24  | mA   |
| Digital | igital I <sub>DVDD</sub> |     | 55  | mA   |
| I/O     | I/O I <sub>IOVDD</sub>   |     | 4   | mA   |

Input clock: 27MHz, Frame rate: 60FPS, RAW 10,

Typ. Analog: 2.8V, Digital: 1.2V, I/O:1.8V, T<sub>j</sub>=25℃

### 2.4 DC Characteristics

| Item                                                             | Symbol             | Min     | Тур | Max     | Unit |
|------------------------------------------------------------------|--------------------|---------|-----|---------|------|
|                                                                  | $V_{AVDD}$         | 2.7     | 2.8 | 2.9     | V    |
| Power supply                                                     | $V_{	exttt{DVDD}}$ | 1.15    | 1.2 | 1.3     | V    |
|                                                                  | $V_{IOVDD}$        | 1.7     | 1.8 | 2.8     | V    |
| Digital Input(Conditions: AVDD = 2.8V, DVDD =1.2V, IOVDD = 1.8V) |                    |         |     |         |      |
| Input voltage HIGH                                               | V <sub>IH</sub>    | 0.7*VIF |     |         | V    |
| Input voltage LOW                                                | V <sub>IL</sub>    |         |     | 0.3*VIF | V    |



| Digital Output(Conditions: AVDD =2.8V, IOVDD = 1.8V, standard Loading 25PF) |                        |         |  |         |   |
|-----------------------------------------------------------------------------|------------------------|---------|--|---------|---|
| Output voltage HIGH                                                         | <b>V</b> <sub>OH</sub> | 0.8*VIF |  |         | V |
| Output voltage LOW                                                          | V <sub>OL</sub>        |         |  | 0.2*VIF | V |





# 3. AC Characteristics

Master clock wave diagram



Input clock square waveform specifications:

| Item            | Symbol              | Min | Тур | Max | unit |
|-----------------|---------------------|-----|-----|-----|------|
| Frequency       | fsck                | 6   | 24  | 27  | MHz  |
| jitter (period, | T <sub>jitter</sub> |     |     | 600 | ps   |
| Rise Time       | frise               | 1   |     | 15  | ns   |
| Fall Time       | ffall               | 1   |     | 15  | ns   |
| Duty Cycle      | fouty               | 40  |     | 60  | %    |
| Input Leakage   | fileak              | -10 |     | 10  | μA   |



# 4. Block Diagram



GC2093 has an active image array of 1920x1080 pixels. The active pixels are read out progressively through column/row driver circuits. In order to reduce fixed pattern noise, CDS circuits are adopted. The analog signal is transferred to digital signal by 10 bit A/D converter. The digital signals are processed in the ISP Block. Users can easily control these functions via two-wire serial interface bus.



# 5. CSP Package Specifications

# 5.1 Pin Diagram (CSP)



Top View

# **5.2 Pin Descriptions**

| Pin        | Name   | Pin Type | Description                                                           |
|------------|--------|----------|-----------------------------------------------------------------------|
| <b>A</b> 1 | AGND   | Ground   | Ground for analog                                                     |
| A2         | INCLK  | Input    | Sensor input clock                                                    |
| <b>A3</b>  | SBDA   | I/O      | Two-wire serial bus, data                                             |
| A4         | RESETB | Input    | Chip reset control: (floating forbidden) 0: chip reset 1: normal work |
| <b>A5</b>  | VDDIO  | POWER    | I/O POWER.                                                            |
| <b>A6</b>  | DGND   | Ground   | Ground for digital                                                    |
| <b>A7</b>  | VOTP   | POWER    | For OTP power supply                                                  |
| <b>A</b> 8 | AGND   | Ground   | Ground for analog                                                     |
| B1         | AVDD28 | AVDD28   | ANALOG POWER                                                          |

#### 1/2.9"2Mega CMOS Image Sensor

| B2        | DGND       | Ground | Ground for digital                                                          |
|-----------|------------|--------|-----------------------------------------------------------------------------|
| В3        | VDDIO      | POWER  | I/O POWER                                                                   |
| В4        | DGND       | Ground | Ground for digital                                                          |
| В5        | HSYNC      | Output | DVP HSYNC                                                                   |
| В6        | \          | \      | 1                                                                           |
| В7        | FSYNC      | I/O    | Frame sync control                                                          |
| В8        | AVDD28     | POWER  | ANALOG POWER                                                                |
| C1        | DVDD12     | POWER  | DIGITAL POWER                                                               |
| C2        | PIXEL_CLK  | Output | DVP CLK                                                                     |
| С3        | VSYNC      | Output | DVP VSYNC                                                                   |
| C4        | SBCL       | Input  | Two-wire serial bus, clock                                                  |
| C5        | POWERDOWN  | Input  | Sensor power down control: ( floating forbidden ) 0: standby 1: normal work |
| С6        | I2C_ID_SEL | Input  | ID_SEL ( floating forbidden ) 0: 0x6e/0x6f (default) 1: 0xfc/0xfd           |
| <b>C7</b> | DVDD12     | POWER  | DIGITAL POWER                                                               |
| C8        | VPIX       | POWER  | Internal power supply                                                       |
| D1        | PIXEL<7>   | Output | DVP07                                                                       |
| D2        | PIXEL<5>   | Output | DVP05                                                                       |
| D3        | PIXEL<4>   | Output | DVP04                                                                       |
| D4        | MCP        | Output | MIPI clock (+)                                                              |
| D5        | MCN        | Output | MIPI clock (-)                                                              |
| D6        | PIXEL<2>   | Output | DVP02                                                                       |
| D7        | PIXEL<1>   | Output | DVP01                                                                       |
| D8        | TXLOW      | POWER  | Internal power supply                                                       |
| E1        | PIXEL<8>   | Output | DVP08                                                                       |
|           |            |        |                                                                             |



| E2        | VDDIO    | POWER  | I/O POWER             |
|-----------|----------|--------|-----------------------|
| E3        | DVDD12   | POWER  | DIGITAL POWER         |
| E4        | MDP1     | Output | MIPI data <1> (+)     |
| E5        | MDP0     | Output | MIPI data <0> (+)     |
| <b>E6</b> | MDN0     | Output | MIPI data <0> (-)     |
| E7        | DGND     | Ground | Ground for digital    |
| E8        | RSGLOW   | POWER  | Internal power supply |
| F1        | PIXEL<9> | Output | DVP09                 |
| F2        | PIXEL<6> | Output | DVP06                 |
| F3        | DGND     | Ground | Ground for digital    |
| F4        | MDN1     | Output | MIPI data <1> (-)     |
| F5        | MVDD     | Power  | DIGITAL POWER         |
| F6        | PIXEL<3> | Output | DVP03                 |
| F7        | PIXEL<0> | Output | DVP00                 |
| F8        | VREF     | POWER  | Internal power supply |

# 5.3 Package Specification (unit: μm)





### GC2093 Package diagram (Top View Image Side)



GC2093 Package diagram (Bottom View BGA Side)



GC2093 Package diagram (Side View)

| Description              | ovenhol | Nominal     | Min    | Max    |  |
|--------------------------|---------|-------------|--------|--------|--|
| Description              | symbol  | Millimeters |        |        |  |
| Package Body Dimension X | А       | 6.1870      | 6.1620 | 6.2120 |  |
| Package Body Dimension Y | В       | 4.2400      | 4.2150 | 4.2650 |  |
| Package Height           | С       | 0.7600      | 0.7050 | 0.8150 |  |
| Ball Height              | C1      | 0.1500      | 0.1200 | 0.1800 |  |
| Glass Thickness          | C2      | 0.4000      | 0.3900 | 0.4100 |  |
| CV Thickness             | C3      | 0.6100      | 0.5750 | 0.6450 |  |



| Silicon Thickness                | C4  | 0.4450   | 0.4250    | 0.4650   |
|----------------------------------|-----|----------|-----------|----------|
| Package Body Thickness           | D   | 0.3000   | 0.2700    | 0.3300   |
| Thickness from top glass surface | N   | 47       |           |          |
| to wafer                         |     |          |           |          |
| Ball Diameter                    | N1  | 8        |           |          |
| Total Ball Count                 | N2  | 6        |           |          |
| Ball Count X axis                | J1  | 0.6900   |           |          |
| Ball Count Y axis                | J2  | 0.6500   |           |          |
| Pins pitch X axis                | Х   | 0.026000 | 0.001000  | 0.051000 |
| Pins pitch Y axis                | Υ   | 0.004000 | -0.02100  | 0.029000 |
| BGA ball center to package       | X1  | 0.026000 | 0.001000  | 0.051000 |
| center offset in X-direction     | A1  | 0.020000 | 0.001000  | 0.031000 |
| BGA ball center to package       | Y1  | 0.004000 | -0.021000 | 0.029000 |
| center offset in Y-direction     |     | 0.004000 | 0.021000  | 0.02000  |
| BGA ball center to chip center   | S1  | 0.652500 | 0.622500  | 0.682500 |
| offset in X-direction            | 31  | 0.032300 | 0.022300  | 0.002300 |
| BGA ball center to chip center   | S2  | 0.491000 | 0.461000  | 0.521000 |
| offset in Y-direction            | 32  | 0.491000 | 0.401000  | 0.321000 |
| Edge to Pin Center Distance      | S3  | 0.704500 | 0.674500  | 0.734500 |
| along X                          | 00  | 0.704300 | 0.074300  | 0.734300 |
| Edge to Pin Center Distance      | S4  | 0.499000 | 0.469000  | 0.529000 |
| along Y                          | ) T | 0.40000  | 0.40000   | 0.02000  |

Note: The package center, optical center, and BGA center of the chip are not coincident. If setting the package center as the origin (0, 0), the BGA center coordinate is (26, 4), the optical center coordinate is (0.335, -30.445), with  $\mu m$  unit.



# 6. Optical Specifications

### **6.1 Readout Position**

The GC2093 default status is readout from the lower left corner with pin A1 located in the upper left corner. The image is inverted vertically and horizontally by the lens, so proper image output results when Pin A1 is located in the upper left corner.



Readout direction can be set by the registers.

| Function                               | Register<br>Address | Register<br>Value | First Pixel |
|----------------------------------------|---------------------|-------------------|-------------|
| Normal                                 | 0x0017[1:0]         | 00                | R           |
| Horizontal mirror                      | 0x0017[1:0]         | 01                | GR          |
| Vertical Flip                          | 0x0017[1:0]         | 10                | GB          |
| Horizontal Mirror and<br>Vertical Flip | 0x0017[1:0]         | 11                | В           |







Vertical Flip



Horizontal Mirror and Vertical Flip



# 6.2 Pixel Array



Pixel array is covered by Bayer pattern color filters. The primary color GR/BG array is arranged in line-alternating way.

If no flip in column, column is read out from 0 to 1919. If flip in column, column is read out from 1919 to 0.

If no flip in row, row is read out from 0 to 1079. If flip in row, row is read out from 1079 to 0.



# 6.3 Lens Chief Ray Angle (CRA)



| Image Height | Image Height | CRA      |
|--------------|--------------|----------|
| (%)          | (mm)         | (degree) |
| 0            | 0            | 0        |
| 10           | 0.3085       | 1.2      |
| 20           | 0.617        | 2.4      |
| 30           | 0.9255       | 3.6      |
| 40           | 1.234        | 4.8      |
| 50           | 1.5425       | 6        |
| 60           | 1.851        | 7.2      |
| 70           | 2.1595       | 8.4      |
| 80           | 2.468        | 9.6      |
| 90           | 2.7765       | 10.8     |
| 100          | 3.085        | 12       |



# **6.4 QE Spectral Characteristics**



# 7. Two-wire Serial Bus Communication

GC2093 Device Address:

| ID_SEL     | Slave address write | Slave address read mode |
|------------|---------------------|-------------------------|
|            | mode                |                         |
| 0(default) | 0x6e                | 0x6f                    |
| 1          | 0xfc                | 0xfd                    |

# 7.1 Protocol

The host must perform the role of a communications master and GC2093 acts as either a slave receiver or transmitter. The master must do

- ♦ Generate the Start(S)/Stop(P) condition
- ♦ Provide the serial clock on **SBCL**.





#### Single Register Writing:

S 6eH A Register Address A Data A P

#### **Incremental Register Writing:**

S 6eH A Register Address A Data(1) A ...... Data(N) A P

#### Single Register Reading:

S 6eH A Register Address A S 6fH A Data NA P

#### Notes:

From master to slave From slave to master

**S:** Start condition **P:** Stop condition

A: Acknowledge bit NA: No acknowledge

Register Address: Sensor register address

Data: Sensor register value

# 7.2 Serial Bus Timing



| Parameter                            | Symbol           | Min. | Тур. | Max. | Unit |
|--------------------------------------|------------------|------|------|------|------|
| SBCL clock frequency                 | F <sub>scl</sub> | 0    |      | 400  | KHz  |
| Bus free time between stop and start | t <sub>buf</sub> | 1.3  |      |      | μS   |
| condition                            |                  |      |      |      |      |



| Hold time for a repeated start           | t <sub>hd;sta</sub> | 0.6 | <br>    | μS |
|------------------------------------------|---------------------|-----|---------|----|
| LOW period of SBCL                       | t <sub>low</sub>    | 1.3 | <br>    | μS |
| HIGH period of SBCL                      | t <sub>high</sub>   | 0.6 | <br>    | μS |
| Set-up time for a repeated start         | t <sub>su;sta</sub> | 0.6 | <br>    | μS |
| Data hold time                           | t <sub>hd;dat</sub> | 0   | <br>0.9 | μS |
| Data Set-up time                         | t <sub>su;dat</sub> | 100 | <br>    | Ns |
| Rise time of SBCL, SBDA                  | t <sub>r</sub>      |     | <br>300 | Ns |
| Fall time of SBCL, SBDA                  | t <sub>f</sub>      |     | <br>300 | Ns |
| Set-up time for a stop                   | t <sub>su;sto</sub> | 0.6 | <br>    | μs |
| Capacitive load of bus line (SBCL, SBDA) | Cb                  |     | <br>    | Pf |

# 8. Applications

# 8.1 DVP timing

Suppose Vsync is low active and Hsync is high active, and output format is RAW Bayer 10bit/8bit, then the timing of Vsync and Hsync is bellowing:



Ft = Vt + 20 + VB; (St + Et = 20)

Ft -> Frame time, one frame time.

Vt -> valid line time. Vt = win\_height, win\_height is setting by register 0x000d and 0x000e.

VB->Vblank,setting by register 0x0007 and 0x0008



# 8.2 Clock lane low-power



#### Notice:

- Clock must be reliable during high speed transmission and mode-switching.
- ◆ Clock can go to LP only if data lanes are in LP (and nothing relies on it).
- In Low-Power data lanes are conceptually asynchronous (independent of the high speed clock).

TCLK\_HS\_PREPARE: setting by Register 0x0222

TCLK\_ZERO: setting by Register 0x0223

TCLK\_PRE: setting by Register 0x0224

T<sub>CLK\_POST:</sub> setting by Register 0x0225

T<sub>CLK\_TRAIL</sub>: setting by Register 0x0226



### 8.3 Data Burst



#### Notice:

- ◆ Clock keeps running and samples data lanes (except for lanes in LPS).
- Unambiguous leader and trailer sequences required to distill real bits.
- ◆ Trailer is removed inside PHY (a few bytes).
- ◆ Time-out to ignore line values during line state transition.

T<sub>LPX</sub>: setting by Register 0x0221

Ths\_prepare: setting by Register 0x0229

THS\_ZERO: setting by Register 0x022a

Ths\_trail: setting by Register 0x022b

T<sub>HS\_EXIT</sub>: setting by Register 0x0227



# 9. Function description

# 9.1 Operation mode



| Power state      | Description                                                                                | Activate                                          |
|------------------|--------------------------------------------------------------------------------------------|---------------------------------------------------|
| Power off        | Power supplies are turned off                                                              | None                                              |
| Hardware standby | No communication with sensor, low level on PWDN and RESETB, and stop MCLK                  | PWDN low                                          |
| Software standby | Two- wire serial communication with sensor, pll is ready for fast return to streaming mode | Stream mode off PLL disable RESETB high PWDN high |
| Streaming        | Sensor is fully powered and is streaming image data on the MIPI CSI-2 bus                  | All                                               |



# 9.2 Power on Sequence



| Parameter | Description                                 | Min. | Max | Unit   |
|-----------|---------------------------------------------|------|-----|--------|
| t0        | From IOVDD to DVDD12                        | 50   | -   | μS     |
| t1        | From IOVDD to AVDD28                        | 50   | -   | μS     |
| t2        | From AVDD28 to PWDN pull high               | 0    | -   | μS     |
| t3        | From PWDN pull high to RESETB pull high     | 0    | -   | μS     |
| t4        | PWDN rising to first I2C transaction        | 50   | -   | μS     |
| t5        | Minimum No. of MCLK cycles prior to the     | 1200 |     | MCLK   |
| ıo        | first I2C transaction                       | 1200 | -   | WICER  |
| t6        | From RESETB rising to first I2C transaction | 50   | -   | μS     |
| t7        | PLL start up/lock time                      | -    | 1   | ms     |
| t8        | Entering streaming mode – First frame start |      | 10  | ms     |
| 10        | sequence (fixed part)                       |      | 10  | 1113   |
| t9        | Entering streaming mode – First frame start | _    |     | lines  |
| 10        | sequence (variable part)                    |      |     | 111103 |
| t10       | DPHY initialization period (TINIT)          | 0.1  | -   | ms     |



# 9.3 Power off Sequence



| Parameter | Description                                                                          | Min. | Max. | Unit |
|-----------|--------------------------------------------------------------------------------------|------|------|------|
| t0        | From DVDD12 pull down to IOVDD pull down                                             | 0    | -    | μS   |
| t1        | From AVDD28 pull down to DVDD12 pull down                                            | 0    | -    | μS   |
| t2        | From RESETB pull low to PWDN pull low                                                | 0    | -    | μS   |
| t3        | Enter Software Standby CCI command – Device in Software Standby mode                 | 0    | -    | μS   |
| t4        | Minimum number of MCLK cycles after the last CCI transaction or MIPI frame end code. | 2000 |      | MCLK |

<sup>➢</sup> If the sensor's power cannot be cut off, please keep power supply, then set PWDN pin low. It will make sensor standby



- > Register should be reloaded before works.
- ▶ If the standby sequence needs to be modified, please contact FAE of *Galaxycore Inc.*

#### 9.4 Black level calibration

Black level is caused by pixel characteristics and analog channel offset, which makes poor image quality in dark condition and color balance, to reduce these, sensor automatically calibrates the black level every frame with light shield pixel array.

### 9.5 Integration time

The integration time is controlled by the integration time registers

| Addr.  | Register name | Description              |
|--------|---------------|--------------------------|
| 0x0003 | Shutter time  | [5:0] shutter time[13:8] |
| 0x0004 | Shutter time  | [7:0] shutter time[7:0]  |
| 0x0041 | Frame length  | [5:0] frame length[13:8] |
| 0x0042 | Frame length  | [7:0] frame length[7:0]  |

# 9.6 Windowing

GC2093 has a rectangular pixel array 1920 x 1080, it can be windowed by output size control, the output image windowing can be used to adjust output size, and it will affect field angle.





| Addr.  | Register name | Description           |
|--------|---------------|-----------------------|
| 0x000d | win hoight    | [2:0]win_height[10:8] |
| 0x000e | win_height    | [7:0]win_height[7:0]  |
| 0x000f | win width     | [3:0]win_width[11:8]  |
| 0x0010 | win_width     | [7:0]win_width[7:0]   |
| 0x0009 | Row start     | [2:0]row_start[10:8]  |
| 0x000a | Row start     | [7:0]row_start [7:0]  |
| 0x000b | Col start     | [2:0]col_start[10:8]  |
| 0x000c | Cui stait     | [7:0]col_start[7:0]   |

# 9.7 HDR mode

GC2093 has HDR function. If the function is enabled, by setting 2 different exposure times (always called long and short exposure), user can get 2 frame data in staggered output mode, and can combine two frames into one picture to improve dynamic range and avoid smearing.

The DVP output timing as following:



When user choose MIPI protocol as output format, different exposure time line can be distinguished by virtual channel according to MIPI protocol. By default, long exposure line' ID is 00, and short exposure line's ID is 01.



The MIPI output timing as following (virtual channel mode):



Additionally, User can distinguish different exposure time line without virtual channel. In this mode, Short exposure time line has fixed offset lines with Long exposure time line.

The MIPI output timing as following (no virtual channel mode):



The HDR related registers is in the following table

| Addr.  | Register name   | Description                           |
|--------|-----------------|---------------------------------------|
| 0x0027 | HDR enable      | [4] HDR Mode                          |
|        |                 | 1: HDR enable                         |
|        |                 | 0: HDR disable                        |
| 0x0001 |                 | [5:0] Short exposure shutter          |
|        |                 | time[13:8]                            |
| 0x0002 |                 | [7:0] Short exposure shutter          |
|        | Shutter time    | time[7:0]                             |
| 0x0003 |                 | [5:0] Long exposure shutter           |
|        |                 | time[13:8]                            |
| 0x0004 |                 | [7:0] Long exposure shutter time[7:0] |
| 0x0215 | Virtual Channel | [7]virtual channel En                 |
|        |                 | 1: virtual channel enable             |
|        |                 | 0: virtual channel disable            |
|        |                 | [1:0] virtual channel ID              |

# 9.8 Frame sync mode

GC2093 can support hardware frame sync for dual camera application. It can be set both master and slave sensor. When use this mode, the two sensor's FSYNC pin must connect to each other.





# Adjust mismatch sync



### Dynamic mismatch sync control



| Addr.  | Register name     | Description             |
|--------|-------------------|-------------------------|
| 0x007f | fsync mode        | [4]fsync_clear_counter  |
| 0.0071 | isync_mode        | [3:0]fsync_mode         |
| 0x0082 | fsync_mode_new2   |                         |
| 0x0083 | fsync_mode_new3   |                         |
| 0x0084 | Fsync row time    |                         |
| 0x0085 | fsync_mode_new4   |                         |
| 0x0086 | fsync_row_diff_th | [5:0] fsync_row_diff_th |



| 0x0087 | Debug_mode4               | [5:4] fsync_vb_gap              |
|--------|---------------------------|---------------------------------|
| 0x0088 | fsync_row_diff_big[13:8]  | [5:0] fsync_row_diff_big[13:8]  |
| 0x0089 | fsync_row_diff_big [7:0]  | [7:0] fsync_row_diff_big [7:0]  |
| 0x008a | fsync_row_diff_big2[13:8  | [5:0] fsync_row_diff_big2[13:8] |
| 0x008b | fsync_row_diff_big2 [7:0] | [7:0] fsync_row_diff_big2[7:0]  |

### **9.9** OTP memory

GC2093 sensor has 1K bits embedded OTP(One Time Programmable) memory, 256 bits, which is for storing camera module calibration date.

#### **9.10** Frame structure

Frame structure is controlled by HB, frame length, window start, window height, window width and VB.

#### Frame length control

Frame length are controlled by window height, minimum VB and shutter time.

- Frame length depend shutter time.
- Minimum frame length = window height + 20 +VB (VB min = 16)
- If shutter time < minimum frame length:

Actual frame length = minimum frame length

- If shutter time > minimum frame length:

Actual frame length = shutter time + 16 (recommended).

- Fix frame rate
- User can fix VB to fix frame rate.

#### Line length control

Line length = 1200 (not recommended to be modified)

| Addr.  | Register name   | Description             |    |  |  |
|--------|-----------------|-------------------------|----|--|--|
| 0x0005 | l in a law with | [3:0] Line length[11:8] | X2 |  |  |
| 0x0006 | Line length     | [7:0] Line length[7:0]  | X2 |  |  |

#### **Output window array control**



| Addr.  | Register name     | Description                   |  |  |
|--------|-------------------|-------------------------------|--|--|
| 0x0191 | Out window v1     | [2:0] Out_window_y1[10:8]     |  |  |
| 0x0192 | Out_window_y1     | [7:0] Out_window_y1[7:0]      |  |  |
| 0x0193 | Out window x1     | [3:0] Out_window_x1[11:8]     |  |  |
| 0x0194 | Out_window_x1     | [7:0] Out_window_x1[7:0]      |  |  |
| 0x0195 | Out window hoight | [2:0] Out window height[10:8] |  |  |
| 0x0196 | Out window height | [7:0] Out window height[7:0]  |  |  |
| 0x0197 | Out window width  | [3:0] Out window width[11:8]  |  |  |
| 0x0198 | Out willdow width | [7:0] Out window width[7:0]   |  |  |

#### Blank time control

- 1. line blank time is controlled by HB
- 2. frame blank time
  - frame blank time = frame length lines window height 20





# 10. Register List

# System Register

| Address | Name                         | Width Defau | Default | Description          |  |
|---------|------------------------------|-------------|---------|----------------------|--|
| Addiess | Name                         | wiatii      | Value   | Description          |  |
| 0x03f0  | CHIP_ID_high                 | 8           | 0x20    | [7:0]CHIP ID high    |  |
| 0x03f1  | CHIP_ID_low                  | 8           | 0x93    | [7:0]CHIP ID low     |  |
| 0x0005  | Line length[11:8]            | 4           | 0x04    |                      |  |
| 0x0006  | Line length[7:0]             | 8           | 0x48    |                      |  |
| 0x0041  | Frame length[13:8]           | 6           | 0x04    |                      |  |
| 0x0042  | Frame length[7:0]            | 8           | 0xe0    |                      |  |
| 0x0009  | CISCTL_capt_row_start[10:8]  | 3           | 0x00    |                      |  |
| 0x000a  | CISCTL_capt_row_start [7:0]  | 8           | 0x00    |                      |  |
| 0x000b  | CISCTL_capt_col_start [10:8] | 3           | 0x00    |                      |  |
| 0x000c  | CISCTL_capt_col_start [7:1]  | 8           | 0x00    |                      |  |
| 0x000d  | CISCTL_capt_win_height[10:8] | 3           | 0x04    |                      |  |
| 0x000e  | CISCTL_capt_win_height [7:0] | 8           | 0x48    |                      |  |
| 0x000f  | CISCTL_capt_win_width [10:8] | 3           | 0x07    |                      |  |
| 0x0010  | CISCTL_capt_win_width [7:0]  | 8           | 0x90    |                      |  |
| 0x0190  | Win_mode                     | 1           | 0x01    |                      |  |
| 0x0191  | out_win_y1[ 10:8]            | 3           | 0x00    |                      |  |
| 0x0192  | out_win_y1[ 7:0]             | 8           | 0x00    |                      |  |
| 0x0193  | Out_win_x1[11:8]             | 4           | 0x00    |                      |  |
| 0x0194  | Out_win_x1[7:0]              | 8           | 0x00    |                      |  |
| 0x0195  | Out_win_height[10:8]         | 3           | 0x04    |                      |  |
| 0x0196  | Out_win_height[7:0]          | 8           | 0x38    |                      |  |
| 0x0197  | Out_win_width[11:8]          | 4           | 0x07    |                      |  |
| 0x0198  | Out_win_width[7:0]           | 8           | 0x38    |                      |  |
|         |                              |             |         | for auto_updown[3:2] |  |
| 0x0199  | Out win offset               | 4           | 0x05    | out_offset_y1=1      |  |
| 0.00100 | Out_wiii_oiiset              | -           | OXOO    | for auto_mirror[1:0] |  |
|         |                              |             |         | out_offset_x1=1      |  |
| 0x0160  | WB_offset                    | 8           | 0x00    |                      |  |
| 0x0017  | Mirror & flip                | 2           | 0x00    | [1]: flip            |  |
|         |                              |             |         | [0]: mirror          |  |
| 0x018c  | Test_Image                   | 1           | 0x00    | [0]: test image en   |  |



### **Analog & CISCTL**

| Address | Name                   | Width | Default<br>Value | Description   |
|---------|------------------------|-------|------------------|---------------|
| 0x0001  | Exposure_Short[13:8]   | 6     | 0x00             |               |
| 0x0002  | Exposure_Short [7:0]   | 8     | 0x00             |               |
| 0x0003  | Exposure [13:8]        | 6     | 0x00             |               |
| 0x0004  | Exposure [ 7:0]        | 8     | 0x10             |               |
| 0x00b1  | auto_pregain_sync[9:6] | 4     | 0x01             | 4.6 Precision |
| 0x00b2  | auto_pregain[5:0]      | 8     | 0x00             | 4.0 Precision |
| 0x00b3  | Analog_PGA_gain[7:0]   | 8     | 0x00             |               |
| 0x00b4  | Analog_PGA_gain[9:8]   | 2     | 0x00             |               |
| 0x00b8  | Col_gain[11:6]         | 8     | 0x00             | 6.6 Precision |
| 0x00b9  | Col_gain[5:0]          | 8     | 0x00             | o.o Precision |

### CSI/PHY1.0

| Address | Name                       | Width | Default Description |
|---------|----------------------------|-------|---------------------|
|         |                            | X     | Value               |
| 0x0201  | DPHY_analog_mode1          | 8     | 0x20                |
| 0x0202  | DPHY_analog_mode2          | 8     | 0x16                |
| 0x0203  | DPHY_analog_mode3          | 8     | 0xca                |
| 0x0204  | FIFO_prog_full_level[7:0]  | 8     | 0x08                |
| 0x0205  | FIFO_prog_full_level[11:8] | 4     | 0x00                |
| 0x0206  | FIFO_mode                  | 8     | 0x00                |
| 0x0211  | LDI_set                    | 8     | 0x2b                |
| 0x0212  | LWC_set[7:0]               | 8     | 0x60                |
| 0x0213  | LWC_set[15:8]              | 8     | 0x09                |
| 0x0214  | SYNC_set                   | 8     | 0xb8                |
| 0x0215  | DPHY_mode                  | 8     | 0x10                |
| 0x0216  | LP_set                     | 8     | 0x29                |
| 0x021b  | fifo2_prog_full_level      | 5     | 0x08                |
| 0x021c  | fifo2_push_prog_full_level | 5     | 0x08                |
| 0x021d  | sram_test_mode             | 4     | 0x02                |
| 0x0220  | T_init_set                 | 8     | 0x80                |
| 0x0221  | T_LPX_set                  | 8     | 0x10                |
| 0x0222  | T_CLK_HS_PREPARE_set       | 8     | 0x05                |
| 0x0223  | T_CLK_zero_set             | 8     | 0x20                |
| 0x0224  | T_CLK_PRE_set              | 8     | 0x02                |
| 0x0225  | T_CLK_POST_set             | 8     | 0x20                |



| T_CLK_TRAIL_set   | 8                                                                                                                                                                                                             | 80x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T_HS_exit_set     | 8                                                                                                                                                                                                             | 0x10                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| T_wakeup_set      | 8                                                                                                                                                                                                             | 0xa0                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| T_HS_PREPARE_set  | 8                                                                                                                                                                                                             | 0x06                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| T_HS_Zero_set     | 8                                                                                                                                                                                                             | 0x0a                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| T_HS_TRAIL_set    | 8                                                                                                                                                                                                             | 80x0                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| MIPI_test         | 2                                                                                                                                                                                                             | 0x00                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| OUT_pad_test_data | 8                                                                                                                                                                                                             | 0x00                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| clklp_drv         | 2                                                                                                                                                                                                             | 0x00                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | [1:0]clklp_drv                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| In dry            | 1                                                                                                                                                                                                             | 0x00                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | [3:2] data1lp_drv                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| P_a  V<br>        | 4                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | [1:0] data0lp_drv                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| prbs_mode         | 8                                                                                                                                                                                                             | 0x20                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| prbs_LDI          | 8                                                                                                                                                                                                             | 0x3d                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| prbs_seed[7:0]    | 8                                                                                                                                                                                                             | 0x9a                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| prbs_seed[15:8]   | 8                                                                                                                                                                                                             | 0x78                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| MIPI_TSEL         | 2                                                                                                                                                                                                             | 0x01                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | [1:0] MIPI_TSEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| o_vsync_pola      |                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | [7] o_vsync_pola                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| o_hsync_pola      | Q                                                                                                                                                                                                             | 0x00                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | [6] o_hsync_pola                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| pad_test_valid    | 8                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | [5:3] pad_test_valid                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| pad_test_value    |                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | [2:0]pad_test_value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                   | T_HS_exit_set T_wakeup_set T_HS_PREPARE_set T_HS_Zero_set T_HS_TRAIL_set MIPI_test OUT_pad_test_data clklp_drv lp_drv prbs_mode prbs_LDI prbs_seed[7:0] prbs_seed[15:8] MIPI_TSEL o_vsync_pola pad_test_valid | T_HS_exit_set       8         T_wakeup_set       8         T_HS_PREPARE_set       8         T_HS_Zero_set       8         T_HS_TRAIL_set       8         MIPI_test       2         OUT_pad_test_data       8         clklp_drv       2         lp_drv       4         prbs_mode       8         prbs_LDI       8         prbs_seed[7:0]       8         prbs_seed[15:8]       8         MIPI_TSEL       2         o_vsync_pola       2         pad_test_valid       8 | T_HS_exit_set       8       0x10         T_wakeup_set       8       0xa0         T_HS_PREPARE_set       8       0x06         T_HS_Zero_set       8       0x0a         T_HS_TRAIL_set       8       0x08         MIPI_test       2       0x00         OUT_pad_test_data       8       0x00         clklp_drv       2       0x00         lp_drv       4       0x00         prbs_mode       8       0x20         prbs_LDI       8       0x3d         prbs_seed[7:0]       8       0x9a         prbs_seed[15:8]       8       0x78         MIPI_TSEL       2       0x01         o_vsync_pola       0       0x00         pad_test_valid       8       0x00 |

### Fsync

| Address | Name                      | Width | Default<br>Value | Description             |
|---------|---------------------------|-------|------------------|-------------------------|
| 0x007f  | fsync_mode                | 8     | 0x13             | [3:0]fsync_mode         |
| 0x0082  | fsync_mode_new2           | 8     | 0x00             |                         |
| 0x0083  | fsync_mode_new3           | 6     | 0x04             |                         |
| 0x0084  | Fsync row time            | 8     | 0x00             |                         |
| 0x0085  | fsync_mode_new4           | 8     | 0x01             |                         |
| 0x0086  | fsync_row_diff_th         | 8     | 0x02             | [5:0] fsync_row_diff_th |
| 0x0087  | Debug_mode4               | 8     | 0x58             | [5:4] fsync_vb_gap      |
| 0x0088  | fsync_row_diff_big[13:8]  | 6     | 0x00             |                         |
| 0x0089  | fsync_row_diff_big [7:0]  | 8     | 0x04             |                         |
| 0x008a  | fsync_row_diff_big2[13:8] | 6     | 0x00             |                         |
| 0x008b  | fsync_row_diff_big2 [7:0] | 8     | 0x10             |                         |



#### **HDR**

| Address | Name              | Width | Default<br>Value | Description                |
|---------|-------------------|-------|------------------|----------------------------|
|         |                   |       |                  | [0] HDR Mode               |
| 0x0027  | HDR enable        | 1     | 0x00             | 1: HDR enable              |
|         |                   |       |                  | 0: HDR disable             |
|         |                   |       |                  | [7]virtual channel En      |
| 0x0215  | Virtual Channel 8 | 0     | 0,,05            | 1: virtual channel enable  |
|         |                   | 8     |                  | 0: virtual channel disable |
|         |                   |       |                  | [1:0] virtual channel ID   |

