

# 体系结构实验报告

| 课程名称: | 计算机体系结构                         |  |  |  |  |  |  |  |  |  |
|-------|---------------------------------|--|--|--|--|--|--|--|--|--|
| 实验项目: | Dynamically Scheduled Pipelines |  |  |  |  |  |  |  |  |  |
| 专 业:  | 计算机科学技术                         |  |  |  |  |  |  |  |  |  |
| 学生姓名: | 李浩浩                             |  |  |  |  |  |  |  |  |  |
| 学 号:  | 3220105930                      |  |  |  |  |  |  |  |  |  |
| 指导老师: | 何水兵                             |  |  |  |  |  |  |  |  |  |
| 实验日期: | 2024年12月17日                     |  |  |  |  |  |  |  |  |  |

## 一、实验目的、要求及任务

## (一) 实验目的

- Understand the principle of piplines that support multicycle operations.
- Understand the principle of Dynamic Scheduling With a Scoreboard.
- Master the design methods of piplines that support multicycle operations.
- Master the design methods of Dynamically Scheduled Pipelines using Scoreboarding.
- Master verification methods of Dynamically Scheduled Pipelines using Scoreboarding.

#### (二) 实验任务

- Redesign the pipelines with IF/IS/RO/FU/WB stages and supporting multicycle operations.
- Design of a scoreboard and integrate it to CPU.
- Verify the Pipelined CPU with program and observe the execution of program.

## 二、实验原理

原理图:



# 三、实验过程及数据记录

### normal\_stall

检查所有功能单元 (ALU、MEM、MUL、DIV、JUMP) 是否忙碌 (由 FUS[fu][BUSY] 判断)。如果任何功能单元正在忙碌并且当前指令需要该单元,则需要停顿等待资源。

#### 写后读检测 (WAR)

```
// ensure WAR:
   // If an FU hasn't read a register value (RO), don't write to it.
   wire ALU_WAR = (
       (FUS[`FU_MEM][`SRC1_H:`SRC1_L] != FUS[`FU_ALU][`DST_H:`DST_L] | !FUS[`FU_MEM]
[`RDY1]) &
             //fill sth. here
       (FUS[`FU_MEM][`SRC2_H:`SRC2_L] != FUS[`FU_ALU][`DST_H:`DST_L] | !FUS[`FU_MEM]
[`RDY2]) & //fill sth. here
       (FUS[`FU_MUL][`SRC1_H:`SRC1_L] != FUS[`FU_ALU][`DST_H:`DST_L] | !FUS[`FU_MUL]
[`RDY1]) &
            //fill sth. here
       (FUS[`FU_MUL][`SRC2_H:`SRC2_L] != FUS[`FU_ALU][`DST_H:`DST_L] | !FUS[`FU_MUL]
[`RDY2]) & //fill sth. here
       (FUS[`FU_DIV][`SRC1_H:`SRC1_L] != FUS[`FU_ALU][`DST_H:`DST_L] | !FUS[`FU_DIV]
[`RDY1]) & //fill sth. here
       (FUS[`FU_DIV][`SRC2_H:`SRC2_L] != FUS[`FU_ALU][`DST_H:`DST_L] | !FUS[`FU_DIV]
[`RDY2]) &
             //fill sth. here
       (FUS[`FU_JUMP][`SRC1_H:`SRC1_L] != FUS[`FU_ALU][`DST_H:`DST_L] | !FUS[`FU_JUMP]
[`RDY1]) & //fill sth. here
       (FUS[`FU_JUMP][`SRC2_H:`SRC2_L] != FUS[`FU_ALU][`DST_H:`DST_L] | !FUS[`FU_JUMP]
[`RDY2])
            //fill sth. here
   );
   wire MEM_WAR = (
       (FUS[`FU_ALU][`SRC1_H:`SRC1_L] != FUS[`FU_MEM][`DST_H:`DST_L] | !FUS[`FU_ALU]
[`RDY1]) &
            //fill sth. here
       (FUS[`FU_ALU][`SRC2_H:`SRC2_L] != FUS[`FU_MEM][`DST_H:`DST_L] | !FUS[`FU_ALU]
[`RDY2]) &
            //fill sth. here
       (FUS[`FU_MUL][`SRC1_H:`SRC1_L] != FUS[`FU_MEM][`DST_H:`DST_L] | !FUS[`FU_MUL]
[`RDY1]) & //fill sth. here
       (FUS[`FU_MUL][`SRC2_H:`SRC2_L] != FUS[`FU_MEM][`DST_H:`DST_L] | !FUS[`FU_MUL]
[`RDY2]) &
            //fill sth. here
       (FUS[`FU_DIV][`SRC1_H:`SRC1_L] != FUS[`FU_MEM][`DST_H:`DST_L] | !FUS[`FU_DIV]
[`RDY1]) &
            //fill sth. here
       (FUS[`FU_DIV][`SRC2_H:`SRC2_L] != FUS[`FU_MEM][`DST_H:`DST_L] | !FUS[`FU_DIV]
[`RDY2]) &
            //fill sth. here
       (FUS[`FU_JUMP][`SRC1_H:`SRC1_L] != FUS[`FU_MEM][`DST_H:`DST_L] | !FUS[`FU_JUMP]
[`RDY1]) & //fill sth. here
       (FUS[`FU_JUMP][`SRC2_H:`SRC2_L] != FUS[`FU_MEM][`DST_H:`DST_L] | !FUS[`FU_JUMP]
[`RDY2]) //fill sth. here
   );
   wire MUL_WAR = (
```

```
(FUS[`FU_ALU][`SRC1_H:`SRC1_L] != FUS[`FU_MUL][`DST_H:`DST_L] | !FUS[`FU_ALU][`RDY1])
&
      //fill sth. here
        (FUS[`FU_ALU][`SRC2_H:`SRC2_L] != FUS[`FU_MUL][`DST_H:`DST_L] | !FUS[`FU_ALU][`RDY2])
&
      //fill sth. here
        (FUS[`FU_MEM][`SRC1_H:`SRC1_L] != FUS[`FU_MUL][`DST_H:`DST_L] | !FUS[`FU_MEM][`RDY1])
&
     //fill sth. here
        (FUS[`FU_MEM][`SRC2_H:`SRC2_L] != FUS[`FU_MUL][`DST_H:`DST_L] | !FUS[`FU_MEM][`RDY2])
&
      //fill sth. here
        (FUS[`FU_DIV][`SRC1_H:`SRC1_L] != FUS[`FU_MUL][`DST_H:`DST_L] | !FUS[`FU_DIV][`RDY1])
&
     //fill sth. here
        (FUS[`FU_DIV][`SRC2_H:`SRC2_L] != FUS[`FU_MUL][`DST_H:`DST_L] | !FUS[`FU_DIV][`RDY2])
      //fill sth. here
        (FUS[`FU_JUMP][`SRC1_H:`SRC1_L]!= FUS[`FU_MUL][`DST_H:`DST_L] | !FUS[`FU_JUMP]
[`RDY1]) &
            //fill sth. here
        (FUS[`FU_JUMP][`SRC2_H:`SRC2_L]!= FUS[`FU_MUL][`DST_H:`DST_L] | !FUS[`FU_JUMP]
[`RDY2])
              //fill sth. here
    );
    wire DIV_WAR = (
        (FUS[`FU_ALU][`SRC1_H:`SRC1_L] != FUS[`FU_DIV][`DST_H:`DST_L] | !FUS[`FU_ALU][`RDY1])
&
       //fill sth. here
        (FUS[`FU_ALU][`SRC2_H:`SRC2_L] != FUS[`FU_DIV][`DST_H:`DST_L] | !FUS[`FU_ALU][`RDY2])
&
       //fill sth. here
       (FUS[`FU_MEM][`SRC1_H:`SRC1_L] != FUS[`FU_DIV][`DST_H:`DST_L] | !FUS[`FU_MEM][`RDY1])
&
       //fill sth. here
       (FUS[`FU_MEM][`SRC2_H:`SRC2_L] != FUS[`FU_DIV][`DST_H:`DST_L] | !FUS[`FU_MEM][`RDY2])
&
       //fill sth. here
       (FUS[`FU_MUL][`SRC1_H:`SRC1_L] != FUS[`FU_DIV][`DST_H:`DST_L] | !FUS[`FU_MUL][`RDY1])
&
       //fill sth. here
       (FUS[`FU_MUL][`SRC2_H:`SRC2_L] != FUS[`FU_DIV][`DST_H:`DST_L] | !FUS[`FU_MUL][`RDY2])
       //fill sth. here
        (FUS[`FU_JUMP][`SRC1_H:`SRC1_L]!= FUS[`FU_DIV][`DST_H:`DST_L] | !FUS[`FU_JUMP]
[`RDY1]) &
             //fill sth. here
        (FUS[`FU_JUMP][`SRC2_H:`SRC2_L]!= FUS[`FU_DIV][`DST_H:`DST_L] | !FUS[`FU_JUMP]
[`RDY2])
              //fill sth. here
    );
    wire JUMP_WAR = (
        (FUS[`FU_ALU][`SRC1_H:`SRC1_L] != FUS[`FU_JUMP][`DST_H:`DST_L] | !FUS[`FU_ALU]
               //fill sth. here
        (FUS[`FU_ALU][`SRC2_H:`SRC2_L] != FUS[`FU_JUMP][`DST_H:`DST_L] | !FUS[`FU_ALU]
[`RDY2]) &
               //fill sth. here
        (FUS[`FU_MEM][`SRC1_H:`SRC1_L] != FUS[`FU_JUMP][`DST_H:`DST_L] | !FUS[`FU_MEM]
```

XX\_WAR 表示 FU\_XX 单元在执行运算时,是否会受到其他单元的写后读冲突。

FUS[``FU\_MEM][``SRC1\_H:``SRC1\_L]!= FUS[``FU\_ALU][``DST\_H:``DST\_L]: 检查 FU\_MEM 的源寄存器是否与 FU\_ALU 的目标寄存器是否相同,如果相同,则通过后面的分句检查 FU\_MEM 的源寄存器是否已经准备好数据但 FU MEM 尚未读取,如果是这样,则判定发生冲突

#### Scoreboard控制逻辑

Scoreboard管理不同功能单元(Functional Units,简称 FU)的状态以及与寄存器的交互,处理数据流向并控制流水线中不同阶段的操作。涉及了五个主要的功能单元:JUMP、ALU、MEM、MUL、DIV。这些功能单元通过一个分配表(FUS)和一个寄存器重命名表(RRS)来追踪它们的状态。

```
// IS
             if (RO_en) begin
                  // not busy, no WAW, write info to FUS and RRS
                  if (|dst) RRS[dst] <= use_FU;</pre>
                  FUS[use_FU][`BUSY] <= 1'b1;</pre>
                  FUS[use_FU][`OP_H:`OP_L] <= op;</pre>
                                                                                         //fill sth. here.
                  FUS[use_FU][`DST_H:`DST_L] <=dst;</pre>
                  FUS[use_FU][`SRC1_H:`SRC1_L] <= src1;</pre>
                  FUS[use_FU][`SRC2_H:`SRC2_L] <= src2;</pre>
                  FUS[use_FU][`FU1_H:`FU1_L] <= fu1;</pre>
                  FUS[use_FU][`FU2_H:`FU2_L] <= fu2;</pre>
                  FUS[use_FU][`RDY1] <= fu1 == 0;</pre>
                  FUS[use_FU][`RDY2] <= fu2 == 0;</pre>
                  // FUS[use_FU][`FU_DONE] <= 1'b0;</pre>
                  IMM[use_FU] <= imm;</pre>
                  PCR[use_FU] <= PC;</pre>
             end
```

在指令调度阶段(IS),如果 RO\_en 信号有效,指令信息会被填充到功能单元(FUS)和寄存器重命名表(RRS)中。如果指令有目标寄存器(dst),更新该寄存器在重命名表中的条目,并将功能单元标记为忙碌状态。指令的操作类型、源寄存器、目标寄存器、功能单元标识等信息也会被填充到相应的功能字段中。

```
// RO
if (FUS[`FU_JUMP][`RDY1] & FUS[`FU_JUMP][`RDY2]) begin
    FUS[`FU_JUMP][`RDY1] <= 1'b0;</pre>
    FUS[`FU_JUMP][`RDY2] <= 1'b0;</pre>
end
else if (FUS[`FU_ALU][`RDY1] & FUS[`FU_ALU][`RDY2]) begin //fill sth. here.
    FUS[`FU_ALU][`RDY1] <= 1'b0;</pre>
    FUS[`FU_ALU][`RDY2] <= 1'b0;</pre>
end
else if (FUS[`FU_MEM][`RDY1] & FUS[`FU_MEM][`RDY2]) begin //fill sth. here.
    // MEM
    FUS[`FU_MEM][`RDY1] <= 1'b0;</pre>
    FUS[`FU_MEM][`RDY2] <= 1'b0;</pre>
end
else if (FUS[`FU_MUL][`RDY1] & FUS[`FU_MUL][`RDY2]) begin //fill sth. here.
    // MUL
    FUS[`FU_MUL][`RDY1] <= 1'b0;</pre>
    FUS[`FU_MUL][`RDY2] <= 1'b0;</pre>
end
else if (FUS[`FU_DIV][`RDY1] & FUS[`FU_DIV][`RDY2]) begin //fill sth. here.
    FUS[`FU_DIV][`RDY1] <= 1'b0;</pre>
    FUS[`FU_DIV][`RDY2] <= 1'b0;</pre>
end
```

在读取操作阶段(RO), 功能单元检查其是否准备好。如果功能单元的 RDY1 和 RDY2 都为 1, 表示寄存器已经准备好数据, 功能单元可以开始执行。

执行阶段更新功能单元的完成标志,当功能单元完成操作时,会向ctrl单元发送信号,由此更新完成标志。

```
// WB
// JUMP
if (FUS[`FU_JUMP][`FU_DONE] & JUMP_WAR) begin
    FUS[`FU_JUMP] <= 32'b0;</pre>
    RRS[FUS[`FU_JUMP][`DST_H:`DST_L]] <= 3'b0;</pre>
    // ensure RAW
    if (FUS[`FU_ALU][`FU1_H:`FU1_L] == `FU_JUMP) FUS[`FU_ALU][`RDY1] <= 1;</pre>
    if (FUS[`FU_MEM][`FU1_H:`FU1_L] == `FU_JUMP) FUS[`FU_MEM][`RDY1] <= 1;</pre>
    if (FUS[`FU_MUL][`FU1_H:`FU1_L] == `FU_JUMP) FUS[`FU_MUL][`RDY1] <= 1;</pre>
    if (FUS[`FU_DIV][`FU1_H:`FU1_L] == `FU_JUMP) FUS[`FU_DIV][`RDY1] <= 1;</pre>
    if (FUS[`FU_ALU][`FU2_H:`FU2_L] == `FU_JUMP) FUS[`FU_ALU][`RDY2] <= 1;</pre>
    if (FUS[`FU_MEM][`FU2_H:`FU2_L] == `FU_JUMP) FUS[`FU_MEM][`RDY2] <= 1;</pre>
    if (FUS[`FU_MUL][`FU2_H:`FU2_L] == `FU_JUMP) FUS[`FU_MUL][`RDY2] <= 1;</pre>
    if (FUS[`FU DIV][`FU2 H:`FU2 L] == `FU JUMP) FUS[`FU DIV][`RDY2] <= 1;</pre>
end
// ALU
if (FUS[`FU_ALU][`FU_DONE] & ALU_WAR) begin
    // clear the FUS
    FUS[`FU_ALU] <= 32'b0;</pre>
    RRS[FUS[`FU_ALU][`DST_H:`DST_L]] <= 3'b0;</pre>
    // ensure RAW
    if (FUS[`FU_JUMP][`FU1_H:`FU1_L] == `FU_ALU) FUS[`FU_JUMP][`RDY1] <= 1;</pre>
    if (FUS[`FU_MEM][`FU1_H:`FU1_L] == `FU_ALU) FUS[`FU_MEM][`RDY1] <= 1;</pre>
    if (FUS[`FU_MUL][`FU1_H:`FU1_L] == `FU_ALU) FUS[`FU_MUL][`RDY1] <= 1;
    if (FUS[`FU_DIV][`FU1_H:`FU1_L] == `FU_ALU) FUS[`FU_DIV][`RDY1] <= 1;
    if (FUS[`FU_JUMP][`FU2_H:`FU2_L] == `FU_ALU) FUS[`FU_JUMP][`RDY2] <= 1;</pre>
    if (FUS[`FU_MEM][`FU2_H:`FU2_L] == `FU_ALU) FUS[`FU_MEM][`RDY2] <= 1;</pre>
    if (FUS[`FU_MUL][`FU2_H:`FU2_L] == `FU_ALU) FUS[`FU_MUL][`RDY2] <= 1;</pre>
    if (FUS[`FU_DIV][`FU2_H:`FU2_L] == `FU_ALU) FUS[`FU_DIV][`RDY2] <= 1;</pre>
end
// ...;
// MEM
if (FUS[`FU_MEM][`FU_DONE] & MEM_WAR) begin
    // clear the FUS
    FUS[`FU_MEM] <= 32'b0;</pre>
    RRS[FUS[`FU_MEM][`DST_H:`DST_L]] <= 3'b0;</pre>
    // ensure RAW
    if (FUS[`FU_JUMP][`FU1_H:`FU1_L] == `FU_MEM) FUS[`FU_JUMP][`RDY1] <= 1;</pre>
```

```
if (FUS[`FU_ALU][`FU1_H:`FU1_L] == `FU_MEM) FUS[`FU_ALU][`RDY1] <= 1;</pre>
    if (FUS[`FU_MUL][`FU1_H:`FU1_L] == `FU_MEM) FUS[`FU_MUL][`RDY1] <= 1;
    if (FUS[`FU_DIV][`FU1_H:`FU1_L] == `FU_MEM) FUS[`FU_DIV][`RDY1] <= 1;</pre>
    if (FUS[`FU_JUMP][`FU2_H:`FU2_L] == `FU_MEM) FUS[`FU_JUMP][`RDY2] <= 1;</pre>
    if (FUS[`FU_ALU][`FU2_H:`FU2_L] == `FU_MEM) FUS[`FU_ALU][`RDY2] <= 1;</pre>
    if (FUS[`FU_MUL][`FU2_H:`FU2_L] == `FU_MEM) FUS[`FU_MUL][`RDY2] <= 1;</pre>
    if (FUS[`FU_DIV][`FU2_H:`FU2_L] == `FU_MEM) FUS[`FU_DIV][`RDY2] <= 1;</pre>
end
// ...;
// MUL
if (FUS[`FU_MUL][`FU_DONE] & MUL_WAR) begin
    // clear the FUS
    FUS[`FU_MUL] <= 32'b0;</pre>
    RRS[FUS[`FU_MUL][`DST_H:`DST_L]] <= 3'b0;</pre>
    // ensure RAW
    if (FUS[`FU_JUMP][`FU1_H:`FU1_L] == `FU_MUL) FUS[`FU_JUMP][`RDY1] <= 1;</pre>
    if (FUS[`FU_ALU][`FU1_H:`FU1_L] == `FU_MUL) FUS[`FU_ALU][`RDY1] <= 1;
    if (FUS[`FU_MEM][`FU1_H:`FU1_L] == `FU_MUL) FUS[`FU_MEM][`RDY1] <= 1;
    if (FUS[`FU_DIV][`FU1_H:`FU1_L] == `FU_MUL) FUS[`FU_DIV][`RDY1] <= 1;
    if (FUS[`FU_JUMP][`FU2_H:`FU2_L] == `FU_MUL) FUS[`FU_JUMP][`RDY2] <= 1;</pre>
    if (FUS[`FU_ALU][`FU2_H:`FU2_L] == `FU_MUL) FUS[`FU_ALU][`RDY2] <= 1;</pre>
    if (FUS[`FU_MEM][`FU2_H:`FU2_L] == `FU_MUL) FUS[`FU_MEM][`RDY2] <= 1;</pre>
    if (FUS[`FU_DIV][`FU2_H:`FU2_L] == `FU_MUL) FUS[`FU_DIV][`RDY2] <= 1;</pre>
end
// ...;
// DIV
if (FUS[`FU_DIV][`FU_DONE] & DIV_WAR) begin
    // clear the FUS
    FUS[`FU DIV] <= 32'b0;
    RRS[FUS[`FU_DIV][`DST_H:`DST_L]] <= 3'b0;</pre>
    // ensure RAW
    if (FUS[`FU_JUMP][`FU1_H:`FU1_L] == `FU_DIV) FUS[`FU_JUMP][`RDY1] <= 1;</pre>
    if (FUS[`FU_ALU][`FU1_H:`FU1_L] == `FU_DIV) FUS[`FU_ALU][`RDY1] <= 1;
    if (FUS[`FU_MEM][`FU1_H:`FU1_L] == `FU_DIV) FUS[`FU_MEM][`RDY1] <= 1;
    if (FUS[`FU_MUL][`FU1_H:`FU1_L] == `FU_DIV) FUS[`FU_MUL][`RDY1] <= 1;</pre>
    if (FUS[`FU_JUMP][`FU2_H:`FU2_L] == `FU_DIV) FUS[`FU_JUMP][`RDY2] <= 1;</pre>
    if (FUS[`FU_ALU][`FU2_H:`FU2_L] == `FU_DIV) FUS[`FU_ALU][`RDY2] <= 1;</pre>
    if (FUS[`FU_MEM][`FU2_H:`FU2_L] == `FU_DIV) FUS[`FU_MEM][`RDY2] <= 1;</pre>
```

```
if (FUS[`FU_MUL][`FU2_H:`FU2_L] == `FU_DIV) FUS[`FU_MUL][`RDY2] <= 1;
end
// ...;</pre>
```

最后检查是否有功能单元在等待刚刚完成的单元的结果,如果有,将它们对应的源寄存器设置为就绪状态。

## 四、实验结果分析

#### (一) 仿真





| Name                          | Value    | 50.000 ns | 52.000 ns | 54.000 ns | 56.000   | ns | 58.000 | ns      | 60.000 ns | ;        | 62.000 ns | 64.000   | ns    | 66.000 | ns      | 68.000   | 0 ns   | 70.00  | 0 ns   | 72.000 | ns |
|-------------------------------|----------|-----------|-----------|-----------|----------|----|--------|---------|-----------|----------|-----------|----------|-------|--------|---------|----------|--------|--------|--------|--------|----|
| le debug_clk                  | 0        |           |           |           |          |    |        |         |           |          |           |          |       |        |         |          |        |        |        |        |    |
| ₩ rst                         | 0        |           |           |           |          |    |        |         |           |          |           |          |       |        |         |          |        |        |        |        |    |
| > W PC_IF[31:0]               | 00000058 | 0         | X 00      | 000024    | X        |    |        | 0000002 |           |          | 00000     | 002c     |       |        |         | 00000030 |        |        |        |        |    |
| > <b>W</b> inst_IF[31:0]      | 025204b3 | 402200ь3  |           |           | ffd50093 |    |        |         |           | 00520c63 |           |          |       |        |         |          |        | 000000 |        |        |    |
| > III PC_IS[31:0]             | 00000054 | 0000001c  |           |           | 000020   | X  |        |         | 00000024  |          |           | 00000    |       |        |         | 000000   | 2c     |        |        |        |    |
| > <b>W</b> inst_IS[31:0]      | 0223c433 | 01402383  |           |           | 2200ь3   |    |        | ££d5009 | 3         |          |           | 00520c63 |       | Х      |         | 00420a63 |        | 63     |        |        |    |
| > <b>W</b> rs1_addr_ctrl[4:0] | 00       |           | 00        |           |          | 04 | 4      |         |           | 0        | 0         |          | 0     | a      | 0       | 4        | Х      |        | 00     |        |    |
| > <b>W</b> rs1_data_RO[31:0]  | 00000000 |           | 0000000   |           |          |    | 010    |         |           | 00000000 |           | ( 00     |       |        | 0000010 |          | 000000 |        | 00     |        |    |
| > ₩ rs2_addr_ctrl[4:0]        | 00       |           | 00        |           |          |    |        | 02 00   |           |          |           |          |       | X      |         |          | 00     |        | 00     |        |    |
| > <b>W</b> rs2_data_RO[31:0]  | 00000000 |           | 0000000   | o d       | 00000008 |    |        |         |           |          | 00000000  |          |       |        | 00000   | 0014     | 000    |        | 000000 | 000000 |    |
| ¼ FU_mem_EN                   | 0        |           |           |           |          |    |        |         |           |          |           |          |       |        |         |          |        |        |        |        |    |
| RegWrite_ctrl                 | 0        |           |           |           |          |    |        |         |           |          |           |          |       |        |         |          |        |        |        |        |    |
| → debug_regs[31:0]            | 00000000 |           |           |           |          |    |        |         |           | 0000     | 10000     |          |       |        |         |          |        |        |        |        |    |
| > ₩ Test_signal[31:0]         | 00000058 | 0         | 0000020   | 00        | 000024   | X  |        |         | 0000002   | 8        |           |          | 00000 | 002c   |         |          |        | 000000 | 30     |        |    |
| → debug_data[31:0]            | 00000000 |           |           |           |          |    |        |         | (         | 0000     | 10000     |          |       |        |         |          |        |        |        |        |    |
| ¹⊌ FU_mul_EN                  | 0        |           |           |           |          |    |        |         |           |          |           |          |       |        |         |          |        |        |        |        |    |
| ¼ FU_div_EN                   | 0        |           |           |           |          |    |        |         |           |          |           |          |       |        |         |          |        |        |        |        |    |
| <sup>1</sup> ⊌ FU_mul_finish  | 0        |           |           |           |          |    |        |         |           |          |           |          |       |        |         |          |        |        |        |        |    |
| ↓ FU_div_finish               | 0        |           |           |           |          |    |        |         |           |          |           |          |       |        |         |          |        |        |        |        |    |
| le normal_stall               | 0        |           |           |           |          |    |        |         |           |          |           |          |       |        |         |          |        |        |        |        |    |
| ctrl_stall                    | 0        |           |           |           |          |    |        |         |           |          |           |          |       |        |         |          |        |        |        |        |    |
| > ₩ dst[4:0]                  | 08       |           | 07        | Υ         |          |    |        | n       | 1         |          |           |          | V     |        |         |          | 00     |        |        |        |    |



| Name                         | Value    | 98.000    | ns     | 100.000 | ) ns  | 102.00 | 0 ns | 104.00 | 00 ns | 106.000 ns | 108 | 000 ns | 110.00 | ns  | 112.00  | 0 ns   | 114.00 | 0 ns | 116.00 | 00 ns | 118.00   | 0 ns | 120.00 | 0 ns |
|------------------------------|----------|-----------|--------|---------|-------|--------|------|--------|-------|------------|-----|--------|--------|-----|---------|--------|--------|------|--------|-------|----------|------|--------|------|
| le debug_clk                 | 0        |           |        |         |       |        |      |        |       |            |     |        |        |     |         |        |        |      |        |       |          |      |        |      |
| ₩ rst                        | 0        |           |        |         |       |        |      |        |       |            |     |        |        |     |         |        |        |      |        |       |          |      |        |      |
| > W PC_IF[31:0]              | 00000058 | 00        | 00000  | 1058    | 00000 | 005c   |      |        |       |            |     |        |        |     | 000006  | 0      |        |      |        |       |          |      |        |      |
| > <b>I</b> inst_IF[31:0]     | 025204b3 | 02        | 02520  | 14ьз    | 02240 | 14ь3   | X    |        |       |            |     |        |        | 1   | 0040011 | 3      |        |      |        |       |          |      |        |      |
| > IN PC_IS[31:0]             | 00000054 | 00        | 00000  | 1054    | 00000 | 0058   |      |        |       |            |     |        |        |     | 0000005 | c      |        |      |        |       |          |      |        |      |
| > <b>W</b> inst_IS[31:0]     | 0223c433 | <b>ff</b> | 0223   | 433     | 02520 | 14b3   |      |        |       |            |     |        |        |     | 022404b | 3      |        |      |        |       |          |      |        |      |
| > • rs1_addr_ctrl[4:0]       | 00       |           | 00     | X       | 0     | 7      | 0    | 14     | Χ     |            |     |        |        |     |         | 00     |        |      |        |       |          |      |        |      |
| > <b>W</b> rs1_data_RO[31:0] | 00000000 |           | 00     | 000000  |       |        | 0000 | 0010   | Χ     |            |     |        |        |     | (       | 100000 | 0      |      |        |       |          |      |        |      |
| > • rs2_addr_ctrl[4:0]       | 00       |           | 00 02  |         | 0     | 15     | Χ    |        |       | 00         |     |        |        |     |         |        |        |      |        |       |          |      |        |      |
| > W rs2_data_RO[31:0]        | 00000000 | 00        | 000000 | X       | 00000 | 0008   | 0000 | 0014   | Χ     |            |     |        |        |     | (       | 100000 | 0      |      |        |       |          |      |        |      |
| 18 FU_mem_EN                 | 0        |           |        |         |       |        |      |        |       |            |     |        |        |     |         |        |        |      |        |       | _        |      |        |      |
| RegWrite_ctrl                | 0        |           |        |         |       |        |      |        |       |            |     |        |        |     |         |        |        |      |        |       |          |      |        |      |
| > W debug_regs[31:0]         | 00000000 |           |        |         |       |        |      |        |       |            |     | 000    | 00000  |     |         |        |        |      |        |       |          |      |        |      |
| > W Test_signal[31:0]        | 00000058 | 00        | 00000  | 1058    | 00000 | 005c   |      |        |       |            |     |        |        | - 1 | 0000006 | 0      |        |      |        |       |          |      |        |      |
| > <b>1</b> debug_data[31:0]  | 00000000 |           |        |         |       |        |      |        |       |            |     | 000    | 00000  |     |         |        |        |      |        |       |          |      |        |      |
| ¹⊌ FU_mul_EN                 | 0        |           |        |         |       |        |      |        |       |            |     |        |        |     |         |        |        |      |        |       | <u> </u> |      |        |      |
| 18 FU_div_EN                 | 0        |           |        |         |       |        |      |        |       |            |     |        |        |     |         |        |        |      |        |       | <u> </u> |      |        |      |
| ↓ FU_mul_finish              | 0        |           |        |         |       |        |      |        |       |            |     |        |        |     |         |        |        |      |        |       |          |      |        |      |
| 16 FU_div_finish             | 0        |           |        |         |       |        |      |        |       |            |     |        |        |     |         |        |        |      |        |       |          |      |        |      |
| le normal_stall              | 0        |           |        |         |       |        |      |        |       |            |     |        |        |     |         |        |        |      |        |       |          |      |        |      |
| ₩ ctrl_stall                 | 0        |           |        |         |       |        |      |        |       |            |     |        |        |     |         |        |        |      |        |       |          |      |        |      |
| > <b>W</b> dst[4:0]          | 08       |           |        | R Y     |       |        |      |        |       |            |     |        |        | N9  |         |        |        |      |        |       |          |      |        |      |
|                              |          |           |        |         |       |        |      |        |       |            |     |        |        |     |         |        |        |      |        |       |          |      |        |      |

| Name                          | Value    | 120.000 ns | 122.000 ns | 124.00 | 00 ns  12 | 6.000 ns | 128.000 ns | 130.000 ns | 132.000  | ns 134.000 ns | 136.000 ns | 138.000 ns | 140.000 ns | 142.000 ns |  |  |  |
|-------------------------------|----------|------------|------------|--------|-----------|----------|------------|------------|----------|---------------|------------|------------|------------|------------|--|--|--|
| ¹⊌ debug_clk                  | 0        |            |            |        |           |          |            |            |          |               |            |            |            |            |  |  |  |
| ₩ rst                         | 0        |            |            |        |           |          |            |            |          |               |            |            |            |            |  |  |  |
| > W PC_IF[31:0]               | 00000058 | 00000060   | X 00       | 000064 | 0000006   | 58       | 0000006c   | 0000       | 0000     |               |            | 00000004   |            |            |  |  |  |
| > <b>W</b> inst_IF[31:0]      | 025204b3 | 00400113   | X 00       | 0000e7 | Χ         |          | 00000013   |            | <u> </u> |               |            | 00402103   |            |            |  |  |  |
| > III PC_IS[31:0]             | 00000054 | 0000005c   | ( 00       | 000060 | 0000006   | 54       | 0000       | 0068       | X        |               | 0000000    |            |            |            |  |  |  |
| > W inst_IS[31:0]             | 0223c433 | 022404ь3   | ( 00       | 100113 | 000000e   | •7       |            |            |          | 00000         | 013        |            |            |            |  |  |  |
| > <b>W</b> rs1_addr_ctrl[4:0] | 00       |            |            |        |           |          |            |            | 00       |               |            |            |            |            |  |  |  |
| > <b>W</b> rs1_data_RO[31:0]  | 00000000 | 00000000   |            |        |           |          |            |            |          |               |            |            |            |            |  |  |  |
| > <b>W</b> rs2_addr_ctrl[4:0] | 00       |            | 00         |        |           |          |            |            |          |               |            |            |            |            |  |  |  |
| > W rs2_data_RO[31:0]         | 00000000 |            |            |        |           |          |            | 000        | 00000    |               |            |            |            |            |  |  |  |
| 16 FU_mem_EN                  | 0        |            |            |        |           |          |            |            |          |               |            |            |            | j          |  |  |  |
| RegWrite_ctrl                 | 0        |            |            |        |           |          |            |            |          |               |            |            |            | į          |  |  |  |
| > <b>W</b> debug_regs[31:0]   | 00000000 |            |            |        |           |          |            | 000        | 00000    |               |            |            |            |            |  |  |  |
| > W Test_signal[31:0]         | 00000058 | 00000060   | X 00       | 00064  | 0000006   | 58       | 0000006c   | 0000       | 0000     |               |            | 00000004   |            |            |  |  |  |
| > M debug_data[31:0]          | 00000000 |            |            |        |           |          |            | 000        | 00000    |               |            |            |            |            |  |  |  |
| ¹₀ FU_mul_EN                  | 0        |            |            |        |           |          |            |            |          |               |            |            |            |            |  |  |  |
| 18 FU_div_EN                  | 0        |            |            |        |           |          |            |            |          |               |            |            |            | į          |  |  |  |
| 18 FU_mul_finish              | 0        |            |            |        |           |          |            |            |          |               |            |            |            | į          |  |  |  |
| ↓ FU_div_finish               | 0        |            |            |        |           |          |            |            |          |               |            |            |            |            |  |  |  |
| ¹⊌ normal_stall               | 0        |            |            |        |           |          |            |            |          |               |            |            |            |            |  |  |  |
| ₩ ctrl_stall                  | 0        |            |            |        |           |          |            |            |          |               |            |            |            |            |  |  |  |
| > ₩ dst[4:0]                  | 08       | N9         | у          | 02     | V 01      | γ        |            | ,          |          | U             |            |            | '          |            |  |  |  |



#### (二) 上板

还未验收上板。

### 五、实验心得

这次实验比较顺利,只有一个小地方卡了一下,就是normal\_stall的判断,我一开始只判断了use\_FU是否忙碌,忽略了指令是否合法,后面加上了这个子句才让仿真结果正确。