# RTR532 2018 Problem set #1

Total value - 100 points

Submission deadline - 2018-02-21 23:59

Aim of this problem set – getting started to rtr532

- 1. set up and verify that Git is working for you
- 2. Improve understanding of the look-up table element
- 3. Practice writing simple VHDL code

#### Starting notes

- 1. Copy the repo \rtr532-2018\problem\_sets\ps01\ contents to your repository (\rtr532-2018surname\problem sets\ps01\)
- 2. Add the copied contents to (\rtr532-2018-surname\problem\_sets\ps01\ by git command git add \*, or by right clicking in the repository and selecting TortoiseGit -> Add -> select files
- 3. Remember to commit changes (of .vhd files) to your local repository, before pushing it to the master remote repository.
- 4. Problem sets will be graded from your repositories.

#### Submitting the problem set for evaluation

- a) Make sure the required files of Tasks 1-2 are added to the repository. https://tortoisegit.org/docs/tortoisegit/tgit-dug-add.html
- b) Commit the changes to the repository (right click in repository folder, Git Commit -> master), include a short description. Check "Set Author Date, Set Author" checkboxes, then click Commit. https://tortoisegit.org/docs/tortoisegit/tgit-dug-commit.html
- c) Click Push after successful commit to push the changes to the remote Gitlab server (click ok on the window that appears). https://tortoisegit.org/docs/tortoisegit/tgit-dug-push.html
- d) To make sure your result has been pushed to Gitlab server, log in to https://epkgit.rtu.lv/ open the repository and check last for the last commit date and contents.

## Task 1 – The look-up table (40 / 100 points)

A LUT, which stands for Look-up Table, in general terms is basically a table that determines what the output is for any given input(s). In the context of combinational logic, it is the truth table. This truth table effectively defines how your combinatorial logic behaves.

Anon, internet

Draw a 3-input look-up table Y = f(A,B,C) schematic. The LUT schematic must consist only of:

- 1. A number of single-bit memory elements; and
- 2. A number of 2:1 MUX.

Fill in the memory slots according to the variant and truth table.

You can use any drawing/sketching software (ms paint, libreoffice draw, ms word, online tools, paper and pencil and photo/scan, or other ways to produce a schematic symbol of look-up table).

Example with Y = f(A,B) - http://beta.ivc.no/blog/wp-content/uploads/2011/03/fpga-lut.png (example uses x1, x2 as inputs, rather than A, B and f1 as output, rather than Y)

| Table | 1 - | - truth | table | for | LUT | Γ'S |
|-------|-----|---------|-------|-----|-----|-----|
|-------|-----|---------|-------|-----|-----|-----|

| Α | В | С | Y1 | Y2 | Y3 | Y4 | Y5 | Y6 | Y7 | Y8 |
|---|---|---|----|----|----|----|----|----|----|----|
| 0 | 0 | 0 | 0  | 1  | 1  | 0  | 0  | 1  | 0  | 1  |
| 0 | 0 | 1 | 0  | 1  | 0  | 1  | 1  | 1  | 1  | 0  |
| 0 | 1 | 0 | 1  | 0  | 1  | 0  | 0  | 1  | 0  | 0  |
| 0 | 1 | 1 | 1  | 0  | 0  | 1  | 0  | 0  | 0  | 0  |
| 1 | 0 | 0 | 0  | 1  | 1  | 0  | 1  | 0  | 1  | 1  |
| 1 | 0 | 1 | 1  | 0  | 0  | 1  | 1  | 0  | 1  | 0  |
| 1 | 1 | 0 | 0  | 1  | 1  | 0  | 0  | 1  | 1  | 0  |
| 1 | 1 | 1 | 1  | 0  | 0  | 1  | 1  | 1  | 1  | 1  |

Table 2 - Variant table

| Student                              | Truth table option |
|--------------------------------------|--------------------|
| Gotlaufs Roberts                     | Y1                 |
| Ivanovs Ruslans                      | Y2                 |
| Kuzminovs Glebs                      | Y3                 |
| Palamarcuks Dmitrijs                 | Y4                 |
| Smirnovs Glebs                       | Y5                 |
| Smeiksts Linards                     | Y6                 |
| Zuters Karlis                        | Y7                 |
| "I was not present at first lecture" | Y8                 |

Place the produced drawing/image file in your repository \rtr532-2018-surname\problem\_sets\ps01 and add it to your repository ("git add \*" or by right clicking on the file, select Tortoise Git -> Add -> Ok.

## Task 2 – Your first VHDL code (60 / 100 points)

Modify the ps01q.vhd to implement the required functionality (see below). You can do the modifications using Quartus II (open project ps01q with Quartus), or by means of any other text editor software, such as Notepad++.

### Required functionality:

## Entity definition:

Entity name - ps01q

Three entity inputs (A, B, C) of type std\_logic

Two entity outputs (Y1, Y2) of type std logic

#### Architecture (before "begin" keyword)

One inner-module signal [signal] of type std\_logic (choose your own name for it)

## Architecture (after "begin" keyword)

Implement three logic gates and connect then as defined below:

#### Gate one

- inputs A, B
- output [signal]

#### Gate two

- input C, [signal]
- output Y2

#### Gate three

- input A, B
- output Y1

Table 3 - Task 2 variant table (gates)

| Student               | Gate one | Gate two | Gate three |
|-----------------------|----------|----------|------------|
| Gotlaufs Roberts      | or       | xor      | Nor        |
| Ivanovs Ruslans       | and      | nand     | Xnor       |
| Kuzminovs Glebs       | and      | or       | Nand       |
| Palamarcuks Dmitrijs  | nor      | and      | or         |
| Smirnovs Glebs        | and      | or       | Nor        |
| Smeiksts Linards      | xor      | nor      | Nand       |
| Zuters Karlis         | and      | Or       | and        |
| "I was not present at | xor      | xnor     | not        |
| first lecture"        |          |          |            |

#### Task 2 step by step

- 1. (optional) Draw schematic of logic gates, input output names, inner signal names so you are 100% sure what you are writing in the code.
- 2. Fill in the header in .vhd file
- 3. Fill in the entity definition part in .vhd file
- 4. Define required inner-module signals in .vhd file
- 5. Write behavioral code in .vhd file
- 6. Save the file, Click analysis and Synthesis (screenshot below), correct errors
- 7. Commit changes to repository (cmd: git commit -m "commit message")
- 8. Repeat 1-7 till you are satisfied with the result.
- 9. Push the branch to central repository (epkgit.rtu.lv) so Kriss can grade the result. (cmd: git origin push head)



## Grading for task 2.

- 10 points for filled informative header part of the vhdl file
- 10 points for entity definition according to required functionality.
- 10 points for architecture inner-module signal definition
- 10 points for architecture inner-module behavioral code
- 20 points Analysis and Synthesis process completes successfully, without errors.