# Peterson Locking Algorithm Report

Author: Charles, Liu. Derek, Zhang.

Charles, Liu: <u>charlesliu.cn.bj@gmail.com</u> 安远国际 Derek, Zhang: <u>anonymous@anonymous.com</u> 百度

## ● Peterson 实现

```
#ifndef _PETERSON_LOCK_H
#define PETERSON LOCK H
/*
* Description: implementing peterson's locking algorithm
 * File: peterson lock.h
* Author: Charles, Liu.
* Mailto: charlesliu.cn.bj@gmail.com
* /
#include <pthread.h>
typedef struct {
   volatile bool flag[2];
   volatile int victim;
} peterson lock t;
void peterson_lock_init(peterson_lock_t &lock) {
   lock.flag[0] = lock.flag[1] = false;
   lock.victim = 0;
}
void peterson lock(peterson lock t &lock, int id) {
   lock.flag[id] = true; // Mark as A
   lock.victim = id; // Mark as B, A 和B的顺序必须正确,不然可能两个线程
同时进入 Critical Section
   while (lock.flag[1 - id] && lock.victim == id);
}
void peterson_unlock(peterson_lock_t &lock, int id) {
   lock.flag[id] = false;
   lock.victim = id;
}
#endif
```

关于 Peterson Locking Algorithm: <a href="https://en.wikipedia.org/wiki/Peterson%27s\_algorithm">https://en.wikipedia.org/wiki/Peterson%27s\_algorithm</a> 这个实现有一个隐含缺陷,就是 memory order 的问题。

# Memory Order

C++ <atomic>, <a tomic>, <a tomic> der <a tomic > std::memory order</a>

以上 Peterson 实现会出现一个指令重拍的问题,根据以上资料来看,store-load 在 CPU 层面上是可以重排的,所以得加 memory barrier。

编译时期 memory barrier: asm volatile (""::: "memory")

cpu 级别加上编译时期 memory barrier: asm volatile ("mfence"::: "memory")

参考 Wiki: Memory ordering

加上 memory barrier 之后

```
#ifndef _PETERSON_LOCK_H
#define PETERSON LOCK H
\mbox{\ensuremath{\star}} Description: implementing peterson's locking algorithm
* File: peterson lock.h
* Author: Charles, Liu.
 * Mailto: charlesliu.cn.bj@gmail.com
*/
#include <pthread.h>
typedef struct {
   volatile bool flag[2];
   volatile int victim;
} peterson lock t;
void peterson lock init(peterson lock t &lock) {
   lock.flag[0] = lock.flag[1] = false;
   lock.victim = 0;
void peterson lock(peterson lock t &lock, int id) {
   lock.flag[id] = true;
   lock.victim = id;
   asm volatile ("mfence" : : : "memory");
   while (lock.flag[1 - id] && lock.victim == id);
void peterson unlock(peterson lock t &lock, int id) {
   lock.flag[id] = false;
   lock.victim = id;
#endif
```

#### a. mfence

Performs a serializing operation on all load-from-memory and store-to-memory instructions that were issued prior the MFENCE instruction. This serializing operation guarantees that every load and store instruction that precedes in program order the MFENCE instruction is globally visible before any load or store instruction that follows the MFENCE instruction is globally visible. The MFENCE instruction is ordered with respect to all load and store instructions, other MFENCE instructions, any SFENCE and LFENCE instructions, and any serializing instructions (such as the CPUID instruction).

Weakly ordered memory types can be used to achieve higher processor performance through such techniques as out-of-order issue, speculative reads, write-combining, and write-collapsing.

The degree to which a consumer of data recognizes or knows that the data is weakly ordered varies among applications and may be unknown to the producer of this data. The MFENCE instruction provides a performance-efficient way of ensuring load and store ordering between routines that produce weakly-ordered results and routines that consume that data.

It should be noted that processors are free to speculatively fetch and cache data from system memory regions that are assigned a memory-type that permits speculative reads (that is, the WB, WC, and WT memory types). The PREFETCHh instruction is considered a hint to this speculative behavior. Because this speculative fetching can occur at any time and is not tied to instruction execution, the MFENCE instruction is not ordered with respect to PREFETCHh instructions or any other speculative fetching mechanism (that is, data could be speculatively loaded into the cache just before, during, or after the execution of an MFENCE instruction).

#### b. Ifence

Performs a serializing operation on all load-from-memory instructions that were issued prior the LFENCE instruction. This serializing operation guarantees that every load instruction that precedes in program order the LFENCE instruction is globally visible before any load instruction that follows the LFENCE instruction is globally visible. The LFENCE instruction is ordered with respect to load instructions, other LFENCE instructions, any MFENCE instructions, and any serializing instructions (such as the CPUID instruction). It is not ordered with respect to store instructions or the SFENCE instruction.

Weakly ordered memory types can be used to achieve higher processor performance through such techniques as out-of-order issue and speculative reads. The degree to which a consumer of data recognizes or knows that the data is weakly ordered varies among applications and may be unknown to the producer of this data. The LFENCE instruction provides a performance-efficient way of insuring load ordering between routines that produce weakly-ordered results and routines that consume that data.

It should be noted that processors are free to speculatively fetch and cache data from system memory regions that are assigned a memory-type that permits speculative reads (that is, the WB, WC, and WT memory types). The PREFETCHh instruction is considered a hint to this speculative behavior. Because this speculative fetching can occur at any time and is not tied to instruction execution, the LFENCE instruction is not ordered with respect to PREFETCHh instructions or any other speculative fetching mechanism (that is, data could be speculative loaded into the cache just before, during, or after the execution of an LFENCE instruction).

## c. sfence

Performs a serializing operation on all store-to-memory instructions that were issued prior the SFENCE instruction. This serializing operation guarantees that every store instruction that precedes in program order the SFENCE instruction is globally visible before any store instruction that follows the SFENCE instruction is globally visible. The SFENCE instruction is ordered with respect store instructions, other SFENCE instructions, any MFENCE instructions, and any serializing instructions (such as the CPUID instruction). It is not ordered with respect to load instructions or the LFENCE instruction.

Weakly ordered memory types can be used to achieve higher processor performance through such techniques as out-of-order issue, write-combining, and write-collapsing. The degree to which a consumer of data recognizes or knows that the data is weakly ordered varies among applications and may be unknown to the producer of this data. The SFENCE instruction provides a performance-efficient way of insuring store ordering between routines that produce weakly-ordered results and routines that consume this data.

对于以上的实现, 想想这个问题, 如果

| Thread0:                            | Thread1:                            |
|-------------------------------------|-------------------------------------|
| lock.flag[0] = true;                |                                     |
| lock.victim = 0;                    | lock.flag[1] = true;                |
|                                     | lock.victim = 1;                    |
|                                     | mfence;                             |
|                                     | 如果这个时候 Thread0 的 lock.victim = 0 对于 |
|                                     | Thread1 可见,那么会进入 Critical Section   |
| mfence;                             |                                     |
| 如果这个时候 Thread1 的 lock.victim = 1 对于 |                                     |
| Thread0 可见,那么会进入 Critical Section   |                                     |

但是这种情况是不存在的,参考上文 mfence 标注的红色语句。还有就是为什么 lfence 和 sfence 对于 Peterson Lock 无效,因为 Peterson Lock 是一个 Store Load 重排的问题,所以只能用 mfence。顺便提一下, Intel IA64 系列的所有 cpu 都是 strict order 的,只存在 Store Load 重排的问题,所以 lfence 和 sfence 对于 Intel IA64 系列来说是无意义的。

# ● 关于 volatile 和 GCC 优化

去掉 volatile,不加优化,运行正常,void peterson\_lock(peterson\_lock\_t &lock, int id)的汇编结果如下

```
000000000400638 < Z13peterson lockR15peterson lock ti>:
 400638:
          55
                                    rbp
                              push
 400639: 48 89 e5
                                     rbp,rsp
                               mov
 40063c: 48 89 7d f8
                               mov QWORD PTR [rbp-0x8], rdi
 400640: 89 75 f4
                               mov DWORD PTR [rbp-0xc], esi
 400643: 48 8b 55 f8
                               mov
                                     rdx, QWORD PTR [rbp-0x8]
 400647: 8b 45 f4
                                    eax,DWORD PTR [rbp-0xc]
                               mov
 40064a: 48 98
                               cdqe
 40064c: c6 04 02 01
                                    BYTE PTR [rdx+rax*1],0x1
                               mov
 400650: 48 8b 45 f8
                               mov rax, QWORD PTR [rbp-0x8]
 400654: 8b 55 f4
                                     edx, DWORD PTR [rbp-0xc]
                               mov
 400657: 89 50 04
                               mov
                                     DWORD PTR [rax+0x4],edx
 40065a: Of ae f0
                               mfence
 40065d:
          90
                              nop
 40065e: b8 01 00 00 00
                                mov
                                      eax,0x1
 400663: 2b 45 f4
                                    eax,DWORD PTR [rbp-0xc]
                               sub
 400666: 48 8b 55 f8
                               mov rdx, QWORD PTR [rbp-0x8]
 40066a: 48 98
                               cdqe
 40066c: 0f b6 04 02
                               movzx eax,BYTE PTR [rdx+rax*1]
 400670: 84 c0
                                    al,al
                               test
 400672: 74 0c
                               jе
                                    400680
< Z13peterson lockR15peterson lock ti+0x48>
 400674: 48 8b 45 f8
                                     rax, QWORD PTR [rbp-0x8]
                               mov
 400678: 8b 40 04
                               mov
                                     eax, DWORD PTR [rax+0x4]
 40067b: 3b 45 f4
                                    eax,DWORD PTR [rbp-0xc]
                               cmp
 40067e: 74 de
                                    40065e
                               jе
< Z13peterson lockR15peterson lock ti+0x26>
 400680:
          5d
                                    rbp
                              pop
 400681:
          с3
                              ret
```

看图中红色标记的字段,根据 gdb -tui a.out 调试的结果,这四句汇编顺序对应

```
lock.flag[id] = true;
lock.victim = id;
```

并没有编译时期的指令重排

加上-O2 重新编译的结果如下

```
00000000004007a0 <_Z13peterson_lockR15peterson_lock_ti>:
 4007a0: 48 63 c6
                               movsxd rax, esi
 4007a3: c6 04 07 01
                                      BYTE PTR [rdi+rax*1],0x1
                               mov
 4007a7: 89 77 04
                                     DWORD PTR [rdi+0x4],esi
                               mov
 4007aa: Of ae f0
                               mfence
 4007ad: b8 01 00 00 00
                               mov
                                      eax,0x1
 4007b2: 29 f0
                              sub eax, esi
 4007b4: 48 98
                              cdqe
 4007b6: 80 3c 07 00
                               cmp BYTE PTR [rdi+rax*1],0x0
 4007ba: 75 04
                               jne
< Z13peterson lockR15peterson lock ti+0x20>
 4007bc: f3 c3
                              repz ret
 4007be: 66 90
                              xchg ax, ax
 4007c0: 39 77 04
                               cmp
                                    DWORD PTR [rdi+0x4],esi
 4007c3: 75 f7
                               jne
                                     4007bc
< Z13peterson lockR15peterson lock ti+0x1c>
 4007c5: 39 77 04
                               cmp
                                     DWORD PTR [rdi+0x4],esi
 4007c8: 74 f6
                                     4007c0
                               jе
< Z13peterson lockR15peterson lock ti+0x20>
 4007ca: eb f0
                               jmp
                                     4007bc
< Z13peterson lockR15peterson lock ti+0x1c>
 4007cc:
          Of 1f 40 00
                                      DWORD PTR [rax+0x0]
                                nop
```

以上是 objdump 的结果,但是在 gdb -tui 的时候,b peterson\_lock,运行并没有进入 peterson\_lock 函数,而是在 routine 函数里,说明-O2 直接将 peterson\_lock inline 掉了。

```
lishaohua@ip-172-31-43-244:~/myProject/parallel_programming/petersons
                                                                                               0x4006a8 <frame_dummy+40>
0x4006ad <frame_dummy+45>
                                    jmp
                                           0x400620 <register_tm_clones>
                                           DWORD PTR [rax]
                                    nop
     x4006b0 <routine0(void*)>
                                           eax, DWORD PTR [rdi]
     x4006b2 <routine0(void*)+2>
    0x4006b4 <routine0(void*)+4>
                                     test
                                            eax, eax
    0x4006b6 <routine0(void*)+6>
                                           0x40070f <routine0(void*)+95>
                                            DWORD PTR [rax+rax*1+0x0]
    0x4006b8 <routine0(void*)+8>
                                     nop
                                            BYTE PTR [rip+0x20097d],0x1
    0x4006c0 <routine0(void*)+16>
                                                                               # 0x601044 <lock>
                                    mov
                                            DWORD PTR [rip+0x200977],0x0
    0x4006c7 <routine0(void*)+23>
                                                                                 # 0x601048 <lock-
                                    mfence
    0x4006d4 <routine0(void*)+36>
                                    movzx eax,BYTE PTR [rip+0x20096a]
                                                                               # 0x601045 <lock+1>
    0x4006db <routine0(void*)+43>
                                    mov
                                            edx,DWORD PTR [rip+0x200967]
                                                                                 # 0x601048 <lock+4>
    0x4006e1 <routine0(void*)+49>
                                            0x4006ec <routine0(void*)+60>
                                    dmr
    0x4006e3 <routine0(void*)+51>
                                            DWORD PTR [rax+rax*1+0x0]
                                    nop
     0x4006e8 <routine0(void*)+56>
                                    test
     x4006ea <routine0(void*)+58>
                                            0x4006f0 <routine0(void*)+64>
    0x4006ec <routine0(void*)+60>
                                    test
                                            al, al
    0x4006ee <routine0(void*)+62>
                                            0x4006e8 <routine0(void*)+56>
                                                                                # 0x601040 <count>
    0x4006f0 <routine0(void*)+64>
                                            DWORD PTR [rip+0x200949],0x1
                                    add
                                            DWORD PTR [rip+0x200947],0x0
     x4006f7 <routine0(void*)+71>
                                                                                # 0x601048 <lock+4>
                                    mov
                                    add
     x400701 <routine0(void*)+81>
                                            ecx, 0x1
    0x400704 <routine0(void*)+84>
                                    cmp
                                            DWORD PTR [rdi],ecx
    0x400706 <routine0(void*)+86>
                                    mov
                                           BYTE PTR [rip+0x200937],0x0
                                                                               # 0x601044 <lock>
    0x40070d <routine0(void*)+93>
    0x40070f <routine0(void*)+95>
                                            eax, eax
    Using host libthread_db library "/lib64/libthread_db.so.1".
Missing separate debuginfo for /usr/lib64/libstdc++.so.6
Try: yum --enablerepo='*debug*' install /usr/lib/debug/.build-id/0a/90c35d3174805453ea67a785446d628e
298b59.debug
Missing separate debuginfo for /lib64/libgcc_s.so.1
Try: yum --enablerepo='*debug*' install /usr/lib/debug/.build-id/00/fa2883fb47b1327397bbf167c52f51a7
23d013.debug
[New Thread 0x7fffff6fdf700 (LWP 18297)]
[Switching to Thread 0x7ffff6fdf700 (LWP 18297)]
Breakpoint 1, routine0 (arg=0x7fffffffe0f8) at main.cpp:10
Missing separate debuginfos, use: debuginfo-install glibc-2.17-106.167.amzn1.x86_64
(gdb) layout asm
(gdb)
```

直接执行以上红色标注出的语句,也就是 victim 的值是从 esi 里得的,这样 Thread $\mathbf{0}$  和 Thread $\mathbf{1}$  都会进入死锁状态。

然后-03 编译,再看汇编结果如下

```
0000000004007a0 < Z13peterson lockR15peterson lock ti>:
 4007a0: 48 63 c6
                               movsxd rax,esi
 4007a3: c6 04 07 01
                                     BYTE PTR [rdi+rax*1],0x1
                               mov
 4007a7: 89 77 04
                               mov DWORD PTR [rdi+0x4],esi
 4007aa: Of ae f0
                               mfence
 4007ad: b8 01 00 00 00
                                    eax,0x1
                               mov
 4007b2:
          29 f0
                              sub
                                    eax,esi
 4007b4:
          48 98
                              cdqe
 4007b6: 80 3c 07 00
                                    BYTE PTR [rdi+rax*1],0x0
                               cmp
         74 05
 4007ba:
                              jе
                                    4007c1
< Z13peterson lockR15peterson lock ti+0x21>
          3b 77 04
                                     esi, DWORD PTR [rdi+0x4]
 4007bc:
                               cmp
 4007bf:
          74 07
                               jе
< Z13peterson_lockR15peterson_lock_ti+0x28>
 4007c1:
          f3 c3
                               repz ret
 4007c3:
          Of 1f 44 00 00
                                      DWORD PTR [rax+rax*1+0x0]
                                nop
 4007c8: eb fe
                               jmp
                                     4007c8
< Z13peterson lockR15peterson lock ti+0x28>
 4007ca: 66 Of 1f 44 00 00
                              nop WORD PTR [rax+rax*1+0x0]
```

相比-O2 版本 objdump 的结果并没有多大改变,但是红色标注的块还是一样的,从寄存器读值存 lock.victim gdb -tui 结果和-O2 版本相同,运行结果都是死锁。

那么 volatile 在这里的作用就很明显了: 避免从寄存器读取数据。

volatile 在 parallel programming 里的作用属于 hardware 级别的,避免 cpu 将 volatile 变量的内容存进寄存器,必须直接存进 cache 或者 memory,所以以上程序加上 volatile 之后才不会有死锁问题。