# **ECSE 325 - Take Home Final**

# Group 42

Michael Frajman 260863814 Shi Tong Li 260857759

**April 24, 2020** 

#### Introduction

The goal of the project was to observe the effects of pipelining a hardware design on speed and resource usage by using a timing simulation. The code being analyzed is for calculating the real and imaginary components of a complex number being squared. Two forms of pipelining, one using intermediate registers and another using lpm component multipliers, will be compared against a control program with no pipelining as provided in the assignment document. Additionally the lpm multiplier has the ability to specify the number of layers of additional combinational logic for pipelining, as such designs with different "pipeline" values for the multiplier component will be compared.

The designs will be compared for their resource utilization through the compilation report as well as their timing frequency against a 5ns clock signal. It is expected that the non-pipelined design will use less registers and FPGA resources but will run at a low frequency and with timing violations. The pipelined designs will require more resources but will run closer to desired clock frequency and possibly without timing violations. These expectations are based off of the in-class discussions on pipelining, where by adding additional layers of combinational logic between registers at the cost of FPGA resources, signals will tend to be more synchronized with the system's clock and timing violations can be avoided.

## VHDL code for all versions of the complex square program

```
### Second Complex Square with Second Compilation Report - g42_complex_square Second S
```

Image 1: Basic code for Complex Square program (as provided in the assignment document) with no attempts at pipelining. Note that partial descriptions of the inputs and outputs are listed in the code comments in the image.

Image 2: Pipelined code for Complex Square program, uses intermediate registers to store the multiplied values with subtractions performed later.

```
### Government of the components of the componen
```

Image 3: Pipelined code for Complex Square program, uses the built-in multiplier in order to achieve pipelining. Part 1.

Image 4:Pipelined code for Complex Square program, uses the built-in multiplier in order to achieve pipelining. Part 2.

```
| Second | S
```

Image 5:Pipelined code for Complex Square program, uses the built-in multiplier in order to achieve pipelining. Part 3.

Note: the lpm\_mult code for the complex square program is the same, except the value of LPM PIPELINE is changed to the corresponding number (2,3, or 4).

## **Compilation report**



Image 6: Compilation report for the basic non pipelined code.



Image 7: Compilation report for pipelined code.



Image 8: Compilation report for 2 layer lpm multiplier pipelined code.



Image 9: Compilation report for 3 layer lpm multiplier pipelined code.



Image 10: Compilation report for 4 layer lpm multiplier pipelined code.

#### **Resource utilization**

For the <u>basic code</u>, 65 registers were used for a complex square program that has two 32-bit inputs, two 64-bit output, a clock, and a reset. If we implement a <u>two-level pipelining</u>, we can see that the number of registers increases to 129. Furthermore, the number of registers required for a <u>three or four level pipelining</u> implementation would be 420 and 612, respectively. We can conclude that by increasing the number of levels of pipelining, we can expect the number of registers used to also increase. Additionally, since the number of registers used is directly proportional to the number of bits of the input and output, we can expect a linear increase or decrease in register utilization when adding or removing bits in the size input or the output.

# Chip planner



Image 11: Closeup of the processor of the FPGA board from the chip planner as it appears in all comples square designs



Image 12: Overview of the FPGA chip from the chip planner. Used resources/look-up-tables are represented by darkened blue and brown rectangles concentrated in the bottom left. (non-pipelined code)



Image 13: Overview of the FPGA chip from the chip planner. Used resources/look-up-tables are represented by darkened blue and brown rectangles concentrated in the bottom right. (pipelined code)



Image 14: Overview of the FPGA chip from the chip planner. Used resources/look-up-tables are represented by darkened blue and brown rectangles concentrated in the bottom left. (2 layer multiplier pipelined code)



Image 15: Overview of the FPGA chip from the chip planner. Used resources/look-up-tables are represented by darkened blue and brown rectangles concentrated in the bottom left. (3 layer multiplier pipelined code)



Image 16: Overview of the FPGA chip from the chip planner. Used resources/look-up-tables are represented by darkened blue and brown rectangles concentrated in the bottom left. (4 layer multiplier pipelined code)



Image 17: Example of a logic circuit layout of a look-up-table being used by the FPGA board. This image is from the chip planner of the non pipelining design. All designs have similar look up tables but enable different paths through the components.

### **RTL view**



Image 18: RTL view for basic code

Basic code: From the RTL viewer screenshot, it can be seen that we are using 1 adder, 3 multipliers, and 4 registers. The control signals on the registers are used to implement the clock and reset. The two rightmost registers at the end are used to store the two 32-bit outputs of the complex square output.



Image 19: RTL view for pipelined code

Pipelined code: From the RTL viewer screenshot, it can be seen that we are using 1 adder, 3 multipliers, and 7 registers. The two rightmost registers at the end are used to store the two 32-bit outputs of the complex square output. We can also observe that there is an increase in registers used compared to the basic code RTL, which suggests that pipelining was correctly implemented in our code.



Image 20: RTL view for 2 layer multiplier pipelined code



Image 21: RTL view for the built in multiplier as taken from the P=2 multiplier

Two layer multiplier design: From the RTL viewer screenshot, it can be seen that we are using 1 adder, 3 built in multipliers, and 2 registers. The two rightmost registers at the end are used to store the two 32-bit

outputs of the complex square output. The built in multipliers consists of 3 registers and a multiplier and are visibly arranged in two distinct layers.



Image 22: RTL view for 3 layer multiplier pipelined code



Image 23: RTL view for the built in multiplier as taken from the P=3 multiplier

Three layer multiplier design: From the RTL viewer screenshot, it can be seen that we are using 1 adder, 3 built in multipliers, and 2 registers. The two rightmost registers at the end are used to store the two 32-bit outputs of the complex square output. The built in multiplier consists of 4 registers and a multiplier. We can notice that the built in register has one more register in order to add a extra layer of pipelining.



Image 24: RTL view for 4 layer multiplier pipelined code



Image 25: RTL view for the built in multiplier as taken from the P=4 multiplier

Four layer multiplier design: From the RTL viewer screenshot, it can be seen that we are using 1 adder, 3 built in multipliers, and 2 registers. The two rightmost registers at the end are used to store the two 32-bit outputs of the complex square output. The built in multiplier consists of 5 registers and a multiplier.

Again it can be seen that the built in register has more registers, in this case two more, compared to the 2 layer pipeline, in order to add 2 more layers of pipelining.

#### **SDC**



Image 26:  $F_{max}$  of basic code.



Image 27: Slack of basic code.



*Image 28:*  $F_{max}$  of pipelined code.



Image 29: Slack of pipelined code.



Image 30:  $F_{max}$  of 2 layer multiplier pipelined code.



Image 31: Slack of 2 layer multiplier pipelined code.



Image 32:  $F_{max}$  of 3 layer multiplier pipelined code.



Image 33: Slack of 3 layer multiplier pipelined code.



Image 34:  $F_{max}$  of 4 layer multiplier pipelined code.



Image 35: Slack of 4 layer multiplier pipelined code.

### FPGA resource usage and timing analysis summary table

|                            | No Pipelining | Pipelined | Lpm_mult<br>P=2 | Lpm_mult<br>P=3 | Lpm_mult<br>P=4 |
|----------------------------|---------------|-----------|-----------------|-----------------|-----------------|
| # ALMs                     | 103/32070     | 103/32070 | 103/32070       | 161/32070       | 183/32070       |
| # Registers                | 65            | 129       | 129             | 420             | 612             |
| # DSP Blocks               | 9/87          | 9/87      | 9/87            | 9/87            | 9/87            |
| F <sub>max</sub>           | 110.83MHz     | 150.69MHz | 147.43MHz       | 186.88MHz       | 264.76MHz       |
| Slack                      | -4.023ns      | -1.636ns  | -1.783ns        | -0.351ns        | 1.223ns         |
| Timing Test<br>(Pass/Fail) | Fail          | Fail      | Fail            | Fail            | Pass            |

Table 1: FPGA resource usage and timing analysis summary

As predicted in our introduction a non-pipelined design will use less resources but will perform poorly in timing tests whereas designs that are pipelined to varying degrees will see improved timing at the cost of more resource usage. This also aligns with the information presented during lectures. Universally, any form of pipelining greatly reduced slack (i.e. setup time violations) but only the design which used a four layer multiplier passed the timing violation test and surpassed the desired frequency. The most surprising results were those of the manually pipelined design and the two layered multiplier. Both of the designs used the same amount of resources even with their different designs with the manually pipelined design

performing slightly better on timing despite the multiplier design having its pipelined layout automatimatically layed out and, to an extent, optimized by the VHDL software.

# Conclusion

As stated in the analysis of our resource and timing table in the section above, the various pipelined designs for the comlex square calculator aligned with our expectations. The non-pipelined control design used few resources but exhibited the largest timing violations but by adding more layers of logic, whether a few extra intermediate signal variables or components, the design's timing improved at the cost of more FPGA resources.