| Course Information                                                                                   |  |  |  |  |
|------------------------------------------------------------------------------------------------------|--|--|--|--|
| Computer-aided VIsi System Design                                                                    |  |  |  |  |
| 108-1                                                                                                |  |  |  |  |
| COLLEGE OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCE GRADUATE INSTITUTE OF ELECTRONICS ENGINEERING |  |  |  |  |
| CHIA-HSIANG YANG                                                                                     |  |  |  |  |
| EEE5022                                                                                              |  |  |  |  |
| 943 U0240                                                                                            |  |  |  |  |
| 3.0                                                                                                  |  |  |  |  |
|                                                                                                      |  |  |  |  |

## **Course Syllabus**

Please respect the intellectual property rights of others and do not copy any of the course information without permission

| Course Description | Computer-Aided VLSI System Design                                                                      |
|--------------------|--------------------------------------------------------------------------------------------------------|
| Course Objective   | Verilog, Synthesis, DFT/ATPG, Static Timing Analysis, Placement and Routing, DRC/LVS/LPE, Verification |
| Course Requirement | 9 Labs, 7 Homework Assignments, 1 Midterm, 1 Group Final Project                                       |

## Progress

| Week  | Date       | Topic          |
|-------|------------|----------------|
| 第1週   | 2019/09/12 | Introduction   |
| 第2週   | 2019/09/19 | Verilog - I    |
| 第3週   | 2019/09/26 | Verilog - II   |
| 第4週   | 2019/10/03 | Verilog - III  |
| 第 5 週 | 2019/10/10 | 國慶日放假          |
| 第 6 週 | 2019/10/17 | Verilog - IV   |
| 第7週   | 2019/10/24 | Synthesis - I  |
| 第8週   | 2019/10/31 | Synthesis - II |
| 第9週   | 2019/11/07 | 期中考放假          |

| 第 10 週 | 2019/11/14 | Static Timing Analysis                                            |
|--------|------------|-------------------------------------------------------------------|
| 第 11 週 | 2019/11/21 | Midterm                                                           |
| 第 12 週 | 2019/11/28 | Verification [Final Project] team up                              |
| 第 13 週 | 2019/12/05 | Cadence Formal Verification (JasperGold) [Final Project] announce |
| 第 14 週 | 2019/12/12 | Placement                                                         |
| 第 15 週 | 2019/12/19 | Routing                                                           |
| 第 16 週 | 2019/12/26 | DRC/LVS                                                           |
| 第 17 週 | 2020/01/02 | Testing                                                           |
| 第 18 週 | 2020/01/09 | Cadence Formal High Level Synthesis                               |
| 第 19 週 | 2020/01/16 | Project Presentation                                              |