# Contents

| 1         | Basic Test Results | 2  |
|-----------|--------------------|----|
| 2         | AUTHORS            | 3  |
| 3         | a/Bit.hdl          | 4  |
| 4         | a/PC.hdl           | 5  |
| 5         | a/RAM64.hdl        | 6  |
| 6         | a/RAM8.hdl         | 7  |
| 7         | a/Register.hdl     | 8  |
| 8         | b/RAM16K.hdl       | 9  |
| 9         | $\rm b/RAM4K.hdl$  | 10 |
| <b>10</b> | b/RAM512.hdl       | 11 |

#### 1 Basic Test Results

```
****** TESTING FOLDER STRUCTURE START *******
    Checking your submission for presence of invalid (non-ASCII) characters...
    No invalid characters found.
    Submission logins are: linorcohen
4
    Is this OK?
    ******* TESTING FOLDER STRUCTURE END *******
    ****** PROJECT TEST START *******
    Testing.
9
10
   a/Bit passed test.
   a/PC passed test.
11
   a/RAM64 passed test.
12
   a/RAM8 passed test.
    a/Register passed test.
14
   b/RAM16K passed test.
15
   b/RAM4K passed test.
16
    b/RAM512 passed test.
17
    ******* PROJECT TEST END *******
18
19
   Note: the tests you see above are all the presubmission tests
20
   for this project. The tests might not check all the different
22 parts of the project or all corner cases, so write your own
23 tests and use them!
```

# 2 AUTHORS

- linorcohen
  Partner 1: Linor Cohen, linor.cohen@mail.huji.ac.il, 318861226
  Remarks:

# 3 a/Bit.hdl

```
// This file is part of www.nand2tetris.org
// and the book "The Elements of Computing Systems"
    // by Nisan and Schocken, MIT Press.
    // File name: projects/03/a/Bit.hdl
6
     * 1-bit register:
     * If load[t] == 1 then out[t+1] = in[t]
9
                         else out does not change (out[t+1] = out[t])
10
11
    CHIP Bit {
12
         IN in, load;
13
         OUT out;
14
15
16
17
         Mux(a=w2, b=in, sel=load, out=w1);
         DFF(in=w1, out=w2, out=out);
18
19
```

# 4 a/PC.hdl

```
// This file is part of www.nand2tetris.org
2 // and the book "The Elements of Computing Systems"
    // by Nisan and Schocken, MIT Press.
    // File name: projects/03/a/PC.hdl
6
     * A 16-bit counter with load and reset control bits.
     * if
               (reset[t] == 1) out[t+1] = 0
     * else if (load[t] == 1) out[t+1] = in[t]

* else if (inc[t] == 1) out[t+1] = out[t] + 1 (integer addition)
9
10
                                 out[t+1] = out[t]
11
     * else
     */
12
13
    CHIP PC {
14
         IN in[16],load,inc,reset;
15
         OUT out[16];
16
17
         PARTS:
18
19
         Inc16(in=out1, out=w1);
         Mux16(a=out1, b=w1, sel=inc, out=w2);
20
         Mux16(a=w2, b=in, sel=load, out=w3);
21
22
         Mux16(a=w3, b=false, sel=reset, out=w4);
         Register(in=w4, load=true, out=out1, out=out);
23
    }
24
```

### 5 a/RAM64.hdl

```
// This file is part of www.nand2tetris.org
   // and the book "The Elements of Computing Systems"
    // by Nisan and Schocken, MIT Press.
    // File name: projects/03/a/RAM64.hdl
6
     \boldsymbol{\ast} Memory of 64 registers, each 16 bit-wide. Out holds the value
     \ast stored at the memory location specified by address. If load==1, then
9
     * the in value is loaded into the memory location specified by address
     st (the loaded value will be emitted to out from the next time step onward).
10
11
12
    CHIP RAM64 {
13
        IN in[16], load, address[6];
14
        OUT out[16];
15
16
        PARTS:
17
        DMux8Way(in=load, sel=address[0..2], a=r1, b=r2, c=r3, d=r4, e=r5, f=r6, g=r7, h=r8);
18
        RAM8(in=in, load=r1, address=address[3..5], out=w1);
        RAM8(in=in, load=r2, address=address[3..5], out=w2);
20
        RAM8(in=in, load=r3, address=address[3..5], out=w3);
21
22
        RAM8(in=in, load=r4, address=address[3..5], out=w4);
        RAM8(in=in, load=r5, address=address[3..5], out=w5);
23
24
        RAM8(in=in, load=r6, address=address[3..5], out=w6);
        RAM8(in=in, load=r7, address=address[3..5], out=w7);
25
        RAM8(in=in, load=r8, address=address[3..5], out=w8);
26
        Mux8Way16(a=w1, b=w2, c=w3, d=w4, e=w5, f=w6, g=w7, h=w8, sel=address[0..2], out=out);
28
```

### 6 a/RAM8.hdl

```
// This file is part of www.nand2tetris.org
   // and the book "The Elements of Computing Systems"
    // by Nisan and Schocken, MIT Press.
    // File name: projects/03/a/RAM8.hdl
6
     * Memory of 8 registers, each 16 bit-wide. Out holds the value
      \ast stored at the memory location specified by address. If load==1, then
9
     * the in value is loaded into the memory location specified by address
     \boldsymbol{\ast} (the loaded value will be emitted to out from the next time step onward).
10
11
12
    CHIP RAM8 {
13
         IN in[16], load, address[3];
14
         OUT out[16];
15
16
         PARTS:
17
         DMux8Way(in=load, sel=address, a=r1, b=r2, c=r3, d=r4, e=r5, f=r6, g=r7, h=r8);
18
19
         Register(in=in, load=r1, out=w1);
         Register(in=in, load=r2, out=w2);
20
         Register(in=in, load=r3, out=w3);
21
         Register(in=in, load=r4, out=w4);
Register(in=in, load=r5, out=w5);
22
23
24
         Register(in=in, load=r6, out=w6);
         Register(in=in, load=r7, out=w7);
Register(in=in, load=r8, out=w8);
25
26
         Mux8Way16(a=w1, b=w2, c=w3, d=w4, e=w5, f=w6, g=w7, h=w8, sel=address, out=out);
28
```

#### 7 a/Register.hdl

```
// This file is part of www.nand2tetris.org
    // and the book "The Elements of Computing Systems"
     // by Nisan and Schocken, MIT Press.
    // File name: projects/03/a/Register.hdl
6
     * 16-bit register:
      * If load[t] == 1 then out[t+1] = in[t]
9
      * else out does not change
10
11
     CHIP Register {
12
         IN in[16], load;
13
         OUT out[16];
14
15
16
         PARTS:
         Bit(in=in[0], load=load, out=out[0]);
17
         Bit(in=in[1], load=load, out=out[1]);
18
         Bit(in=in[2], load=load, out=out[2]);
         Bit(in=in[3], load=load, out=out[3]);
20
         Bit(in=in[4], load=load, out=out[4]);
21
         Bit(in=in[5], load=load, out=out[5]);
Bit(in=in[6], load=load, out=out[6]);
22
23
24
         Bit(in=in[7], load=load, out=out[7]);
         Bit(in=in[8], load=load, out=out[8]);
Bit(in=in[9], load=load, out=out[9]);
25
26
         Bit(in=in[10], load=load, out=out[10]);
         Bit(in=in[11], load=load, out=out[11]);
Bit(in=in[12], load=load, out=out[12]);
28
29
         Bit(in=in[13], load=load, out=out[13]);
30
         Bit(in=in[14], load=load, out=out[14]);
31
32
         Bit(in=in[15], load=load, out=out[15]);
33
```

### 8 b/RAM16K.hdl

```
// This file is part of www.nand2tetris.org
   // and the book "The Elements of Computing Systems"
    // by Nisan and Schocken, MIT Press.
    // File name: projects/03/b/RAM16K.hdl
6
    * Memory of 16K registers, each 16 bit-wide. Out holds the value
     \ast stored at the memory location specified by address. If load==1, then
9
     * the in value is loaded into the memory location specified by address
     \boldsymbol{\ast} (the loaded value will be emitted to out from the next time step onward).
10
11
12
    CHIP RAM16K {
13
        IN in[16], load, address[14];
14
        OUT out[16];
15
16
        PARTS:
17
        DMux4Way(in=load, sel=address[0..1], a=r1, b=r2, c=r3, d=r4);
18
19
        RAM4K(in=in, load=r1, address=address[2..13], out=w1);
        RAM4K(in=in, load=r2, address=address[2..13], out=w2);
20
        RAM4K(in=in, load=r3, address=address[2..13], out=w3);
21
22
        RAM4K(in=in, load=r4, address=address[2..13], out=w4);
        Mux4Way16(a=w1, b=w2, c=w3, d=w4, sel=address[0..1], out=out);
23
24
    }
```

#### 9 b/RAM4K.hdl

```
// This file is part of www.nand2tetris.org
   // and the book "The Elements of Computing Systems"
    // by Nisan and Schocken, MIT Press.
    // File name: projects/03/b/RAM4K.hdl
6
    * Memory of 4K registers, each 16 bit-wide. Out holds the value
     \ast stored at the memory location specified by address. If load==1, then
9
     * the in value is loaded into the memory location specified by address
10
     * (the loaded value will be emitted to out from the next time step onward).
11
12
    CHIP RAM4K {
13
        IN in[16], load, address[12];
14
        OUT out[16];
15
16
        PARTS:
17
        DMux8Way(in=load, sel=address[0..2], a=r1, b=r2, c=r3, d=r4, e=r5, f=r6, g=r7, h=r8);
18
        RAM512(in=in, load=r1, address=address[3..11], out=w1);
        RAM512(in=in, load=r2, address=address[3..11], out=w2);
20
21
        RAM512(in=in, load=r3, address=address[3..11], out=w3);
        RAM512(in=in, load=r4, address=address[3..11], out=w4);
22
        RAM512(in=in, load=r5, address=address[3..11], out=w5);
23
24
        RAM512(in=in, load=r6, address=address[3..11], out=w6);
        RAM512(in=in, load=r7, address=address[3..11], out=w7);
25
        RAM512(in=in, load=r8, address=address[3..11], out=w8);
26
        Mux8Way16(a=w1, b=w2, c=w3, d=w4, e=w5, f=w6, g=w7, h=w8, sel=address[0..2], out=out);
28
```

#### 10 b/RAM512.hdl

```
// This file is part of the materials accompanying the book
   // "The Elements of Computing Systems" by Nisan and Schocken,
    // MIT Press. Book site: www.idc.ac.il/tecs
    // File name: projects/03/b/RAM512.hdl
6
     * Memory of 512 registers, each 16 bit-wide. Out holds the value
     \ast stored at the memory location specified by address. If load==1, then
9
     * the in value is loaded into the memory location specified by address
10
     st (the loaded value will be emitted to out from the next time step onward).
11
12
    CHIP RAM512 {
13
        IN in[16], load, address[9];
14
        OUT out[16];
15
16
        PARTS:
17
        DMux8Way(in=load, sel=address[0..2], a=r1, b=r2, c=r3, d=r4, e=r5, f=r6, g=r7, h=r8);
18
        RAM64(in=in, load=r1, address=address[3..8], out=w1);
        RAM64(in=in, load=r2, address=address[3..8], out=w2);
20
        RAM64(in=in, load=r3, address=address[3..8], out=w3);
21
22
        RAM64(in=in, load=r4, address=address[3..8], out=w4);
        RAM64(in=in, load=r5, address=address[3..8], out=w5);
23
24
        RAM64(in=in, load=r6, address=address[3..8], out=w6);
        RAM64(in=in, load=r7, address=address[3..8], out=w7);
25
        RAM64(in=in, load=r8, address=address[3..8], out=w8);
26
        Mux8Way16(a=w1, b=w2, c=w3, d=w4, e=w5, f=w6, g=w7, h=w8, sel=address[0..2], out=out);
28
```