

# BGM113 Wireless Gecko *Bluetooth* ® Module Data Sheet



The Wireless Gecko BGM113 is a Bluetooth<sup>®</sup> Module targeted for Bluetooth low energy applications where small size, reliable RF, low-power consumption, and easy application development are key requirements. At +3 dBm TX power, BGM113 is ideal for applications requiring short and medium range Bluetooth connectivity.

The BGM113 integrates all of the necessary elements required for a Bluetooth application: Bluetooth radio, a software stack, and GATT-based profiles, and it can also host end user applications, which means no external microcontroller is required in size, price or power constrained devices. The BGM113 Bluetooth Module also has highly flexible hardware interfaces to connect to different peripherals or sensors.

BGM113 can be used in a wide variety of applications:

- · IoT Sensors and End Devices
- · Commercial and Retail
- · Health and Wellness
- Industrial, Home and Building Automation
- · Smart Phone, Tablet and PC Accessories

#### **KEY FEATURES**

- · Bluetooth 4.2 compliant
- · Integrated antenna
- TX power: up to +3 dBm
- RX sensitivity: down to -92 dBm
- · Range: up to 50 meters
- 32-bit ARM<sup>®</sup> Cortex<sup>®</sup>-M4 core at 38.4 MHz
- Flash memory: 256 kB
- RAM: 32 kB
- Autonomous hardware crypto accelerator and random number generator
- Integrated DC-DC Converter
- · Onboard Bluetooth stack



#### 1. Feature List

The BGM113 highlighted features are listed below.

#### · Low Power Wireless System-on-Chip.

- High Performance 32-bit 38.4 MHz ARM Cortex<sup>®</sup>-M4 with DSP instruction and floating-point unit for efficient signal processing
- · 256 kB flash program memory
- · 32 kB RAM data memory
- · 2.4 GHz radio operation
- TX power up to +3 dBm

#### · Low Energy Consumption

- · 8.7 mA RX current at 2.4 GHz
- 8.2 mA TX current @ 0 dBm output power at 2.4 GHz
- 63 μA/MHz in Active Mode (EM0)
- 2.5 µA EM2 DeepSleep current (full RAM retention and RTCC running from LFXO)
- 2.1 µA EM3 Stop current (State/RAM retention)

# • High Receiver Performance

• -92 dBm sensitivity @ 1 Mbit/s GFSK (2.4 GHz)

#### Supported Protocols

Bluetooth<sup>®</sup> Low Energy

#### · Support for Internet Security

- · General Purpose CRC
- · Random Number Generator
- Hardware Cryptographic Acceleration for AES 128/256, SHA-1, SHA-2 (SHA-224 and SHA-256) and ECC

# Wide Selection of MCU peripherals

- 12-bit 1 Msps SAR Analog to Digital Converter (ADC)
- 2 × Analog Comparator (ACMP)
- · Digital to Analog Current Converter (IDAC)
- 14 pins connected to analog channels (APORT) shared between Analog Comparators, ADC, and IDAC
- 14 General Purpose I/O pins with output state retention and asynchronous interrupts
- 8 Channel DMA Controller
- 12 Channel Peripheral Reflex System (PRS)
- · 2×16-bit Timer/Counter
  - 3 + 4 Compare/Capture/PWM channels
- · 32-bit Real Time Counter and Calendar
- 16-bit Low Energy Timer for waveform generation
- 32-bit Ultra Low Energy Timer/Counter for periodic wake-up from any Energy Mode
- · 16-bit Pulse Counter with asynchronous operation
- · Watchdog Timer with dedicated RC oscillator @ 50 nA
- 2×Universal Synchronous/Asynchronous Receiver/Transmitter (UART/SPI/SmartCard (ISO 7816)/IrDA/I<sup>2</sup>S)
- Low Energy UART (LEUART<sup>™</sup>)
- I<sup>2</sup>C interface with SMBus support and address recognition in EM3 Stop

#### · Wide Operating Range

- 1.85 V to 3.8 V single power supply
- 2.4 V to 3.8 V when using DC-DC
- · Integrated DC-DC
- -40 °C to +85 °C

#### Dimensions

• 9.15 x 15.75 x 1.9 mm

# 2. Ordering Information

| Ordering Code               | Protocol Stack  | Frequency<br>Band | Max TX<br>Power<br>(dBm) | Encryption | Flash<br>(KB) | RAM<br>(KB) | GPIO | Package                      |
|-----------------------------|-----------------|-------------------|--------------------------|------------|---------------|-------------|------|------------------------------|
| BGM113A256V2                | Bluetooth Smart | 2.4 GHz           | 3                        | Full       | 256           | 32          | 14   | 100 pcs<br>cut reel          |
| BGM113A256V2R               | Bluetooth Smart | 2.4 GHz           | 3                        | Full       | 256           | 32          | 14   | 1000 pcs<br>tape and<br>reel |
| BGM113A256V21 <sup>2</sup>  | Bluetooth Smart | 2.4 GHz           | 3                        | Full       | 256           | 32          | 14   | 100 pcs<br>cut reel          |
| BGM113A256V21R <sup>2</sup> | Bluetooth Smart | 2.4 GHz           | 3                        | Full       | 256           | 32          | 14   | 1000 pcs<br>tape and<br>reel |
| SLWRB4301A <sup>1</sup>     |                 |                   |                          |            |               |             |      |                              |

- 1. BGM113 Bluetooth module radio board. Requires also SLWSTK6101C (or SLWSTK6101A or SLWSTK6101B).
- 2. The "V21" OPNs have the Bluetooth software 2.0.2 pre-installed and exposing BGAPI serial protocol (NCP) mode over UART interface as shown in the Power, Ground, Debug and Host UART reference schematic.

# **Table of Contents**

| 1. | Feature List                                                          |     | 2  |
|----|-----------------------------------------------------------------------|-----|----|
| 2. | Ordering Information                                                  |     | 3  |
| 3. | System Overview                                                       |     | 7  |
|    | 3.1 Introduction                                                      |     | 7  |
|    | 3.2 Radio                                                             |     | 7  |
|    | 3.2.1 Antenna Interface                                               |     |    |
|    | 3.2.2 RFSENSE                                                         |     |    |
|    | 3.2.4 Random Number Generator                                         |     |    |
|    | 3.3 Power                                                             |     |    |
|    | 3.3.1 Energy Management Unit (EMU)                                    |     |    |
|    | 3.3.2 DC-DC Converter                                                 |     | 9  |
|    | 3.4 General Purpose Input/Output (GPIO)                               |     | 9  |
|    | 3.5 Clocking                                                          |     |    |
|    | 3.5.1 Clock Management Unit (CMU)                                     |     |    |
|    | 3.5.2 Internal Oscillators                                            |     |    |
|    | 3.6 Counters/Timers and PWM                                           |     |    |
|    | 3.6.2 Real Time Counter and Calendar (RTCC)                           |     |    |
|    | 3.6.3 Low Energy Timer (LETIMER)                                      |     |    |
|    | 3.6.4 Ultra Low Power Wake-up Timer (CRYOTIMER)                       | . ' | 10 |
|    | 3.6.5 Pulse Counter (PCNT)                                            |     |    |
|    | 3.6.6 Watchdog Timer (WDOG)                                           |     |    |
|    | 3.7 Communications and Other Digital Peripherals                      |     |    |
|    | 3.7.1 Universal Synchronous/Asynchronous Receiver/Transmitter (USART) |     |    |
|    | 3.7.3 Inter-Integrated Circuit Interface (I <sup>2</sup> C)           |     |    |
|    | 3.7.4 Peripheral Reflex System (PRS)                                  |     |    |
|    | 3.8 Security Features                                                 |     | 11 |
|    | 3.8.1 GPCRC (General Purpose Cyclic Redundancy Check)                 |     |    |
|    | 3.8.2 Crypto Accelerator (CRYPTO)                                     | ٠   | 12 |
|    | 3.9 Analog                                                            |     |    |
|    | 3.9.1 Analog Port (APORT)                                             |     |    |
|    | 3.9.2 Analog Comparator (ACMP)                                        |     |    |
|    | 3.9.4 Digital to Analog Current Converter (IDAC)                      |     |    |
|    | 3.10 Reset Management Unit (RMU)                                      |     |    |
|    | 3.11 Core and Memory                                                  |     |    |
|    | 3.11.1 Processor Core                                                 | . ' | 12 |
|    | 3.11.2 Memory System Controller (MSC)                                 |     |    |
|    | 3.11.3 Linked Direct Memory Access Controller (LDMA)                  | . ' | 13 |

|    | 3.12 Memory Map                                                                                                                                                                                                                                                                                                                                                                                                                                 | .14                                                                                                   |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|
|    | 3.13 Configuration Summary                                                                                                                                                                                                                                                                                                                                                                                                                      | .15                                                                                                   |
| 4. | Electrical Specifications                                                                                                                                                                                                                                                                                                                                                                                                                       | . 16                                                                                                  |
|    | 4.1 Electrical Characteristics 4.1.1 Absolute Maximum Ratings 4.1.2 Operating Conditions 4.1.3 DC-DC Converter 4.1.4 Current Consumption 4.1.5 Wake up times 4.1.6 Brown Out Detector 4.1.7 Frequency Synthesizer Characteristics 4.1.8 2.4 GHz RF Transceiver Characteristics 4.1.9 Oscillators 4.1.10 Flash Memory Characteristics 4.1.11 GPIO 4.1.12 VMON 4.1.13 ADC 4.1.14 IDAC 4.1.15 Analog Comparator (ACMP) 4.1.16 I2C 4.1.17 USART SPI | .16<br>.17<br>.18<br>.20<br>.24<br>.25<br>.25<br>.26<br>.29<br>.31<br>.32<br>.33<br>.34<br>.37<br>.39 |
| 5. | Typical Connection Diagrams                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                       |
|    | 5.1 Typical BGM113 Connections                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                       |
|    | 5.2 SPI Peripheral Connection                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                       |
|    | 5.3 I <sup>2</sup> C Peripheral Connection                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                       |
| 6. | Layout Guidelines                                                                                                                                                                                                                                                                                                                                                                                                                               | . 48                                                                                                  |
|    | 6.1 Recommended Placement on the Application PCB                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                       |
|    | 6.2 Effect of Plastic and Metal Materials                                                                                                                                                                                                                                                                                                                                                                                                       | .49                                                                                                   |
|    | 6.3 Effect of Human Body                                                                                                                                                                                                                                                                                                                                                                                                                        | .49                                                                                                   |
|    | 6.4 2D Radiation Pattern Plots                                                                                                                                                                                                                                                                                                                                                                                                                  | .50                                                                                                   |
| 7. | Pin Definitions                                                                                                                                                                                                                                                                                                                                                                                                                                 | 52                                                                                                    |
|    | 7.1 BGM113 Definition                                                                                                                                                                                                                                                                                                                                                                                                                           | .52                                                                                                   |
|    | 7.1.1 BGM113 GPIO Overview                                                                                                                                                                                                                                                                                                                                                                                                                      | .58                                                                                                   |
|    | 7.2 Alternate Functionality Pinout                                                                                                                                                                                                                                                                                                                                                                                                              | .59                                                                                                   |
|    | 7.3 Analog Port (APORT)                                                                                                                                                                                                                                                                                                                                                                                                                         | .66                                                                                                   |
| 8. | BGM113 Package Specifications                                                                                                                                                                                                                                                                                                                                                                                                                   | 74                                                                                                    |
|    | 8.1 BGM113 Package Outline                                                                                                                                                                                                                                                                                                                                                                                                                      | .74                                                                                                   |
|    | 8.2 BGM113 Land Pattern                                                                                                                                                                                                                                                                                                                                                                                                                         | .75                                                                                                   |
|    | 8.3 BGM113 Package Marking                                                                                                                                                                                                                                                                                                                                                                                                                      | .76                                                                                                   |
| 9. | Tape and Reel Specifications                                                                                                                                                                                                                                                                                                                                                                                                                    | . 77                                                                                                  |

| 9.1    | 1 Tape and Reel Pa   | ickag  | ing   |     |          |  |  |   |  |  |  |  |  |  |  |  |  | .77 |
|--------|----------------------|--------|-------|-----|----------|--|--|---|--|--|--|--|--|--|--|--|--|-----|
| 9.2    | 2 Reel and Tape Sp   | ecific | catio | ons |          |  |  |   |  |  |  |  |  |  |  |  |  | .77 |
| 9.3    | 3 Orientation and Ta | ape F  | eed   | . k |          |  |  |   |  |  |  |  |  |  |  |  |  | .78 |
| 9.4    | 4 Moisture Sensitivi | ty Le  | vel   |     | -        |  |  | - |  |  |  |  |  |  |  |  |  | .78 |
| 10. \$ | Soldering Recomn     | nend   | atio  | ons | <b>.</b> |  |  |   |  |  |  |  |  |  |  |  |  | 79  |
| 10     | 0.1 Soldering Recon  | nmen   | dat   | ion | S.       |  |  |   |  |  |  |  |  |  |  |  |  | .79 |
| 11. (  | Certifications       |        |       |     |          |  |  |   |  |  |  |  |  |  |  |  |  | 80  |
| 11     | .1 Bluetooth         |        |       |     |          |  |  |   |  |  |  |  |  |  |  |  |  | .80 |
| 11     | .2 CE                |        |       |     | -        |  |  | - |  |  |  |  |  |  |  |  |  | .80 |
| 11     | .3 FCC               |        |       |     | -        |  |  | - |  |  |  |  |  |  |  |  |  | .80 |
| 11     | .4 IC                |        |       |     |          |  |  |   |  |  |  |  |  |  |  |  |  | .81 |
| 11     | .5 Japan             |        |       |     |          |  |  |   |  |  |  |  |  |  |  |  |  | .83 |
| 11     | .6 KC South Korea    |        |       |     |          |  |  |   |  |  |  |  |  |  |  |  |  | .83 |
| 12. F  | Revision History.    |        |       |     |          |  |  |   |  |  |  |  |  |  |  |  |  | 84  |

# 3. System Overview

#### 3.1 Introduction

The BGM113 product family combines an energy-friendly MCU with a highly integrated radio transceiver. The devices are well suited for any battery operated application, as well as other system requiring high performance and low-energy consumption. This section gives a short introduction to the full radio and MCU system. A detailed functional description can be found in the *EFR32BG1 Wireless Gecko Bluetooth® Low Energy SoC Family Data Sheet* (see general sections and QFN48 2.4 GHz SoC related sections).

A detailed block diagram of the EFR32BG SoC is shown in the figure below which is used in the BGM113 Bluetooth Low Energy module.



Figure 3.1. Detailed EFR32BG1 Block Diagram

# 3.2 Radio

The BGM113 features a radio transceiver supporting Bluetooth® low energy protocol.

#### 3.2.1 Antenna Interface

The BGM113 module includes an integrated chip-antenna. The table below includes performance specifications for the integrated chip-antenna.

Table 3.1. Antenna Efficiency and Peak Gain

| Parameter  | With optimal layout | Note                                                          |
|------------|---------------------|---------------------------------------------------------------|
| Efficiency | -3 to -4 dB         | Efficiency and peak gain depend on the application PCB layout |
| Peak gain  | 0.5 dBi             | and mechanical design and the used antenna.                   |

#### 3.2.2 RFSENSE

The RFSENSE module generates a system wakeup interrupt upon detection of wideband RF energy at the antenna interface, providing true RF wakeup capabilities from low energy modes including EM2, EM3 and EM4.

RFSENSE triggers on a relatively strong RF signal and is available in the lowest energy modes, allowing exceptionally low energy consumption. RFSENSE does not demodulate or otherwise qualify the received signal, but software may respond to the wakeup event by enabling normal RF reception.

Various strategies for optimizing power consumption and system response time in presence of false alarms may be employed using available timer peripherals.

#### 3.2.3 Packet and State Trace

The BGM113 Frame Controller has a packet and state trace unit that provides valuable information during the development phase. It features:

- · Non-intrusive trace of transmit data, receive data and state information
- · Data observability on a single-pin UART data output, or on a two-pin SPI data output
- · Configurable data output bitrate / baudrate
- · Multiplexed transmitted data, received data and state / meta information in a single serial data stream

## 3.2.4 Random Number Generator

The Frame Controller (FRC) implements a random number generator that uses entropy gathered from noise in the RF receive chain. The data is suitable for use in cryptographic applications.

Output from the random number generator can be used either directly or as a seed or entropy source for software-based random number generator algorithms such as Fortuna.

#### 3.3 Power

The BGM113 has an Energy Management Unit (EMU) and efficient integrated regulators to generate internal supply voltages. Only a single external supply voltage is required, from which all internal voltages are created. An integrated dc-dc buck regulator is utilized to further reduce the current consumption.



Figure 3.2. Power Supply Configuration

#### 3.3.1 Energy Management Unit (EMU)

The Energy Management Unit manages transitions of energy modes in the device. Each energy mode defines which peripherals and features are available and the amount of current the device consumes. The EMU can also be used to turn off the power to unused RAM blocks, and it contains control registers for the dc-dc regulator and the Voltage Monitor (VMON). The VMON is used to monitor multiple supply voltages. It has multiple channels which can be programmed individually by the user to determine if a sensed supply has fallen below a chosen threshold.

# 3.3.2 DC-DC Converter

The DC-DC buck converter covers a wide range of load currents and provides up to 90% efficiency in energy modes EM0, EM1, EM2 and EM3. Patented RF noise mitigation allows operation of the DC-DC converter without degrading sensitivity of radio components. Protection features include programmable current limiting, short-circuit protection, and dead-time protection. The DC-DC converter may also enter bypass mode when the input voltage is too low for efficient operation. In bypass mode, the DC-DC input supply is internally connected directly to its output through a low resistance switch. Bypass mode also supports in-rush current limiting to prevent input supply voltage droops due to excessive output current transients.

#### 3.4 General Purpose Input/Output (GPIO)

BGM113 has up to 14 General Purpose Input/Output pins. Each GPIO pin can be individually configured as either an output or input. More advanced configurations including open-drain, open-source, and glitch-filtering can be configured for each individual GPIO pin. The GPIO pins can be overridden by peripheral connections, like SPI communication. Each peripheral connection can be routed to several GPIO pins on the device. The input value of a GPIO pin can be routed through the Peripheral Reflex System to other peripherals. The GPIO subsystem supports asynchronous external pin interrupts.

#### 3.5 Clocking

#### 3.5.1 Clock Management Unit (CMU)

The Clock Management Unit controls oscillators and clocks in the BGM113. Individual enabling and disabling of clocks to all peripheral modules is performed by the CMU. The CMU also controls enabling and configuration of the oscillators. A high degree of flexibility allows software to optimize energy consumption in any specific application by minimizing power dissipation in unused peripherals and oscillators.

#### 3.5.2 Internal Oscillators

The BGM113 fully integrates two crystal oscillators and four RC oscillators, listed below.

- A 38.4MHz high frequency crystal oscillator (HFXO) provides a precise timing reference for the MCU and radio.
- A 32.768 kHz crystal oscillator (LFXO) provides an accurate timing reference for low energy modes.
- An integrated high frequency RC oscillator (HFRCO) is available for the MCU system, when crystal accuracy is not required. The HFRCO employs fast startup at minimal energy consumption combined with a wide frequency range.
- An integrated auxilliary high frequency RC oscillator (AUXHFRCO) is available for timing the general-purpose ADC and the Serial Wire debug port with a wide frequency range.
- An integrated low frequency 32.768 kHz RC oscillator (LFRCO) can be used as a timing reference in low energy modes, when crystal accuracy is not required.
- An integrated ultra-low frequency 1 kHz RC oscillator (ULFRCO) is available to provide a timing reference at the lowest energy consumption in low energy modes.

#### 3.6 Counters/Timers and PWM

# 3.6.1 Timer/Counter (TIMER)

TIMER peripherals keep track of timing, count events, generate PWM outputs and trigger timed actions in other peripherals through the PRS system. The core of each TIMER is a 16-bit counter with up to 4 compare/capture channels. Each channel is configurable in one of three modes. In capture mode, the counter state is stored in a buffer at a selected input event. In compare mode, the channel output reflects the comparison of the counter to a programmed threshold value. In PWM mode, the TIMER supports generation of pulse-width modulation (PWM) outputs of arbitrary waveforms defined by the sequence of values written to the compare registers, with optional dead-time insertion available in timer unit TIMER 0 only.

#### 3.6.2 Real Time Counter and Calendar (RTCC)

The Real Time Counter and Calendar (RTCC) is a 32-bit counter providing timekeeping in all energy modes. The RTCC includes a Binary Coded Decimal (BCD) calendar mode for easy time and date keeping. The RTCC can be clocked by any of the on-board oscillators with the exception of the AUXHFRCO, and it is capable of providing system wake-up at user defined instances. When receiving frames, the RTCC value can be used for timestamping. The RTCC includes 128 bytes of general purpose data retention, allowing easy and convenient data storage in all energy modes.

#### 3.6.3 Low Energy Timer (LETIMER)

The unique LETIMER is a 16-bit timer that is available in energy mode EM2 Deep Sleep in addition to EM1 Sleep and EM0 Active. This allows it to be used for timing and output generation when most of the device is powered down, allowing simple tasks to be performed while the power consumption of the system is kept at an absolute minimum. The LETIMER can be used to output a variety of waveforms with minimal software intervention. The LETIMER is connected to the Real Time Counter and Calendar (RTCC), and can be configured to start counting on compare matches from the RTCC.

#### 3.6.4 Ultra Low Power Wake-up Timer (CRYOTIMER)

The CRYOTIMER is a 32-bit counter that is capable of running in all energy modes. It can be clocked by either the 32.768 kHz crystal oscillator (LFXO), the 32.768 kHz RC oscillator (LFRCO), or the 1 kHz RC oscillator (ULFRCO). It can provide periodic Wakeup events and PRS signals which can be used to wake up peripherals from any energy mode. The CRYOTIMER provides a wide range of interrupt periods, facilitating flexible ultra-low energy operation.

#### 3.6.5 Pulse Counter (PCNT)

The Pulse Counter (PCNT) peripheral can be used for counting pulses on a single input or to decode quadrature encoded inputs. The clock for PCNT is selectable from either an external source on pin PCTNn\_S0IN or from an internal timing reference, selectable from among any of the internal oscillators, except the AUXHFRCO. The module may operate in energy mode EM0 Active, EM1 Sleep, EM2 Deep Sleep, and EM3 Stop.

#### 3.6.6 Watchdog Timer (WDOG)

The watchdog timer can act both as an independent watchdog or as a watchdog synchronous with the CPU clock. It has windowed monitoring capabilities, and can generate a reset or different interrupts depending on the failure mode of the system. The watchdog can also monitor autonomous systems driven by PRS.

#### 3.7 Communications and Other Digital Peripherals

## 3.7.1 Universal Synchronous/Asynchronous Receiver/Transmitter (USART)

The Universal Synchronous/Asynchronous Receiver/Transmitter is a flexible serial I/O module. It supports full duplex asynchronous UART communication with hardware flow control as well as RS-485, SPI, MicroWire and 3-wire. It can also interface with devices supporting:

- ISO7816 SmartCards
- IrDA
- I<sup>2</sup>S

#### 3.7.2 Low Energy Universal Asynchronous Receiver/Transmitter (LEUART)

The unique LEUART<sup>TM</sup> provides two-way UART communication on a strict power budget. Only a 32.768 kHz clock is needed to allow UART communication up to 9600 baud. The LEUART includes all necessary hardware to make asynchronous serial communication possible with a minimum of software intervention and energy consumption.

#### 3.7.3 Inter-Integrated Circuit Interface (I<sup>2</sup>C)

The I<sup>2</sup>C module provides an interface between the MCU and a serial I<sup>2</sup>C bus. It is capable of acting as both a master and a slave and supports multi-master buses. Standard-mode, fast-mode and fast-mode plus speeds are supported, allowing transmission rates from 10 kbit/s up to 1 Mbit/s. Slave arbitration and timeouts are also available, allowing implementation of an SMBus-compliant system. The interface provided to software by the I<sup>2</sup>C module allows precise timing control of the transmission process and highly automated transfers. Automatic recognition of slave addresses is provided in active and low energy modes.

# 3.7.4 Peripheral Reflex System (PRS)

The Peripheral Reflex System provides a communication network between different peripheral modules without software involvement. Peripheral modules producing Reflex signals are called producers. The PRS routes Reflex signals from producers to consumer peripherals which in turn perform actions in response. Edge triggers and other functionality can be applied by the PRS. The PRS allows peripheral to act autonomously without waking the MCU core, saving power.

# 3.8 Security Features

# 3.8.1 GPCRC (General Purpose Cyclic Redundancy Check)

The GPCRC module implements a Cyclic Redundancy Check (CRC) function. It supports both 32-bit and 16-bit polynomials. The supported 32-bit polynomial is 0x04C11DB7 (IEEE 802.3), while the 16-bit polynomial can be programmed to any value, depending on the needs of the application.

#### 3.8.2 Crypto Accelerator (CRYPTO)

The Crypto Accelerator is a fast and energy-efficient autonomous hardware encryption and decryption accelerator. It supports AES encryption and decryption with 128- or 256-bit keys and ECC over both GF(P) and GF(2<sup>m</sup>), SHA-1 and SHA-2 (SHA-224 and SHA-256).

Supported modes of operation for AES include: ECB, CTR, CBC, PCBC, CFB, OFB, CBC-MAC, GMAC and CCM.

Supported ECC NIST recommended curves include P-192, P-224, P-256, K-163, K-233, B-163 and B-233.

The CRYPTO is tightly linked to the Radio Buffer Controller (BUFC) enabling fast and efficient autonomous cipher operations on data buffer content. It allows fast processing of GCM (AES), ECC and SHA with little CPU intervention. CRYPTO also provides trigger signals for DMA read and write operations.

#### 3.9 Analog

#### 3.9.1 Analog Port (APORT)

The Analog Port (APORT) is an analog interconnect matrix allowing access to analog modules ADC, ACMP, and IDAC on a flexible selection of pins. Each APORT bus consists of analog switches connected to a common wire. Since many clients can operate differentially, buses are grouped by X/Y pairs.

#### 3.9.2 Analog Comparator (ACMP)

The Analog Comparator is used to compare the voltage of two analog inputs, with a digital output indicating which input voltage is higher. Inputs are selected from among internal references and external pins. The tradeoff between response time and current consumption is configurable by software. Two 6-bit reference dividers allow for a wide range of internally-programmable reference sources. The ACMP can also be used to monitor the supply voltage. An interrupt can be generated when the supply falls below or rises above the programmable threshold.

#### 3.9.3 Analog to Digital Converter (ADC)

The ADC is a Successive Approximation Register (SAR) architecture, with a resolution of up to 12 bits at up to 1 MSamples/s. The output sample resolution is configurable and additional resolution is possible using integrated hardware for averaging over multiple samples. The ADC includes integrated voltage references and an integrated temperature sensor. Inputs are selectable from a wide range of sources, including pins configurable as either single-ended or differential.

# 3.9.4 Digital to Analog Current Converter (IDAC)

The Digital to Analog Current Converter can source or sink a configurable constant current. This current can be driven on an output pin or routed to the selected ADC input pin for capacitive sensing. The current is programmable between 0.05  $\mu$ A and 64  $\mu$ A with several ranges with various step sizes.

# 3.10 Reset Management Unit (RMU)

The RMU is responsible for handling reset of the BGM113. A wide range of reset sources are available, including several power supply monitors, pin reset, software controlled reset, core lockup reset and watchdog reset.

#### 3.11 Core and Memory

#### 3.11.1 Processor Core

The ARM Cortex-M4F processor includes a 32-bit RISC processor integrating the following features and tasks in the system:

- ARM Cortex-M4F RISC processor achieving 1.25 Dhrystone MIPS/MHz
- Memory Protection Unit (MPU) supporting up to 8 memory segments
- · 256 KB flash program memory
- · 32 KB RAM data memory
- · Configuration and event handling of all modules
- · 2-pin Serial-Wire debug interface

#### 3.11.2 Memory System Controller (MSC)

The Memory System Controller (MSC) is the program memory unit of the microcontroller. The flash memory is readable and writable from both the Cortex-M and DMA. The flash memory is divided into two blocks; the main block and the information block. Program code is normally written to the main block, whereas the information block is available for special user data and flash lock bits. There is also a read-only page in the information block containing system and device calibration data. Read and write operations are supported in energy modes EM0 Active and EM1 Sleep.

#### 3.11.3 Linked Direct Memory Access Controller (LDMA)

The Linked Direct Memory Access (LDMA) controller features 8 channels capable of performing memory operations independently of software. This reduces both energy consumption and software workload. The LDMA allows operations to be linked together and staged, enabling sophisticated operations to be implemented.

# 3.12 Memory Map

The BGM113 memory map is shown in the figures below.



Figure 3.3. BGM113 Memory Map — Core Peripherals and Code Space



Figure 3.4. BGM113 Memory Map — Peripherals

# 3.13 Configuration Summary

The features of the BGM113 are a subset of the feature set described in the device reference manual. The table below describes device specific implementation of the features. Remaining modules support full configuration.

**Table 3.2. Configuration Summary** 

| Module | Configuration                   | Pin Connections                 |
|--------|---------------------------------|---------------------------------|
| USART0 | IrDA SmartCard                  | US0_TX, US0_RX, US0_CLK, US0_CS |
| USART1 | IrDA I <sup>2</sup> S SmartCard | US1_TX, US1_RX, US1_CLK, US1_CS |
| TIMER0 | with DTI                        | TIM0_CC[2:0], TIM0_CDTI[2:0]    |
| TIMER1 |                                 | TIM1_CC[3:0]                    |

# 4. Electrical Specifications

#### 4.1 Electrical Characteristics

All electrical parameters in all tables are specified under the following conditions, unless stated otherwise:

- Typical values are based on T<sub>AMB</sub>=25 °C and V<sub>DD</sub>= 3.3 V, by production test and/or technology characterization.
- Radio performance numbers are measured in conducted mode, based on Silicon Laboratories reference designs using output power-specific external RF impedance-matching networks for interfacing to a 50 Ω antenna.
- Minimum and maximum values represent the worst conditions across supply voltage, process variation, and operating temperature, unless stated otherwise.

Refer to Table 4.2 General Operating Conditions on page 17 for more details about operational supply and temperature limits.

#### 4.1.1 Absolute Maximum Ratings

Stresses above those listed below may cause permanent damage to the device. This is a stress rating only and functional operation of the devices at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. For more information on the available quality and reliability data, see the Quality and Reliability Monitor Report at http://www.silabs.com/support/quality/pages/default.aspx.

Table 4.1. Absolute Maximum Ratings

| Parameter                                              | Symbol                 | Test Condition | Min  | Тур | Max                            | Unit   |
|--------------------------------------------------------|------------------------|----------------|------|-----|--------------------------------|--------|
| Storage temperature range                              | T <sub>STG</sub>       |                | -40  | _   | +85                            | °C     |
| External main supply voltage                           | V <sub>DDMAX</sub>     |                | 0    | _   | 3.8                            | V      |
| External main supply voltage ramp rate                 | V <sub>DDRAMPMAX</sub> |                | _    | _   | 1                              | V / µs |
| External main supply voltage with DC-DC in bypass mode |                        |                | 1.85 |     | 3.8                            | V      |
| Voltage on any 5V tolerant<br>GPIO pin <sup>1</sup>    | V <sub>DIGPIN</sub>    |                | -0.3 | _   | Min of 5.25<br>and IOVDD<br>+2 | V      |
| Voltage on non-5V tolerant<br>GPIO pins                |                        |                | -0.3 | _   | IOVDD+0.3                      | V      |
| Max RF level at input                                  | P <sub>RFMAX2G4</sub>  |                | _    | _   | 10                             | dBm    |
| Total current into VDD power lines (source)            | I <sub>VDDMAX</sub>    |                | _    | _   | 200                            | mA     |
| Total current into VSS ground lines (sink)             | I <sub>VSSMAX</sub>    |                | _    | _   | 200                            | mA     |
| Current per I/O pin (sink)                             | I <sub>IOMAX</sub>     |                | _    | _   | 50                             | mA     |
| Current per I/O pin (source)                           |                        |                | _    | _   | 50                             | mA     |
| Current for all I/O pins (sink)                        | I <sub>IOALLMAX</sub>  |                | _    | _   | 200                            | mA     |
| Current for all I/O pins (source)                      |                        |                | _    | _   | 200                            | mA     |
| Voltage difference between AVDD and VREGVDD            | $\Delta V_{DD}$        |                | _    | _   | 0.3                            | V      |

#### Note:

1. When a GPIO pin is routed to the analog module through the APORT, the maximum voltage = IOVDD.

# 4.1.2 Operating Conditions

The following subsections define the operating conditions for the module.

# 4.1.2.1 General Operating Conditions

**Table 4.2. General Operating Conditions** 

| Parameter                   | Symbol            | Test Condition                          | Min              | Тур  | Max | Unit |
|-----------------------------|-------------------|-----------------------------------------|------------------|------|-----|------|
| Operating temperature range | T <sub>OP</sub>   | Ambient temperature range               | -40              | 25   | 85  | °C   |
| VDD Operating supply volt-  | V <sub>VDD</sub>  | DCDC in regulation                      | 2.4 <sup>3</sup> | 3.3  | 3.8 | V    |
| age <sup>1</sup>            |                   | DCDC in bypass, 50mA load               | 1.85             | 3.3  | 3.8 | V    |
| VDD Current                 | I <sub>VDD</sub>  | DCDC in bypass                          | _                | _    | 200 | mA   |
| HFCLK frequency             | f <sub>CORE</sub> | 0 wait-states (MODE = WS0) <sup>2</sup> | _                | _    | 26  | MHz  |
|                             |                   | 1 wait-states (MODE = WS1) <sup>2</sup> | _                | 38.4 | 40  | MHz  |

- 1. The minimum voltage required in bypass mode is calculated using  $R_{BYP}$  from the DC-DC specification table. Requirements for other loads can be calculated as  $V_{VDD\_min} + I_{LOAD} * R_{BYP\_max}$
- 2. In MSC\_READCTRL register
- 3. The minimum voltage of 2.4 V for DCDC is specified at 100 mA.

# 4.1.3 DC-DC Converter

Test conditions:  $V_{DCDC\_I}$ =3.3 V,  $V_{DCDC\_O}$ =1.8 V,  $I_{DCDC\_LOAD}$ =50 mA, Heavy Drive configuration,  $F_{DCDC\_LN}$ =7 MHz, unless otherwise indicated.

Table 4.3. DC-DC Converter

| Parameter                                           | Symbol              | Test Condition                                                                                                                           | Min  | Тур | Max                         | Unit |
|-----------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----------------------------|------|
| Input voltage range                                 | V <sub>DCDC_I</sub> | Bypass mode, I <sub>DCDC_LOAD</sub> = 50 mA                                                                                              | 1.85 | _   | V <sub>VREGVDD</sub> _      | V    |
|                                                     |                     | Low noise (LN) mode, 1.8 V output, I <sub>DCDC_LOAD</sub> = 100 mA, or Low power (LP) mode, 1.8 V output, I <sub>DCDC_LOAD</sub> = 10 mA | 2.4  | _   | V <sub>VREGVDD</sub><br>MAX | V    |
|                                                     |                     | Low noise (LN) mode, 1.8 V output, I <sub>DCDC_LOAD</sub> = 200 mA                                                                       | 2.6  | _   | V <sub>VREGVDD</sub> _      | V    |
| Output voltage programma-<br>ble range <sup>1</sup> | V <sub>DCDC_O</sub> |                                                                                                                                          | 1.8  | _   | V <sub>VREGVDD</sub>        | V    |
| Regulation DC Accuracy                              | ACC <sub>DC</sub>   | Low noise (LN) mode, 1.8 V target output                                                                                                 | 1.7  | _   | 1.9                         | V    |
| Regulation Window <sup>2</sup>                      | WIN <sub>REG</sub>  | Low power (LP) mode,<br>LPCMPBIAS <sup>3</sup> = 0, 1.8 V target<br>output, I <sub>DCDC_LOAD</sub> ≤ 75 µA                               | 1.63 | _   | 2.2                         | V    |
|                                                     |                     | Low power (LP) mode,<br>LPCMPBIAS <sup>3</sup> = 3, 1.8 V target<br>output, I <sub>DCDC_LOAD</sub> ≤ 10 mA                               | 1.63 | _   | 2.1                         | V    |
| Steady-state output ripple                          | V <sub>R</sub>      | Radio disabled.                                                                                                                          | _    | 3   | _                           | mVpp |
| Output voltage under/over-<br>shoot                 | V <sub>OV</sub>     | CCM Mode (LNFORCECCM <sup>3</sup> = 1), Load changes between 0 mA and 100 mA                                                             | _    | _   | 150                         | mV   |
|                                                     |                     | DCM Mode (LNFORCECCM <sup>3</sup> = 0), Load changes between 0 mA and 10 mA                                                              | _    | _   | 150                         | mV   |
|                                                     |                     | Overshoot during LP to LN CCM/DCM mode transitions compared to DC level in LN mode                                                       | _    | 200 | _                           | mV   |
|                                                     |                     | Undershoot during BYP/LP to LN CCM (LNFORCECCM <sup>3</sup> = 1) mode transitions compared to DC level in LN mode                        | _    | 50  | _                           | mV   |
|                                                     |                     | Undershoot during BYP/LP to LN DCM (LNFORCECCM <sup>3</sup> = 0) mode transitions compared to DC level in LN mode                        | _    | 125 | _                           | mV   |
| DC line regulation                                  | V <sub>REG</sub>    | Input changes between V <sub>VREGVDD_MAX</sub> and 2.4 V                                                                                 | _    | 0.1 | _                           | %    |
| DC load regulation                                  | I <sub>REG</sub>    | Load changes between 0 mA and 100 mA in CCM mode                                                                                         | _    | 0.1 | _                           | %    |

| Parameter | Symbol | Test Condition | Min | Tvp   | Max | Unit |
|-----------|--------|----------------|-----|-------|-----|------|
|           |        |                |     | - J F |     |      |

- 1. Due to internal dropout, the DC-DC output will never be able to reach its input voltage, V<sub>VREGVDD</sub>
- 2. LP mode controller is a hysteretic controller that maintains the output voltage within the specified limits
- 3. In EMU\_DCDCMISCCTRL register
- 4. Drive levels are defined by configuration of the PFETCNT and NFETCNT registers. Light Drive: PFETCNT=NFETCNT=3; Medium Drive: PFETCNT=NFETCNT=7; Heavy Drive: PFETCNT=NFETCNT=15.

# 4.1.4 Current Consumption

# 4.1.4.1 Current Consumption 3.3 V (DC-DC in Bypass Mode)

Unless otherwise indicated, typical conditions are: VDD = 3.3 V.  $T_{OP}$  = 25 °C. EMU\_PWRCFG\_PWRCG=NODCDC. EMU\_DCDCCTRL\_DCDCMODE=BYPASS. Minimum and maximum values in this table represent the worst conditions across supply voltage and process variation at  $T_{OP}$  = 25 °C.

Table 4.4. Current Consumption 3.3V without DC/DC

| Parameter                                                               | Symbol              | Test Condition                                                   | Min | Тур  | Max  | Unit   |
|-------------------------------------------------------------------------|---------------------|------------------------------------------------------------------|-----|------|------|--------|
| Current consumption in EM0<br>Active mode with all peripherals disabled | I <sub>ACTIVE</sub> | 38.4 MHz crystal, CPU running while loop from flash <sup>1</sup> | _   | 130  | _    | μA/MHz |
| erais disabled                                                          |                     | 38 MHz HFRCO, CPU running<br>Prime from flash                    | _   | 88   | _    | μA/MHz |
|                                                                         |                     | 38 MHz HFRCO, CPU running while loop from flash                  | _   | 100  | 105  | μA/MHz |
|                                                                         |                     | 38 MHz HFRCO, CPU running<br>CoreMark from flash                 | _   | 112  | _    | μA/MHz |
|                                                                         |                     | 26 MHz HFRCO, CPU running while loop from flash                  | _   | 102  | 106  | μA/MHz |
|                                                                         |                     | 1 MHz HFRCO, CPU running while loop from flash                   | _   | 222  | 350  | μA/MHz |
| Current consumption in EM1                                              | I <sub>EM1</sub>    | 38.4 MHz crystal <sup>1</sup>                                    | _   | 65   | _    | μΑ/MHz |
| Sleep mode with all peripherals disabled                                |                     | 38 MHz HFRCO                                                     | _   | 35   | 38   | μΑ/MHz |
|                                                                         |                     | 26 MHz HFRCO                                                     | _   | 37   | 41   | µA/MHz |
|                                                                         |                     | 1 MHz HFRCO                                                      | _   | 157  | 275  | µA/MHz |
| Current consumption in EM2<br>Deep Sleep mode.                          | I <sub>EM2</sub>    | Full RAM retention and RTCC running from LFXO                    | _   | 3.3  | _    | μА     |
|                                                                         |                     | 4 kB RAM retention and RTCC running from LFRCO                   | _   | 3    | 6.3  | μА     |
| Current consumption in EM3<br>Stop mode                                 | I <sub>EM3</sub>    | Full RAM retention and CRYO-<br>TIMER running from ULFRCO        | _   | 2.8  | 6    | μА     |
| Current consumption in EM4H Hibernate mode                              | I <sub>EM4</sub>    | 128 byte RAM retention, RTCC running from LFXO                   | _   | 1.1  | _    | μA     |
|                                                                         |                     | 128 byte RAM retention, CRYO-<br>TIMER running from ULFRCO       | _   | 0.65 | _    | μА     |
|                                                                         |                     | 128 byte RAM retention, no RTCC                                  | _   | 0.65 | 1.3  | μA     |
| Current consumption in EM4S Shutoff mode                                | I <sub>EM4S</sub>   | no RAM retention, no RTCC                                        | _   | 0.04 | 0.11 | μА     |

# Note:

1. CMU\_HFXOCTRL\_LOWPOWER=0

# 4.1.4.2 Current Consumption 3.3 V using DC-DC Converter

Unless otherwise indicated, typical conditions are: VDD = 3.3V.  $T_{OP}$  = 25 °C. Minimum and maximum values in this table represent the worst conditions across supply voltage and process variation at  $T_{OP}$  = 25 °C.

Table 4.5. Current Consumption 3.3V with DC-DC

| Parameter                                                                            | Symbol              | Test Condition                                                   | Min | Тур  | Max | Unit   |
|--------------------------------------------------------------------------------------|---------------------|------------------------------------------------------------------|-----|------|-----|--------|
| Current consumption in EM0<br>Active mode with all peripherals disabled, DCDC in Low | I <sub>ACTIVE</sub> | 38.4 MHz crystal, CPU running while loop from flash <sup>2</sup> | _   | 88   | _   | μA/MHz |
| Noise DCM mode <sup>1</sup> .                                                        |                     | 38 MHz HFRCO, CPU running<br>Prime from flash                    | _   | 63   | _   | μΑ/MHz |
|                                                                                      |                     | 38 MHz HFRCO, CPU running while loop from flash                  | _   | 71   | _   | μA/MHz |
|                                                                                      |                     | 38 MHz HFRCO, CPU running<br>CoreMark from flash                 | _   | 78   | _   | μA/MHz |
|                                                                                      |                     | 26 MHz HFRCO, CPU running while loop from flash                  | _   | 76   | _   | μA/MHz |
| Current consumption in EM0<br>Active mode with all periph-                           |                     | 38.4 MHz crystal, CPU running while loop from flash <sup>2</sup> | _   | 98   | _   | μA/MHz |
| erals disabled, DCDC in Low Noise CCM mode <sup>3</sup> .                            |                     | 38 MHz HFRCO, CPU running<br>Prime from flash                    | _   | 75   | _   | μΑ/MHz |
|                                                                                      |                     | 38 MHz HFRCO, CPU running while loop from flash                  | _   | 81   | _   | μA/MHz |
|                                                                                      |                     | 38 MHz HFRCO, CPU running<br>CoreMark from flash                 | _   | 88   | _   | μA/MHz |
|                                                                                      |                     | 26 MHz HFRCO, CPU running while loop from flash                  | _   | 94   |     | μΑ/MHz |
| Current consumption in EM1                                                           | I <sub>EM1</sub>    | 38.4 MHz crystal <sup>2</sup>                                    | _   | 49   | _   | μA/MHz |
| Sleep mode with all peripherals disabled, DCDC in Low                                |                     | 38 MHz HFRCO                                                     | _   | 32   | _   | µA/MHz |
| Noise DCM mode <sup>1</sup> .                                                        |                     | 26 MHz HFRCO                                                     | _   | 38   | _   | µA/MHz |
| Current consumption in EM1                                                           |                     | 38.4 MHz crystal <sup>2</sup>                                    | _   | 61   | _   | µA/MHz |
| Sleep mode with all peripherals disabled, DCDC in Low                                |                     | 38 MHz HFRCO                                                     | _   | 45   | _   | μΑ/MHz |
| Noise CCM mode <sup>3</sup> .                                                        |                     | 26 MHz HFRCO                                                     | _   | 58   | _   | µA/MHz |
| Current consumption in EM2<br>Deep Sleep mode. DCDC in                               | I <sub>EM2</sub>    | Full RAM retention and RTCC running from LFXO                    | _   | 2.5  | _   | μА     |
| Low Power mode <sup>4</sup> .                                                        |                     | 4 kB RAM retention and RTCC running from LFRCO                   | _   | 2.2  | _   | μА     |
| Current consumption in EM3<br>Stop mode                                              | I <sub>EM3</sub>    | Full RAM retention and CRYO-<br>TIMER running from ULFRCO        | _   | 2.1  | _   | μA     |
| Current consumption in EM4H Hibernate mode                                           | I <sub>EM4</sub>    | 128 byte RAM retention, RTCC running from LFXO                   | _   | 0.86 | _   | μA     |
|                                                                                      |                     | 128 byte RAM retention, CRYO-<br>TIMER running from ULFRCO       | _   | 0.58 | _   | μA     |
|                                                                                      |                     | 128 byte RAM retention, no RTCC                                  |     | 0.58 |     | μA     |

| Parameter                                | Symbol            | Test Condition            | Min | Тур  | Max | Unit |
|------------------------------------------|-------------------|---------------------------|-----|------|-----|------|
| Current consumption in EM4S Shutoff mode | I <sub>EM4S</sub> | no RAM retention, no RTCC | _   | 0.04 |     | μA   |

- 1. DCDC Low Noise DCM Mode = Light Drive (PFETCNT=NFETCNT=3), F=3.0 MHz (RCOBAND=0), ANASW=DVDD
- 2. CMU\_HFXOCTRL\_LOWPOWER=0
- 3. DCDC Low Noise CCM Mode = Light Drive (PFETCNT=NFETCNT=3), F=6.4 MHz (RCOBAND=4), ANASW=DVDD
- 4. DCDC Low Power Mode = Medium Drive (PFETCNT=NFETCNT=7), LPOSCDIV=1, LPBIAS=3, LPCILIMSEL=1, ANASW=DVDD

# 4.1.4.3 Current Consumption 1.85 V (DC-DC in Bypass Mode)

Unless otherwise indicated, typical conditions are: VDD = 1.85 V.  $T_{OP}$  = 25 °C. DC-DC in bypass mode. Minimum and maximum values in this table represent the worst conditions across supply voltage and process variation at  $T_{OP}$  = 25 °C.

Table 4.6. Current Consumption 1.85V without DC/DC

| Parameter                                                                   | Symbol              | Test Condition                                                   | Min | Тур  | Max | Unit   |
|-----------------------------------------------------------------------------|---------------------|------------------------------------------------------------------|-----|------|-----|--------|
| Current consumption in EM0<br>Active mode with all peripherals disabled     | I <sub>ACTIVE</sub> | 38.4 MHz crystal, CPU running while loop from flash <sup>1</sup> | _   | 131  | _   | μΑ/MHz |
| erais disabled                                                              |                     | 38 MHz HFRCO, CPU running<br>Prime from flash                    | _   | 88   | _   | μA/MHz |
|                                                                             |                     | 38 MHz HFRCO, CPU running while loop from flash                  | _   | 100  | _   | μA/MHz |
|                                                                             |                     | 38 MHz HFRCO, CPU running<br>CoreMark from flash                 | _   | 112  | _   | μA/MHz |
|                                                                             |                     | 26 MHz HFRCO, CPU running while loop from flash                  | _   | 102  | _   | μA/MHz |
|                                                                             |                     | 1 MHz HFRCO, CPU running while loop from flash                   | _   | 220  | _   | μA/MHz |
| Current consumption in EM1<br>Sleep mode with all peripher-<br>als disabled | <b>І</b> ЕМ1        | 38.4 MHz crystal <sup>1</sup>                                    | _   | 65   | _   | μA/MHz |
|                                                                             |                     | 38 MHz HFRCO                                                     | _   | 35   | _   | μA/MHz |
|                                                                             |                     | 26 MHz HFRCO                                                     | _   | 37   | _   | μA/MHz |
|                                                                             |                     | 1 MHz HFRCO                                                      | _   | 154  | _   | μA/MHz |
| Current consumption in EM2<br>Deep Sleep mode                               | I <sub>EM2</sub>    | Full RAM retention and RTCC running from LFXO                    | _   | 3.2  | _   | μА     |
|                                                                             |                     | 4 kB RAM retention and RTCC running from LFRCO                   | _   | 2.8  | _   | μА     |
| Current consumption in EM3<br>Stop mode                                     | I <sub>EM3</sub>    | Full RAM retention and CRYO-<br>TIMER running from ULFRCO        | _   | 2.7  | _   | μА     |
| Current consumption in EM4H Hibernate mode                                  | I <sub>EM4</sub>    | 128 byte RAM retention, RTCC running from LFXO                   | _   | 1    | _   | μA     |
|                                                                             |                     | 128 byte RAM retention, CRYO-<br>TIMER running from ULFRCO       | _   | 0.62 | _   | μА     |
|                                                                             |                     | 128 byte RAM retention, no RTCC                                  | _   | 0.62 | _   | μA     |
| Current consumption in EM4S Shutoff mode                                    | I <sub>EM4S</sub>   | No RAM retention, no RTCC                                        | _   | 0.02 | _   | μА     |

#### Note:

1. CMU\_HFXOCTRL\_LOWPOWER=0

# 4.1.4.4 Current Consumption Using Radio

Unless otherwise indicated, typical conditions are: VDD = 3.3 V.  $T_{OP}$  = 25 °C. DC-DC on. Minimum and maximum values in this table represent the worst conditions across supply voltage and process variation at  $T_{OP}$  = 25 °C.

Table 4.7. Current Consumption Using Radio 3.3 V with DC-DC

| Parameter                                                                                                        | Symbol               | Test Condition                                                  | Min | Тур  | Max | Unit |
|------------------------------------------------------------------------------------------------------------------|----------------------|-----------------------------------------------------------------|-----|------|-----|------|
| Current consumption in receive mode, active packet reception (MCU in EM1 @ 38.4 MHz, peripheral clocks disabled) | I <sub>RX</sub>      | 1 Mbit/s, 2GFSK, F = 2.4 GHz,<br>Radio clock prescaled by 4     | _   | 8.7  |     | mA   |
| Current consumption in transmit mode (MCU in EM1 @ 38.4 MHz, peripheral clocks disabled)                         | lтх                  | F = 2.4 GHz, CW, 0 dBm output power, Radio clock prescaled by 3 | _   | 8.2  |     | mA   |
|                                                                                                                  |                      | F = 2.4 GHz, CW, 3 dBm output power                             | _   | 16.5 | _   | mA   |
| RFSENSE current consumption                                                                                      | I <sub>RFSENSE</sub> |                                                                 | _   | 51   | _   | nA   |

# 4.1.5 Wake up times

Table 4.8. Wake up times

| Parameter                                     | Symbol               | Test Condition            | Min | Тур  | Max | Unit          |
|-----------------------------------------------|----------------------|---------------------------|-----|------|-----|---------------|
| Wake up from EM2 Deep<br>Sleep                | t <sub>EM2_WU</sub>  | Code execution from flash | _   | 10.7 | _   | μs            |
|                                               |                      | Code execution from RAM   | _   | 3    | _   | μs            |
| Wakeup time from EM1<br>Sleep                 | t <sub>EM1_WU</sub>  | Executing from flash      | _   | 3    | _   | AHB<br>Clocks |
|                                               |                      | Executing from RAM        | _   | 3    | _   | AHB<br>Clocks |
| Wake up from EM3 Stop                         | t <sub>EM3_WU</sub>  | Executing from flash      | _   | 10.7 | _   | μs            |
|                                               |                      | Executing from RAM        | _   | 3    | _   | μs            |
| Wake up from EM4H Hiber-<br>nate <sup>1</sup> | t <sub>EM4H_WU</sub> | Executing from flash      | _   | 60   | _   | μs            |
| Wake up from EM4S Shut-off <sup>1</sup>       | t <sub>EM4S_WU</sub> |                           | _   | 290  | _   | μs            |

<sup>1.</sup> Time from wakeup request until first instruction is executed. Wakeup results in device reset.

# 4.1.6 Brown Out Detector

For the table below, see Figure 3.2 Power Supply Configuration on page 9 on page 5 to see the relation between the modules external VDD pin and internal voltage supplies. The module itself has only one external power supply input (VDD).

Table 4.9. Brown Out Detector

| Parameter           | Symbol                    | Test Condition               | Min  | Тур | Max  | Unit |
|---------------------|---------------------------|------------------------------|------|-----|------|------|
| AVDD BOD threshold  | V <sub>AVDDBOD</sub>      | AVDD rising                  | _    | _   | 1.85 | V    |
|                     |                           | AVDD falling                 | 1.62 | _   | _    | V    |
| AVDD BOD hysteresis | V <sub>AVDDBOD_HYST</sub> |                              | _    | 21  | _    | mV   |
| AVDD response time  | tavddbod_delay            | Supply drops at 0.1V/µs rate | _    | 2.4 | _    | μs   |
| EM4 BOD threshold   | V <sub>EM4DBOD</sub>      | AVDD rising                  | _    | _   | 1.7  | V    |
|                     |                           | AVDD falling                 | 1.45 | _   | _    | V    |
| EM4 BOD hysteresis  | V <sub>EM4BOD_HYST</sub>  |                              | _    | 46  | _    | mV   |
| EM4 response time   | t <sub>EM4BOD_DELAY</sub> | Supply drops at 0.1V/µs rate | _    | 300 | _    | μs   |

# 4.1.7 Frequency Synthesizer Characteristics

**Table 4.10. Frequency Synthesizer Characteristics** 

| Parameter                                            | Symbol                  | Test Condition          | Min  | Тур | Max    | Unit |
|------------------------------------------------------|-------------------------|-------------------------|------|-----|--------|------|
| RF Synthesizer Frequency range                       | F <sub>RANGE_2400</sub> | 2.4 GHz frequency range | 2400 | _   | 2483.5 | MHz  |
| LO tuning frequency resolution with 38.4 MHz crystal | F <sub>RES_2400</sub>   | 2400 - 2483.5 MHz       | _    | _   | 73     | Hz   |
| Maximum frequency deviation with 38.4 MHz crystal    | ΔF <sub>MAX_2400</sub>  |                         | _    | _   | 1677   | kHz  |

#### 4.1.8 2.4 GHz RF Transceiver Characteristics

# 4.1.8.1 RF Transmitter General Characteristics for the 2.4 GHz Band

Unless otherwise indicated, typical conditions are:  $T_{OP}$  = 25 °C,VDD = 3.3 V, DC-DC on. Crystal frequency = 38.4 MHz. RF center frequency 2.45 GHz. Conducted measurement from the antenna feedpoint.

Table 4.11. RF Transmitter General Characteristics for 2.4 GHz Band

| Parameter                                                     | Symbol                | Test Condition                                                                                                           | Min  | Тур | Max    | Unit |
|---------------------------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------|------|-----|--------|------|
| Maximum TX power                                              | POUT <sub>MAX</sub>   |                                                                                                                          | _    | +3  | _      | dBm  |
| Minimum active TX Power                                       | POUT <sub>MIN</sub>   | CW                                                                                                                       |      | -26 | _      | dBm  |
| Output power step size                                        | POUT <sub>STEP</sub>  | -5 dBm < Output power < 0 dBm                                                                                            | _    | 1   | _      | dB   |
|                                                               |                       | 0 dBm < output power < POUT <sub>MAX</sub>                                                                               | _    | 0.5 | _      | dB   |
| Output power variation vs supply at POUT <sub>MAX</sub>       | POUT <sub>VAR_V</sub> | 1.85 V < V <sub>VREGVDD</sub> < 3.3 V,<br>PAVDD connected directly to ex-<br>ternal supply, for output power = 3<br>dBm. | _    | 3.8 | _      | dB   |
|                                                               |                       | 1.85 V < V <sub>VREGVDD</sub> < 3.3 V using DC-DC converter                                                              | _    | 2.2 | _      | dB   |
| Output power variation vs temperature at POUT <sub>MAX</sub>  | POUT <sub>VAR_T</sub> | From -40 to +85 °C, PAVDD connected to DC-DC output                                                                      | _    | 1.5 | _      | dB   |
| Output power variation vs RF frequency at POUT <sub>MAX</sub> | POUT <sub>VAR_F</sub> | Over RF tuning frequency range                                                                                           | _    | 0.4 | _      | dB   |
| RF tuning frequency range                                     | F <sub>RANGE</sub>    |                                                                                                                          | 2400 | _   | 2483.5 | MHz  |

# 4.1.8.2 RF Receiver General Characteristics for the 2.4 GHz Band

Unless otherwise indicated, typical conditions are:  $T_{OP}$  = 25 °C,VDD = 3.3 V, DC-DC on. Crystal frequency =38.4 MHz. RF center frequency 2.440 GHz. Conducted measurement from the antenna feedpoint.

Table 4.12. RF Receiver General Characteristics for 2.4 GHz Band

| Parameter                                                                 | Symbol                   | Test Condition                            | Min  | Тур   | Max    | Unit |
|---------------------------------------------------------------------------|--------------------------|-------------------------------------------|------|-------|--------|------|
| RF tuning frequency range                                                 | F <sub>RANGE</sub>       |                                           | 2400 | _     | 2483.5 | MHz  |
| Receive mode maximum spurious emission                                    | SPUR <sub>RX</sub>       | 30 MHz to 1 GHz                           | _    | -57   | _      | dBm  |
|                                                                           |                          | 1 GHz to 12 GHz                           | _    | -47   | _      | dBm  |
| Max spurious emissions during active receive mode, per FCC Part 15.109(a) | SPUR <sub>RX_FCC</sub>   | 216 MHz to 960 MHz, Conducted Measurement | _    | -55.2 | _      | dBm  |
|                                                                           |                          | Above 960 MHz, Conducted Measurement      | _    | -47.2 | _      | dBm  |
| Level above which<br>RFSENSE will trigger <sup>1</sup>                    | RFSENSE <sub>TRIG</sub>  | CW at 2.45 GHz                            | _    | -24   | _      | dBm  |
| Level below which<br>RFSENSE will not trigger <sup>1</sup>                | RFSENSE <sub>THRES</sub> |                                           | _    | -50   | _      | dBm  |

<sup>1.</sup> RFSENSE performance is only valid from 0 to 85 °C. RFSENSE should be disabled outside this temperature range.

# 4.1.8.3 RF Receiver Characteristics for Bluetooth Low Energy in the 2.4 GHz Band

Unless otherwise indicated, typical conditions are:  $T_{OP}$  = 25 °C,VDD = 3.3 V. Crystal frequency = 38.4 MHz. RF center frequency 2.440 GHz. DC-DC on. Conducted measurement from the antenna feedpoint.

Table 4.13. RF Receiver Characteristics for Bluetooth Low Energy in the 2.4 GHz Band

| Parameter                                                                                  | Symbol               | Test Condition                                                        | Min | Тур   | Max  | Unit |
|--------------------------------------------------------------------------------------------|----------------------|-----------------------------------------------------------------------|-----|-------|------|------|
| Max usable receiver input level, 0.1% BER                                                  | SAT                  | Signal is reference signal <sup>1</sup> . Packet length is 20 bytes.  | _   | 10    | _    | dBm  |
| 30.8% Packet Error Rate <sup>2</sup>                                                       | SENS                 | With non-ideal signals as specified in RF-PHY.TS.4.2.2, section 4.6.1 | _   | -92   | _    | dBm  |
| Signal to co-channel interferer, 0.1% BER                                                  | C/I <sub>CC</sub>    | Desired signal 3 dB above reference sensitivity                       | _   | 8.3   | _    | dB   |
| Blocking, 0.1% BER, Desired is reference signal at -67 dBm. Interferer is CW in OOB range. | BLOCK <sub>OOB</sub> | Interferer frequency 30 MHz ≤ f ≤ 2000 MHz                            | _   | -27   | _    | dBm  |
|                                                                                            |                      | Interferer frequency 2003 MHz ≤ f ≤ 2399 MHz                          | _   | -32   | _    | dBm  |
|                                                                                            |                      | Interferer frequency 2484 MHz ≤ f ≤ 2997 MHz                          | _   | -32   | _    | dBm  |
|                                                                                            |                      | Interferer frequency 3 GHz ≤ f ≤ 12.75 GHz                            | _   | -27   | _    | dBm  |
| Intermodulation performance                                                                | IM                   | Per Core_4.1, Vol 6, Part A, Section 4.4 with n = 3                   | _   | -25.8 | _    | dBm  |
| Upper limit of input power range over which RSSI resolution is maintained                  | RSSI <sub>MAX</sub>  |                                                                       | 4   | _     | _    | dBm  |
| Lower limit of input power range over which RSSI resolution is maintained                  | RSSI <sub>MIN</sub>  |                                                                       | _   | _     | -101 | dBm  |
| RSSI resolution                                                                            | RSSI <sub>RES</sub>  | Over RSSI <sub>MIN</sub> to RSSI <sub>MAX</sub>                       | _   | _     | 0.5  | dB   |

- 1. Reference signal is defined 2GFSK at -67 dBm, Modulation index = 0.5, BT = 0.5, Bit rate = 1 Mbps, desired data = PRBS9; interferer data = PRBS15; frequency accuracy better than 1 ppm
- 2. Receive sensitivity on Bluetooth Low Energy channel 26 is -86 dBm

# 4.1.9 Oscillators

# 4.1.9.1 LFXO

Table 4.14. LFXO

| Parameter                                                  | Symbol            | Test Condition | Min  | Тур    | Max | Unit |
|------------------------------------------------------------|-------------------|----------------|------|--------|-----|------|
| Crystal frequency                                          | f <sub>LFXO</sub> |                | _    | 32.768 | _   | kHz  |
| Overall frequency tolerance in all conditions <sup>1</sup> |                   |                | -100 |        | 100 | ppm  |

# Note:

1. XTAL nominal frequency tolerance = ±20 ppm

# 4.1.9.2 HFXO

Table 4.15. HFXO

| Parameter                   | Symbol            | Test Condition | Min | Тур  | Max | Unit |
|-----------------------------|-------------------|----------------|-----|------|-----|------|
| Crystal frequency           | f <sub>HFXO</sub> |                | -   | 38.4 | -   | MHz  |
| Crystal frequency tolerance |                   |                | -40 |      | 40  | ppm  |

# 4.1.9.3 LFRCO

Table 4.16. LFRCO

| Parameter                        | Symbol             | Test Condition                 | Min    | Тур    | Max    | Unit |
|----------------------------------|--------------------|--------------------------------|--------|--------|--------|------|
| Oscillation frequency            | f <sub>LFRCO</sub> | ENVREF = 1 in<br>CMU_LFRCOCTRL | 30.474 | 32.768 | 34.243 | kHz  |
|                                  |                    | ENVREF = 0 in<br>CMU_LFRCOCTRL | 30.474 | 32.768 | 33.915 | kHz  |
| Startup time                     | t <sub>LFRCO</sub> |                                | _      | 500    | _      | μs   |
| Current consumption <sup>1</sup> | I <sub>LFRCO</sub> | ENVREF = 1 in<br>CMU_LFRCOCTRL | _      | 342    | _      | nA   |
|                                  |                    | ENVREF = 0 in<br>CMU_LFRCOCTRL | _      | 494    | _      | nA   |

# Note:

1. Block is supplied by AVDD if ANASW = 0, or DVDD if ANASW=1 in EMU\_PWRCTRL register

# 4.1.9.4 HFRCO and AUXHFRCO

Table 4.17. HFRCO and AUXHFRCO

| Parameter                  | Symbol              | Test Condition                                            | Min  | Тур | Max | Unit  |
|----------------------------|---------------------|-----------------------------------------------------------|------|-----|-----|-------|
| Frequency Accuracy         | f <sub>HFRCO</sub>  | Any frequency band, across supply voltage and temperature | -2.5 | _   | 2.5 | %     |
| Start-up time              | t <sub>HFRCO</sub>  | f <sub>HFRCO</sub> ≥ 19 MHz                               | _    | 300 | _   | ns    |
|                            |                     | 4 < f <sub>HFRCO</sub> < 19 MHz                           | _    | 1   | _   | μs    |
|                            |                     | f <sub>HFRCO</sub> ≤ 4 MHz                                | _    | 2.5 | _   | μs    |
| Current consumption on all | I <sub>HFRCO</sub>  | f <sub>HFRCO</sub> = 38 MHz                               | _    | 204 | 228 | μA    |
| supplies                   |                     | f <sub>HFRCO</sub> = 32 MHz                               | _    | 171 | 190 | μA    |
|                            |                     | f <sub>HFRCO</sub> = 26 MHz                               | _    | 147 | 164 | μA    |
|                            |                     | f <sub>HFRCO</sub> = 19 MHz                               | _    | 126 | 138 | μA    |
|                            |                     | f <sub>HFRCO</sub> = 16 MHz                               | _    | 110 | 120 | μA    |
|                            |                     | f <sub>HFRCO</sub> = 13 MHz                               | _    | 100 | 110 | μA    |
|                            |                     | f <sub>HFRCO</sub> = 7 MHz                                | _    | 81  | 91  | μA    |
|                            |                     | f <sub>HFRCO</sub> = 4 MHz                                | _    | 33  | 35  | μΑ    |
|                            |                     | f <sub>HFRCO</sub> = 2 MHz                                | _    | 31  | 35  | μА    |
|                            |                     | f <sub>HFRCO</sub> = 1 MHz                                | _    | 30  | 35  | μA    |
| Step size                  | SS <sub>HFRCO</sub> | Coarse (% of period)                                      | _    | 0.8 | _   | %     |
|                            |                     | Fine (% of period)                                        | _    | 0.1 | _   | %     |
| Period Jitter              | PJ <sub>HFRCO</sub> |                                                           | _    | 0.2 | _   | % RMS |

# 4.1.9.5 ULFRCO

Table 4.18. ULFRCO

| Parameter             | Symbol              | Test Condition | Min  | Тур | Max  | Unit |
|-----------------------|---------------------|----------------|------|-----|------|------|
| Oscillation frequency | f <sub>ULFRCO</sub> |                | 0.95 | 1   | 1.07 | kHz  |

# 4.1.10 Flash Memory Characteristics

Table 4.19. Flash Memory Characteristics<sup>1</sup>

| Parameter                                 | Symbol               | Test Condition | Min   | Тур | Max | Unit   |
|-------------------------------------------|----------------------|----------------|-------|-----|-----|--------|
| Flash erase cycles before failure         | EC <sub>FLASH</sub>  |                | 10000 | _   | _   | cycles |
| Flash data retention                      | RET <sub>FLASH</sub> |                | 10    | _   | _   | years  |
| Word (32-bit) programming time            | t <sub>W_PROG</sub>  |                | 20    | 26  | 40  | μs     |
| Page erase time                           | t <sub>PERASE</sub>  |                | 20    | 27  | 40  | ms     |
| Mass erase time                           | t <sub>MERASE</sub>  |                | 20    | 27  | 40  | ms     |
| Device erase time <sup>2</sup>            | t <sub>DERASE</sub>  |                | _     | 60  | 74  | ms     |
| Page erase current <sup>3</sup>           | I <sub>ERASE</sub>   |                | _     | _   | 3   | mA     |
| Mass or Device erase current <sup>3</sup> |                      |                | _     | _   | 5   | mA     |
| Write current <sup>3</sup>                | I <sub>WRITE</sub>   |                | _     | _   | 3   | mA     |

- 1. Flash data retention information is published in the Quarterly Quality and Reliability Report.
- 2. Device erase is issued over the AAP interface and erases all flash, SRAM, the Lock Bit (LB) page, and the User data page Lock Word (ULW)
- 3. Measured at 25°C

# 4.1.11 GPIO

For the table below, see Figure 3.2 Power Supply Configuration on page 9 on page 5 to see the relation between the modules external VDD pin and internal voltage supplies. The module itself has only one external power supply input (VDD).

Table 4.20. GPIO

| Parameter                                                      | Symbol                 | Test Condition                          | Min       | Тур | Max       | Unit |
|----------------------------------------------------------------|------------------------|-----------------------------------------|-----------|-----|-----------|------|
| Input low voltage                                              | V <sub>IOIL</sub>      |                                         | _         | _   | IOVDD*0.3 | V    |
| Input high voltage                                             | V <sub>IOIH</sub>      |                                         | IOVDD*0.7 | _   | _         | V    |
| Output high voltage relative to IOVDD                          | V <sub>IOOH</sub>      | Sourcing 3 mA, IOVDD ≥ 3 V,             | IOVDD*0.8 | _   | _         | V    |
|                                                                |                        | DRIVESTRENGTH <sup>1</sup> = WEAK       |           |     |           |      |
|                                                                |                        | Sourcing 1.2 mA, IOVDD ≥ 1.62 V,        | IOVDD*0.6 | _   | _         | V    |
|                                                                |                        | DRIVESTRENGTH <sup>1</sup> = WEAK       |           |     |           |      |
|                                                                |                        | Sourcing 20 mA, IOVDD ≥ 3 V,            | IOVDD*0.8 | _   | _         | V    |
|                                                                |                        | DRIVESTRENGTH <sup>1</sup> = STRONG     |           |     |           |      |
|                                                                |                        | Sourcing 8 mA, IOVDD ≥ 1.62 V,          | IOVDD*0.6 | _   | _         | V    |
|                                                                |                        | DRIVESTRENGTH <sup>1</sup> = STRONG     |           |     |           |      |
| Output low voltage relative to IOVDD                           | V <sub>IOOL</sub>      | Sinking 3 mA, IOVDD ≥ 3 V,              | _         | _   | IOVDD*0.2 | V    |
| טטטט                                                           |                        | DRIVESTRENGTH <sup>1</sup> = WEAK       |           |     |           |      |
|                                                                |                        | Sinking 1.2 mA, IOVDD ≥ 1.62 V,         | _         | _   | IOVDD*0.4 | V    |
|                                                                |                        | DRIVESTRENGTH <sup>1</sup> = WEAK       |           |     |           |      |
|                                                                |                        | Sinking 20 mA, IOVDD ≥ 3 V,             | _         | _   | IOVDD*0.2 | V    |
|                                                                |                        | DRIVESTRENGTH <sup>1</sup> = STRONG     |           |     |           |      |
|                                                                |                        | Sinking 8 mA, IOVDD ≥ 1.62 V,           | _         | _   | IOVDD*0.4 | V    |
|                                                                |                        | DRIVESTRENGTH <sup>1</sup> = STRONG     |           |     |           |      |
| Input leakage current                                          | I <sub>IOLEAK</sub>    | All GPIO except LFXO pins, GPIO ≤ IOVDD | _         | 0.1 | 30        | nA   |
|                                                                |                        | LFXO Pins, GPIO ≤ IOVDD                 | _         | 0.1 | 50        | nA   |
| Input leakage current on 5VTOL pads above IOVDD                | I <sub>5VTOLLEAK</sub> | IOVDD < GPIO ≤ IOVDD + 2 V              | _         | 3.3 | 15        | μΑ   |
| I/O pin pull-up resistor                                       | R <sub>PU</sub>        |                                         | 30        | 43  | 65        | kΩ   |
| I/O pin pull-down resistor                                     | R <sub>PD</sub>        |                                         | 30        | 43  | 65        | kΩ   |
| Pulse width of pulses removed by the glitch suppression filter | <sup>t</sup> IOGLITCH  |                                         | 20        | 25  | 35        | ns   |

| Parameter                                            | Symbol            | Test Condition                       | Min | Тур | Max | Unit |
|------------------------------------------------------|-------------------|--------------------------------------|-----|-----|-----|------|
|                                                      | t <sub>IOOF</sub> | C <sub>L</sub> = 50 pF,              | _   | 1.8 | _   | ns   |
| to 30% of V <sub>IO</sub>                            |                   | DRIVESTRENGTH <sup>1</sup> = STRONG, |     |     |     |      |
|                                                      |                   | SLEWRATE <sup>1</sup> = 0x6          |     |     |     |      |
|                                                      |                   | C <sub>L</sub> = 50 pF,              | _   | 4.5 | _   | ns   |
|                                                      |                   | DRIVESTRENGTH <sup>1</sup> = WEAK,   |     |     |     |      |
|                                                      |                   | SLEWRATE <sup>1</sup> = 0x6          |     |     |     |      |
| Output rise time, From 30% to 70% of V <sub>IO</sub> | t <sub>IOOR</sub> | C <sub>L</sub> = 50 pF,              | _   | 2.2 | _   | ns   |
| 10 70% OI VIO                                        |                   | DRIVESTRENGTH <sup>1</sup> = STRONG, |     |     |     |      |
|                                                      |                   | SLEWRATE = 0x6 <sup>1</sup>          |     |     |     |      |
|                                                      |                   | C <sub>L</sub> = 50 pF,              | _   | 7.4 | _   | ns   |
|                                                      |                   | DRIVESTRENGTH <sup>1</sup> = WEAK,   |     |     |     |      |
|                                                      |                   | SLEWRATE <sup>1</sup> = 0x6          |     |     |     |      |
| Note:                                                | ·                 | ·                                    | •   |     | •   |      |

# Note:

1. In GPIO\_Pn\_CTRL register

# 4.1.12 VMON

Table 4.21. VMON

| Parameter                 | Symbol                  | Test Condition                           | Min  | Тур  | Max  | Unit |
|---------------------------|-------------------------|------------------------------------------|------|------|------|------|
| VMON Supply Current       | I <sub>VMON</sub>       | In EM0 or EM1, 1 supply monitored        | _    | 5.8  | 8.26 | μА   |
|                           |                         | In EM0 or EM1, 4 supplies monitored      | _    | 11.8 | 16.8 | μА   |
|                           |                         | In EM2, EM3 or EM4, 1 supply monitored   | _    | 62   | _    | nA   |
|                           |                         | In EM2, EM3 or EM4, 4 supplies monitored | _    | 99   | _    | nA   |
| VMON Loading of Monitored | I <sub>SENSE</sub>      | In EM0 or EM1                            | _    | 2    | _    | μΑ   |
| Supply                    |                         | In EM2, EM3 or EM4                       | _    | 2    | _    | nA   |
| Threshold range           | V <sub>VMON_RANGE</sub> |                                          | 1.62 | _    | 3.4  | V    |
| Threshold step size       | N <sub>VMON_STESP</sub> | Coarse                                   | _    | 200  | _    | mV   |
|                           |                         | Fine                                     | _    | 20   | _    | mV   |
| Response time             | t <sub>VMON_RES</sub>   | Supply drops at 1V/µs rate               | _    | 460  | _    | ns   |
| Hysteresis                | V <sub>VMON_HYST</sub>  |                                          | _    | 26   | _    | mV   |

# 4.1.13 ADC

For the table below, see Figure 3.2 Power Supply Configuration on page 9 on page 5 to see the relation between the modules external VDD pin and internal voltage supplies. The module itself has only one external power supply input (VDD).

Table 4.22. ADC

| Parameter                                                                                                            | Symbol                             | Test Condition                                                         | Min               | Тур | Max                | Unit |
|----------------------------------------------------------------------------------------------------------------------|------------------------------------|------------------------------------------------------------------------|-------------------|-----|--------------------|------|
| Resolution                                                                                                           | V <sub>RESOLUTION</sub>            |                                                                        | 6                 |     | 12                 | Bits |
| Input voltage range                                                                                                  | V <sub>ADCIN</sub>                 | Single ended                                                           | 0                 | _   | 2*V <sub>REF</sub> | V    |
|                                                                                                                      |                                    | Differential                                                           | -V <sub>REF</sub> | _   | V <sub>REF</sub>   | V    |
| Input range of external reference voltage, single ended and differential                                             | V <sub>ADCREFIN_P</sub>            |                                                                        | 1                 | _   | V <sub>AVDD</sub>  | V    |
| Power supply rejection <sup>1</sup>                                                                                  | PSRR <sub>ADC</sub>                | At DC                                                                  | _                 | 80  | _                  | dB   |
| Analog input common mode rejection ratio                                                                             | CMRR <sub>ADC</sub>                | At DC                                                                  | _                 | 80  | _                  | dB   |
| Current from all supplies, using internal reference buffer. Continous operation. WAR-MUPMODE <sup>2</sup> = KEEPADC- | I <sub>ADC_CONTI-</sub><br>NOUS_LP | 1 Msps / 16 MHz ADCCLK, BIASPROG = 0, GPBIASACC = 1                    | _                 | 301 | 350                | μА   |
| WARM                                                                                                                 |                                    | 250 ksps / 4 MHz ADCCLK, BIA-<br>SPROG = 6, GPBIASACC = 1 <sup>3</sup> | _                 | 149 | _                  | μA   |
|                                                                                                                      |                                    | 62.5 ksps / 1 MHz ADCCLK,                                              | _                 | 91  | _                  | μA   |
|                                                                                                                      |                                    | BIASPROG = 15, GPBIASACC = 1 <sup>3</sup>                              |                   |     |                    |      |
| Current from all supplies, using internal reference buffer.                                                          | I <sub>ADC_NORMAL_LP</sub>         | 35 ksps / 16 MHz ADCCLK,                                               | _                 | 51  | _                  | μA   |
| Duty-cycled operation. WAR-MUPMODE <sup>2</sup> = NORMAL                                                             |                                    | BIASPROG = 0, GPBIASACC = 1                                            |                   |     |                    |      |
|                                                                                                                      |                                    | 5 ksps / 16 MHz ADCCLK                                                 | _                 | 9   | _                  | μA   |
|                                                                                                                      |                                    | BIASPROG = 0, GPBIASACC = 1                                            |                   |     |                    |      |
| Current from all supplies, us-                                                                                       | I <sub>ADC_STAND</sub>             | 125 ksps / 16 MHz ADCCLK,                                              | _                 | 117 | _                  | μA   |
| ing internal reference buffer. Duty-cycled operation. AWARMUPMODE <sup>2</sup> = KEEP-                               | BY_LP                              | BIASPROG = 0, GPBIASACC = 1                                            |                   |     |                    |      |
| INSTANDBY or KEEPIN-<br>SLOWACC                                                                                      |                                    | 35 ksps / 16 MHz ADCCLK,                                               | _                 | 79  | _                  | μA   |
|                                                                                                                      |                                    | BIASPROG = 0, GPBIASACC = 1                                            |                   |     |                    |      |

| Parameter                                                                                | Symbol                     | Test Condition                                                         | Min | Тур  | Max | Unit   |
|------------------------------------------------------------------------------------------|----------------------------|------------------------------------------------------------------------|-----|------|-----|--------|
| Current from all supplies, us-                                                           | I <sub>ADC_CONTI-</sub>    | 1 Msps / 16 MHz ADCCLK,                                                | _   | 345  | _   | μA     |
| ing internal reference buffer. Continous operation. WAR-MUPMODE <sup>2</sup> = KEEPADC-  | NOUS_HP                    | BIASPROG = 0, GPBIASACC = 0                                            |     |      |     |        |
| WARM                                                                                     |                            | 250 ksps / 4 MHz ADCCLK, BIA-<br>SPROG = 6, GPBIASACC = 0 <sup>3</sup> | _   | 191  | _   | μA     |
|                                                                                          |                            | 62.5 ksps / 1 MHz ADCCLK,                                              | _   | 132  | _   | μA     |
|                                                                                          |                            | BIASPROG = 15, GPBIASACC = 0 <sup>3</sup>                              |     |      |     |        |
| Current from all supplies, us-                                                           | I <sub>ADC_NORMAL_HP</sub> | 35 ksps / 16 MHz ADCCLK,                                               | _   | 102  | _   | μA     |
| ing internal reference buffer. Duty-cycled operation. WAR-MUPMODE <sup>2</sup> = NORMAL  |                            | BIASPROG = 0, GPBIASACC = 0                                            |     |      |     |        |
|                                                                                          |                            | 5 ksps / 16 MHz ADCCLK                                                 | _   | 17   | _   | μA     |
|                                                                                          |                            | BIASPROG = 0, GPBIASACC = 0                                            |     |      |     |        |
| Current from all supplies, us-                                                           | I <sub>ADC_STAND</sub>     | 125 ksps / 16 MHz ADCCLK,                                              | _   | 162  | _   | μA     |
| ing internal reference buffer.  Duty-cycled operation.  AWARMUPMODE <sup>2</sup> = KEEP- | ВУ_НР                      | BIASPROG = 0, GPBIASACC = 0                                            |     |      |     |        |
| INSTANDBY or KEEPIN-<br>SLOWACC                                                          |                            | 35 ksps / 16 MHz ADCCLK,                                               | _   | 123  | _   | μA     |
|                                                                                          |                            | BIASPROG = 0, GPBIASACC = 0                                            |     |      |     |        |
| Current from HFPERCLK                                                                    | I <sub>ADC_CLK</sub>       | HFPERCLK = 16 MHz                                                      | _   | 140  | _   | μA     |
| ADC Clock Frequency                                                                      | f <sub>ADCCLK</sub>        |                                                                        | _   | _    | 16  | MHz    |
| Throughput rate                                                                          | f <sub>ADCRATE</sub>       |                                                                        | _   | _    | 1   | Msps   |
| Conversion time <sup>4</sup>                                                             | t <sub>ADCCONV</sub>       | 6 bit                                                                  | _   | 7    | _   | cycles |
|                                                                                          |                            | 8 bit                                                                  | _   | 9    | _   | cycles |
|                                                                                          |                            | 12 bit                                                                 | _   | 13   | _   | cycles |
| Startup time of reference generator and ADC core                                         | t <sub>ADCSTART</sub>      | WARMUPMODE <sup>2</sup> = NORMAL                                       | _   | _    | 5   | μs     |
| generator and 7.20 core                                                                  |                            | WARMUPMODE <sup>2</sup> = KEEPIN-<br>STANDBY                           | _   | _    | 2   | μs     |
|                                                                                          |                            | WARMUPMODE <sup>2</sup> = KEEPINSLO-<br>WACC                           | _   | _    | 1   | μs     |
| SNDR at 1Msps and f <sub>in</sub> = 10kHz                                                | SNDR <sub>ADC</sub>        | Internal reference, 2.5 V full-scale, differential (-1.25, 1.25)       | 58  | 67   | _   | dB     |
|                                                                                          |                            | vrefp_in = 1.25 V direct mode with 2.5 V full-scale, differential      | _   | 68   | _   | dB     |
| Spurious-Free Dynamic<br>Range (SFDR)                                                    | SFDR <sub>ADC</sub>        | 1 MSamples/s, 10 kHz full-scale sine wave                              | _   | 75   | _   | dB     |
| Input referred ADC noise, rms                                                            | V <sub>REF_NOISE</sub>     | Including quantization noise and distortion                            | _   | 380  | _   | μV     |
| Offset Error                                                                             | V <sub>ADCOFFSETERR</sub>  |                                                                        | -3  | 0.25 | 3   | LSB    |

| Parameter                                         | Symbol                | Test Condition           | Min | Тур   | Max | Unit  |
|---------------------------------------------------|-----------------------|--------------------------|-----|-------|-----|-------|
| Gain error in ADC                                 | V <sub>ADC_GAIN</sub> | Using internal reference | _   | -0.2  | 5   | %     |
|                                                   |                       | Using external reference | _   | -1    | _   | %     |
| Differential non-linearity (DNL)                  | DNL <sub>ADC</sub>    | 12 bit resolution        | -1  | _     | 2   | LSB   |
| Integral non-linearity (INL),<br>End point method | INL <sub>ADC</sub>    | 12 bit resolution        | -6  | _     | 6   | LSB   |
| Temperature Sensor Slope                          | V <sub>TS_SLOPE</sub> |                          | _   | -1.84 | _   | mV/°C |

- 1. PSRR is referenced to AVDD when ANASW=0 and to DVDD when ANASW=1 in EMU\_PWRCTRL
- 2. In ADCn\_CNTL register
- 3. In ADCn\_BIASPROG register
- 4. Derived from ADCCLK

#### 4.1.14 IDAC

For the table below, see Figure 3.2 Power Supply Configuration on page 9 on page 5 to see the relation between the modules external VDD pin and internal voltage supplies. The module itself has only one external power supply input (VDD).

Table 4.23. IDAC

| Parameter                                   | Symbol                   | Test Condition                                                                      | Min  | Тур  | Max | Unit |
|---------------------------------------------|--------------------------|-------------------------------------------------------------------------------------|------|------|-----|------|
| Number of Ranges                            | N <sub>IDAC_RANGES</sub> |                                                                                     | _    | 4    | _   | -    |
| Output Current                              | I <sub>IDAC_OUT</sub>    | RANGSEL <sup>1</sup> = RANGE0                                                       | 0.05 | _    | 1.6 | μA   |
|                                             |                          | RANGSEL <sup>1</sup> = RANGE1                                                       | 1.6  | _    | 4.7 | μA   |
|                                             |                          | RANGSEL <sup>1</sup> = RANGE2                                                       | 0.5  | _    | 16  | μA   |
|                                             |                          | RANGSEL <sup>1</sup> = RANGE3                                                       | 2    | _    | 64  | μA   |
| Linear steps within each range              | N <sub>IDAC_STEPS</sub>  |                                                                                     | _    | 32   | _   |      |
| Step size                                   | SS <sub>IDAC</sub>       | RANGSEL <sup>1</sup> = RANGE0                                                       | _    | 50   | _   | nA   |
|                                             |                          | RANGSEL <sup>1</sup> = RANGE1                                                       | _    | 100  | _   | nA   |
|                                             |                          | RANGSEL <sup>1</sup> = RANGE2                                                       | _    | 500  | _   | nA   |
|                                             |                          | RANGSEL <sup>1</sup> = RANGE3                                                       | _    | 2    | _   | μA   |
| Total Accuracy, STEPSEL <sup>1</sup> = 0x10 | ACC <sub>IDAC</sub>      | EM0 or EM1, AVDD=3.3 V, T = 25 °C                                                   | -2   | _    | 2   | %    |
|                                             |                          | EM0 or EM1                                                                          | -18  | _    | 22  | %    |
|                                             |                          | EM2 or EM3, Source mode,<br>RANGSEL <sup>1</sup> = RANGE0,<br>AVDD=3.3 V, T = 25 °C | _    | -2   | _   | %    |
|                                             |                          | EM2 or EM3, Source mode,<br>RANGSEL <sup>1</sup> = RANGE1,<br>AVDD=3.3 V, T = 25 °C | _    | -1.7 | _   | %    |
|                                             |                          | EM2 or EM3, Source mode,<br>RANGSEL <sup>1</sup> = RANGE2,<br>AVDD=3.3 V, T = 25 °C | _    | -0.8 | _   | %    |
|                                             |                          | EM2 or EM3, Source mode,<br>RANGSEL <sup>1</sup> = RANGE3,<br>AVDD=3.3 V, T = 25 °C | _    | -0.5 | _   | %    |
|                                             |                          | EM2 or EM3, Sink mode, RANG-<br>SEL <sup>1</sup> = RANGE0, AVDD=3.3 V, T<br>= 25 °C | _    | -0.7 | _   | %    |
|                                             |                          | EM2 or EM3, Sink mode, RANG-<br>SEL <sup>1</sup> = RANGE1, AVDD=3.3 V, T<br>= 25 °C | _    | -0.6 | _   | %    |
|                                             |                          | EM2 or EM3, Sink mode, RANG-<br>SEL <sup>1</sup> = RANGE2, AVDD=3.3 V, T<br>= 25 °C | _    | -0.5 | _   | %    |
|                                             |                          | EM2 or EM3, Sink mode, RANG-<br>SEL <sup>1</sup> = RANGE3, AVDD=3.3 V, T<br>= 25 °C | _    | -0.5 | _   | %    |

| Parameter                                                                           | Symbol                   | Test Condition                                                                                 | Min | Тур  | Max | Unit |
|-------------------------------------------------------------------------------------|--------------------------|------------------------------------------------------------------------------------------------|-----|------|-----|------|
| Start up time                                                                       | t <sub>IDAC_SU</sub>     | Output within 1% of steady state value                                                         | _   | 5    | _   | μs   |
| Settling time, (output settled                                                      | t <sub>IDAC_SETTLE</sub> | Range setting is changed                                                                       | _   | 5    | _   | μs   |
| within 1% of steady state value)                                                    |                          | Step value is changed                                                                          | _   | 1    | _   | μs   |
| Current consumption in EM0 or EM1 <sup>2</sup>                                      | I <sub>IDAC</sub>        | Source mode, excluding output current                                                          | _   | 8.9  | 13  | μA   |
|                                                                                     |                          | Sink mode, excluding output current                                                            | _   | 12   | 16  | μA   |
| Current consumption in EM2 or EM3 <sup>2</sup>                                      |                          | Source mode, excluding output current, duty cycle mode, T = 25 °C                              | _   | 1.04 | _   | μА   |
|                                                                                     |                          | Sink mode, excluding output current, duty cycle mode, T = 25 °C                                | _   | 1.08 | _   | μA   |
|                                                                                     |                          | Source mode, excluding output current, duty cycle mode, T ≥ 85 °C                              | _   | 8.9  | _   | μА   |
|                                                                                     |                          | Sink mode, excluding output current, duty cycle mode, T ≥ 85 °C                                | _   | 12   | _   | μA   |
| Output voltage compliance in source mode, source current change relative to current | I <sub>COMP_SRC</sub>    | RANGESEL1=0, output voltage = min(V <sub>IOVDD</sub> , V <sub>AVDD</sub> <sup>2</sup> -100 mv) | _   | 0.04 | _   | %    |
| sourced at 0 V                                                                      |                          | RANGESEL1=1, output voltage = min(V <sub>IOVDD</sub> , V <sub>AVDD</sub> <sup>2</sup> -100 mV) | _   | 0.02 | _   | %    |
|                                                                                     |                          | RANGESEL1=2, output voltage = min(V <sub>IOVDD</sub> , V <sub>AVDD</sub> <sup>2</sup> -150 mV) | _   | 0.02 | _   | %    |
|                                                                                     |                          | RANGESEL1=3, output voltage = min(V <sub>IOVDD</sub> , V <sub>AVDD</sub> <sup>2</sup> -250 mV) | _   | 0.02 | _   | %    |
| Output voltage compliance in sink mode, sink current                                | I <sub>COMP_SINK</sub>   | RANGESEL1=0, output voltage = 100 mV                                                           | _   | 0.18 | _   | %    |
| change relative to current sunk at IOVDD                                            |                          | RANGESEL1=1, output voltage = 100 mV                                                           | _   | 0.12 | _   | %    |
|                                                                                     |                          | RANGESEL1=2, output voltage = 150 mV                                                           | _   | 0.08 | _   | %    |
|                                                                                     |                          | RANGESEL1=3, output voltage = 250 mV                                                           | _   | 0.02 | _   | %    |

- 1. In IDAC\_CURPROG register
- 2. The IDAC is supplied by either AVDD, DVDD, or IOVDD based on the setting of ANASW in the EMU\_PWRCTRL register and PWRSEL in the IDAC\_CTRL register. Setting PWRSEL to 1 selects IOVDD. With PWRSEL cleared to 0, ANASW selects between AVDD (0) and DVDD (1).

# 4.1.15 Analog Comparator (ACMP)

Table 4.24. ACMP

| Parameter                                                           | Symbol                | Test Condition                                                  | Min   | Тур | Max                    | Unit |
|---------------------------------------------------------------------|-----------------------|-----------------------------------------------------------------|-------|-----|------------------------|------|
| Input voltage range                                                 | V <sub>ACMPIN</sub>   | ACMPVDD =<br>ACMPn_CTRL_PWRSEL <sup>1</sup>                     | 0     | _   | V <sub>ACMPVDD</sub>   | V    |
| Supply Voltage                                                      | V <sub>ACMPVDD</sub>  | BIASPROG <sup>2</sup> $\leq$ 0x10 or FULL-BIAS <sup>2</sup> = 0 | 1.85  | _   | V <sub>VREGVDD</sub> _ | V    |
|                                                                     |                       | $0x10 < BIASPROG^2 \le 0x20$ and FULLBIAS <sup>2</sup> = 1      | 2.1   |     | V <sub>VREGVDD</sub> _ | V    |
| Active current not including                                        | I <sub>ACMP</sub>     | $BIASPROG^2 = 1$ , $FULLBIAS^2 = 0$                             | _     | 50  | _                      | nA   |
| voltage reference                                                   |                       | BIASPROG <sup>2</sup> = 0x10, FULLBIAS <sup>2</sup><br>= 0      | _     | 306 | _                      | nA   |
|                                                                     |                       | BIASPROG <sup>2</sup> = 0x20, FULLBIAS <sup>2</sup><br>= 1      | _     | 74  | 95                     | μΑ   |
| Current consumption of inter-<br>nal voltage reference              | I <sub>ACMPREF</sub>  | VLP selected as input using 2.5 V<br>Reference / 4 (0.625 V)    | _     | 50  | _                      | nA   |
|                                                                     |                       | VLP selected as input using VDD                                 | _     | 20  | _                      | nA   |
|                                                                     |                       | VBDIV selected as input using 1.25 V reference / 1              | _     | 4.1 | _                      | μΑ   |
|                                                                     |                       | VADIV selected as input using VDD/1                             | _     | 2.4 | _                      | μΑ   |
| Hysteresis (V <sub>CM</sub> = 1.25 V,                               | V <sub>ACMPHYST</sub> | HYSTSEL <sup>3</sup> = HYST0                                    | -1.75 | 0   | 1.75                   | mV   |
| BIASPROG <sup>2</sup> = $0x10$ , FULL-<br>BIAS <sup>2</sup> = $1$ ) |                       | HYSTSEL <sup>3</sup> = HYST1                                    | 10    | 18  | 26                     | mV   |
|                                                                     |                       | HYSTSEL <sup>3</sup> = HYST2                                    | 21    | 32  | 46                     | mV   |
|                                                                     |                       | HYSTSEL <sup>3</sup> = HYST3                                    | 27    | 44  | 63                     | mV   |
|                                                                     |                       | HYSTSEL <sup>3</sup> = HYST4                                    | 32    | 55  | 80                     | mV   |
|                                                                     |                       | HYSTSEL <sup>3</sup> = HYST5                                    | 38    | 65  | 100                    | mV   |
|                                                                     |                       | HYSTSEL <sup>3</sup> = HYST6                                    | 43    | 77  | 121                    | mV   |
|                                                                     |                       | HYSTSEL <sup>3</sup> = HYST7                                    | 47    | 86  | 148                    | mV   |
|                                                                     |                       | HYSTSEL <sup>3</sup> = HYST8                                    | -4    | 0   | 4                      | mV   |
|                                                                     |                       | HYSTSEL <sup>3</sup> = HYST9                                    | -27   | -18 | -10                    | mV   |
|                                                                     |                       | HYSTSEL <sup>3</sup> = HYST10                                   | -47   | -32 | -18                    | mV   |
|                                                                     |                       | HYSTSEL <sup>3</sup> = HYST11                                   | -64   | -43 | -27                    | mV   |
|                                                                     |                       | HYSTSEL <sup>3</sup> = HYST12                                   | -78   | -54 | -32                    | mV   |
|                                                                     |                       | HYSTSEL <sup>3</sup> = HYST13                                   | -93   | -64 | -37                    | mV   |
|                                                                     |                       | HYSTSEL <sup>3</sup> = HYST14                                   | -113  | -74 | -42                    | mV   |
|                                                                     |                       | HYSTSEL <sup>3</sup> = HYST15                                   | -135  | -85 | -47                    | mV   |

| Parameter                            | Symbol                  | Test Condition                                             | Min | Тур  | Max  | Unit |
|--------------------------------------|-------------------------|------------------------------------------------------------|-----|------|------|------|
| Comparator delay <sup>4</sup>        | t <sub>ACMPDELAY</sub>  | $BIASPROG^2 = 1$ , $FULLBIAS^2 = 0$                        | _   | 30   | _    | μs   |
|                                      |                         | BIASPROG <sup>2</sup> = 0x10, FULLBIAS <sup>2</sup><br>= 0 | _   | 3.7  | _    | μs   |
|                                      |                         | BIASPROG <sup>2</sup> = 0x20, FULLBIAS <sup>2</sup> = 1    | _   | 35   | _    | ns   |
| Offset voltage                       | V <sub>ACMPOFFSET</sub> | BIASPROG <sup>2</sup> =0x10, FULLBIAS <sup>2</sup><br>= 1  | -35 | _    | 35   | mV   |
| Reference Voltage                    | Vacmpref                | Internal 1.25 V reference                                  | 1   | 1.25 | 1.47 | V    |
|                                      |                         | Internal 2.5 V reference                                   | 2   | 2.5  | 2.8  | V    |
| Capacitive Sense Internal Resistance | R <sub>CSRES</sub>      | CSRESSEL <sup>5</sup> = 0                                  | _   | inf  | _    | kΩ   |
| Resistance                           |                         | CSRESSEL <sup>5</sup> = 1                                  | _   | 15   | _    | kΩ   |
|                                      |                         | CSRESSEL <sup>5</sup> = 2                                  | _   | 27   | _    | kΩ   |
|                                      |                         | CSRESSEL <sup>5</sup> = 3                                  | _   | 39   | _    | kΩ   |
|                                      |                         | CSRESSEL <sup>5</sup> = 4                                  | _   | 51   | _    | kΩ   |
|                                      |                         | CSRESSEL <sup>5</sup> = 5                                  | _   | 102  | _    | kΩ   |
|                                      |                         | CSRESSEL <sup>5</sup> = 6                                  | _   | 164  | _    | kΩ   |
|                                      |                         | CSRESSEL <sup>5</sup> = 7                                  | _   | 239  | _    | kΩ   |

#### Note:

- 1. ACMPVDD is a supply chosen by the setting in ACMPn\_CTRL\_PWRSEL and may be IOVDD, AVDD or DVDD
- 2. In ACMPn\_CTRL register
- 3. In ACMPn\_HYSTERESIS register
- 4. ±100 mV differential drive
- 5. In ACMPn\_INPUTSEL register

The total ACMP current is the sum of the contributions from the ACMP and its internal voltage reference as given as:

# I<sub>ACMPTOTAL</sub> = I<sub>ACMP</sub> + I<sub>ACMPREF</sub>

 $\mathbf{I}_{\text{ACMPREF}}$  is zero if an external voltage reference is used.

#### 4.1.16 I2C

#### I2C Standard-mode (Sm)

Table 4.25. I2C Standard-mode (Sm)<sup>1</sup>

| Parameter                                        | Symbol              | Test Condition | Min | Тур | Max  | Unit |
|--------------------------------------------------|---------------------|----------------|-----|-----|------|------|
| SCL clock frequency <sup>2</sup>                 | f <sub>SCL</sub>    |                | 0   | _   | 100  | kHz  |
| SCL clock low time                               | t <sub>LOW</sub>    |                | 4.7 | _   | _    | μs   |
| SCL clock high time                              | t <sub>HIGH</sub>   |                | 4   | _   | _    | μs   |
| SDA set-up time                                  | t <sub>SU,DAT</sub> |                | 250 | _   | _    | ns   |
| SDA hold time <sup>3</sup>                       | t <sub>HD,DAT</sub> |                | 100 | _   | 3450 | ns   |
| Repeated START condition set-up time             | t <sub>SU,STA</sub> |                | 4.7 | _   | _    | μs   |
| (Repeated) START condition hold time             | t <sub>HD,STA</sub> |                | 4   | _   | _    | μs   |
| STOP condition set-up time                       | t <sub>SU,STO</sub> |                | 4   | _   | _    | μs   |
| Bus free time between a STOP and START condition | t <sub>BUF</sub>    |                | 4.7 | _   | _    | μs   |

- 1. For CLHR set to 0 in the I2Cn\_CTRL register
- 2. For the minimum HFPERCLK frequency required in Standard-mode, refer to the I2C chapter in the reference manual
- 3. The maximum SDA hold time  $(t_{HD,DAT})$  needs to be met only when the device does not stretch the low time of SCL  $(t_{LOW})$

## I2C Fast-mode (Fm)

Table 4.26. I2C Fast-mode (Fm)<sup>1</sup>

| Parameter                                        | Symbol              | Test Condition | Min | Тур | Max | Unit |
|--------------------------------------------------|---------------------|----------------|-----|-----|-----|------|
| SCL clock frequency <sup>2</sup>                 | f <sub>SCL</sub>    |                | 0   | _   | 400 | kHz  |
| SCL clock low time                               | t <sub>LOW</sub>    |                | 1.3 | _   | _   | μs   |
| SCL clock high time                              | t <sub>HIGH</sub>   |                | 0.6 | _   | _   | μs   |
| SDA set-up time                                  | t <sub>SU,DAT</sub> |                | 100 | _   | _   | ns   |
| SDA hold time <sup>3</sup>                       | t <sub>HD,DAT</sub> |                | 100 | _   | 900 | ns   |
| Repeated START condition set-up time             | t <sub>SU,STA</sub> |                | 0.6 | _   | _   | μs   |
| (Repeated) START condition hold time             | t <sub>HD,STA</sub> |                | 0.6 | _   | _   | μs   |
| STOP condition set-up time                       | t <sub>SU,STO</sub> |                | 0.6 | _   | _   | μs   |
| Bus free time between a STOP and START condition | t <sub>BUF</sub>    |                | 1.3 | _   | _   | μs   |

- 1. For CLHR set to 1 in the I2Cn\_CTRL register
- 2. For the minimum HFPERCLK frequency required in Fast-mode, refer to the I2C chapter in the reference manual
- 3. The maximum SDA hold time  $(t_{HD,DAT})$  needs to be met only when the device does not stretch the low time of SCL  $(t_{LOW})$

## I2C Fast-mode Plus (Fm+)

Table 4.27. I2C Fast-mode Plus (Fm+)<sup>1</sup>

| Parameter                                        | Symbol              | Test Condition | Min  | Тур | Max  | Unit |
|--------------------------------------------------|---------------------|----------------|------|-----|------|------|
| SCL clock frequency <sup>2</sup>                 | f <sub>SCL</sub>    |                | 0    | _   | 1000 | kHz  |
| SCL clock low time                               | t <sub>LOW</sub>    |                | 0.5  | _   | _    | μs   |
| SCL clock high time                              | t <sub>HIGH</sub>   |                | 0.26 | _   | _    | μs   |
| SDA set-up time                                  | t <sub>SU,DAT</sub> |                | 50   | _   | _    | ns   |
| SDA hold time                                    | t <sub>HD,DAT</sub> |                | 100  | _   | _    | ns   |
| Repeated START condition set-up time             | t <sub>SU,STA</sub> |                | 0.26 | _   | _    | μs   |
| (Repeated) START condition hold time             | t <sub>HD,STA</sub> |                | 0.26 | _   | _    | μs   |
| STOP condition set-up time                       | t <sub>SU,STO</sub> |                | 0.26 | _   | _    | μs   |
| Bus free time between a STOP and START condition | t <sub>BUF</sub>    |                | 0.5  | _   | _    | μs   |

- 1. For CLHR set to 0 or 1 in the I2Cn\_CTRL register
- 2. For the minimum HFPERCLK frequency required in Fast-mode Plus, refer to the I2C chapter in the reference manual

#### 4.1.17 USART SPI

#### **SPI Master Timing**

Table 4.28. SPI Master Timing

| Parameter                      | Symbol             | Test Condition | Min                                         | Тур      | Max | Unit |
|--------------------------------|--------------------|----------------|---------------------------------------------|----------|-----|------|
| SCLK period <sup>1 2</sup>     | t <sub>SCLK</sub>  |                | 2 * the | _        | _   | ns   |
| CS to MOSI <sup>1 2</sup>      | t <sub>CS_MO</sub> |                | 0                                           | _        | 8   | ns   |
| SCLK to MOSI <sup>1 2</sup>    | tsclk_mo           |                | 3                                           | _        | 20  | ns   |
| MISO setup time <sup>1 2</sup> | t <sub>SU_MI</sub> | IOVDD = 1.62 V | 56                                          | _        | _   | ns   |
|                                |                    | IOVDD = 3.0 V  | 37                                          |          | _   | ns   |
| MISO hold time <sup>1 2</sup>  | t <sub>H_MI</sub>  |                | 6                                           | <u> </u> | _   | ns   |

- 1. Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0)
- 2. Measurement done with 8 pF output loading at 10% and 90% of  $V_{DD}$  (figure shows 50% of  $V_{DD}$ )



Figure 4.1. SPI Master Timing Diagram

## **SPI Slave Timing**

Table 4.29. SPI Slave Timing

| Parameter                         | Symbol                 | Test Condition | Min                                             | Тур | Max                                              | Unit |
|-----------------------------------|------------------------|----------------|-------------------------------------------------|-----|--------------------------------------------------|------|
| SCKL period <sup>1 2</sup>        | t <sub>SCLK_sl</sub>   |                | 2 *<br>t <sub>HFPERCLK</sub>                    | _   | _                                                | ns   |
| SCLK high period <sup>1 2</sup>   | t <sub>SCLK_hi</sub>   |                | 3 *<br>t <sub>HFPERCLK</sub>                    | _   | _                                                | ns   |
| SCLK low period <sup>1 2</sup>    | t <sub>SCLK_lo</sub>   |                | 3 *<br>t <sub>HFPERCLK</sub>                    | _   | _                                                | ns   |
| CS active to MISO <sup>1 2</sup>  | t <sub>CS_ACT_MI</sub> |                | 4                                               | _   | 50                                               | ns   |
| CS disable to MISO <sup>1 2</sup> | tcs_dis_mi             |                | 4                                               | _   | 50                                               | ns   |
| MOSI setup time <sup>1 2</sup>    | tsu_MO                 |                | 4                                               | _   | _                                                | ns   |
| MOSI hold time <sup>1 2</sup>     | t <sub>H_MO</sub>      |                | 3 + 2 * the | _   | _                                                | ns   |
| SCLK to MISO <sup>1 2</sup>       | t <sub>SCLK_MI</sub>   |                | 16 +<br>t <sub>HFPERCLK</sub>                   | _   | 66 + 2 * the | ns   |

- 1. Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0)
- 2. Measurement done with 8 pF output loading at 10% and 90% of  $V_{DD}$  (figure shows 50% of  $V_{DD}$ )



Figure 4.2. SPI Slave Timing Diagram

#### 5. Typical Connection Diagrams

#### 5.1 Typical BGM113 Connections

The figure below shows a typical reference schematic and how to connect:

- · Power supplies and ground pins
- · Debug port
- · Reset line
- · Optional UART connection to an external host for Network Co-Processor (NCP) usage

Note: It's recommended to connect the reset line to the host CPU when NCP mode is used.



Figure 5.1. Typical Connections for BGM113

#### 5.2 SPI Peripheral Connection

The figure below shows how to connect a SPI peripheral device.



Figure 5.2. SPI Peripheral Connections

## 5.3 I<sup>2</sup>C Peripheral Connection

The figure below shows how to connect an I<sup>2</sup>C peripheral.



Figure 5.3. BGM113 Module Connected with I<sup>2</sup>C Device

#### 6. Layout Guidelines

For optimal performance of the BGM113, please follow the PCB layout guidelines and ground plane recommendations indicated in this section.

#### 6.1 Recommended Placement on the Application PCB

For optimal performance of the BGM113 Module, please follow these guidelines:

- Place the module at the edge of the PCB, as shown in the figure below.
- Do not place any metal (traces, components, battery, etc.) within the clearance area of the antenna (shown in the figure below).
- · Connect all ground pads directly to a solid ground plane.
- Place the ground vias as close to the ground pads as possible.



Figure 6.1. Recommended Application PCB Layout for the BGM113 Module

The layouts in the next figure will result in severely degraded RF-performance.



Figure 6.2. Non-optimal Application PCB Layouts for the BGM113 Module



Figure 6.3. Effect of Ground Plane on Antenna Efficiency for the BGM113

#### 6.2 Effect of Plastic and Metal Materials

Do not place plastic or any other dielectric material in closs proximity to the antenna.

Any metallic objects in close proximity to the antenna will prevent the antenna from radiating freely. The minimum recommended distance of metallic and/or conductive objects is 10 mm in any direction from the antenna except in the directions of the application PCB ground planes.

#### 6.3 Effect of Human Body

Placing the module in touch or very close to the human body will negatively impact antenna efficiency and reduce range.

#### 6.4 2D Radiation Pattern Plots



Figure 6.4. Typical 2D Radiation Pattern - Front View



Figure 6.5. Typical 2D Radiation Pattern - Side View



Figure 6.6. Typical 2D Radiation Pattern – Top View

## 7. Pin Definitions

#### 7.1 BGM113 Definition



Figure 7.1. BGM113 Pinout

Table 7.1. Device Pinout

| Pi                       | in# and Name |                                                                                                                                | Pin Altern                                                                                                                                                                                                              | ate Functionality / D                                                                                                                                                                                                                     | escription                                                                                                                              |                                                                                                                   |
|--------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|
| Pin<br>#                 | Pin Name     | Analog                                                                                                                         | Timers                                                                                                                                                                                                                  | Communication                                                                                                                                                                                                                             | Radio                                                                                                                                   | Other                                                                                                             |
| 1-7,<br>18,<br>25,<br>36 | GND          | Ground                                                                                                                         |                                                                                                                                                                                                                         |                                                                                                                                                                                                                                           |                                                                                                                                         |                                                                                                                   |
| 10                       | PF0          | BUSAX [ADC0: APORT1XCH16 ACMP0: APORT1XCH16 ACMP1: APORT1XCH16] BUSBY [ADC0: APORT2YCH16 ACMP0: APORT2YCH16 ACMP1: APORT2YCH16 | TIM0_CC0 #24 TIM0_CC1 #23 TIM0_CC2 #22 TIM0_CDTI0 #21 TIM0_CDTI1 #20 TIM0_CDTI2 #19 TIM1_CC0 #24 TIM1_CC1 #23 TIM1_CC2 #22 TIM1_CC3 #21 LE- TIM0_OUT0 #24 LETIM0_OUT1 #23 PCNT0_S0IN #24 PCNT0_S1IN #23                 | US0_TX #24<br>US0_RX #23<br>US0_CLK #22<br>US0_CS #21<br>US0_CTS #20<br>US0_RTS #19<br>US1_TX #24<br>US1_RX #23<br>US1_CLK #22<br>US1_CS #21<br>US1_CTS #20<br>US1_RTS #19<br>LEU0_TX #24<br>LEU0_RX #23<br>I2C0_SDA #24<br>I2C0_SCL #23  | FRC_DCLK #24 FRC_DOUT #23 FRC_DFRAME #22 MODEM_DCLK #24 MODEM_DIN #23 MODEM_DOUT #22 MODEM_ANT0 #21 MODEM_ANT1 #20                      | PRS_CH0 #0 PRS_CH1 #7 PRS_CH2 #6 PRS_CH3 #5 ACMP0_O #24 ACMP1_O #24 DBG_SWCLKTCK #0                               |
| 9                        | PF1          | BUSAY [ADC0: APORT1YCH17 ACMP0: APORT1YCH17 ACMP1: APORT1YCH17] BUSBX [ADC0: APORT2XCH17 ACMP0: APORT2XCH17 ACMP1: APORT2XCH17 | TIM0_CC0 #25 TIM0_CC1 #24 TIM0_CC2 #23 TIM0_CDTI0 #22 TIM0_CDTI1 #21 TIM0_CDTI2 #20 TIM1_CC0 #25 TIM1_CC1 #24 TIM1_CC2 #23 TIM1_CC3 #22 LE- TIM0_OUT0 #25 LETIM0_OUT1 #24 PCNT0_S0IN #25 PCNT0_S1IN #24                 | US0_TX #25<br>US0_RX #24<br>US0_CLK #23<br>US0_CS #22<br>US0_CTS #21<br>US0_RTS #20<br>US1_TX #25<br>US1_RX #24<br>US1_CLK #23<br>US1_CTS #21<br>US1_CTS #21<br>US1_RTS #20<br>LEU0_TX #25<br>LEU0_RX #24<br>I2C0_SDA #25<br>I2C0_SCL #24 | FRC_DCLK #25 FRC_DOUT #24 FRC_DFRAME #23 MODEM_DCLK #25 MODEM_DIN #24 MODEM_DOUT #23 MODEM_ANT0 #22 MODEM_ANT1 #21                      | PRS_CH0 #1 PRS_CH1 #0 PRS_CH2 #7 PRS_CH3 #6 ACMP0_O #25 ACMP1_O #25 DBG_SWDIOTMS #0                               |
| 19, 30                   | PF2          | BUSAX [ADC0: APORT1XCH18 ACMP0: APORT1XCH18 ACMP1: APORT1XCH18] BUSBY [ADC0: APORT2YCH18 ACMP0: APORT2YCH18 ACMP1: APORT2YCH18 | TIM0_CC0 #26 TIM0_CC1 #25 TIM0_CC2 #24 TIM0_CDTI0 #23 TIM0_CDTI1 #22 TIM0_CDTI2 #21 TIM1_CC0 #26 TIM1_CC1 #25 TIM1_CC2 #24 TIM1_CC3 #23 LE- TIM0_OUT0 #26 LETIM0_OUT0 #26 LETIM0_OUT1 #25 PCNT0_S0IN #26 PCNT0_S1IN #25 | US0_TX #26<br>US0_RX #25<br>US0_CLK #24<br>US0_CS #23<br>US0_CTS #22<br>US0_RTS #21<br>US1_TX #26<br>US1_RX #25<br>US1_CLK #24<br>US1_CS #23<br>US1_CTS #22<br>US1_RTS #21<br>LEU0_TX #26<br>LEU0_RX #25<br>I2C0_SDA #26<br>I2C0_SCL #25  | FRC_DCLK #26<br>FRC_DOUT #25<br>FRC_DFRAME #24<br>MODEM_DCLK #26<br>MODEM_DIN #25<br>MODEM_DOUT #24<br>MODEM_ANTO #23<br>MODEM_ANT1 #22 | CMU_CLK0 #6 PRS_CH0 #2 PRS_CH1 #1 PRS_CH2 #0 PRS_CH3 #7 ACMP0_O #26 ACMP1_O #26 DBG_TDO #0 DBG_SWO #0 GPIO_EM4WU0 |

| Pi       | in# and Name |                                                                                                                                             | Pin Altern                                                                                                                                                                                              | ate Functionality / D                                                                                                                                                                                                                    | escription                                                                                                                              |                                                                                                                    |
|----------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| Pin<br># | Pin Name     | Analog                                                                                                                                      | Timers                                                                                                                                                                                                  | Communication                                                                                                                                                                                                                            | Radio                                                                                                                                   | Other                                                                                                              |
| 20, 31   | PF3          | BUSAY [ADC0: APORT1YCH19 ACMP0: APORT1YCH19 ACMP1: APORT1YCH19] BUSBX [ADC0: APORT2XCH19 ACMP0: APORT2XCH19 ACMP1: APORT2XCH19]             | TIM0_CC0 #27 TIM0_CC1 #26 TIM0_CC2 #25 TIM0_CDTI0 #24 TIM0_CDTI1 #23 TIM0_CDTI2 #22 TIM1_CC0 #27 TIM1_CC1 #26 TIM1_CC2 #25 TIM1_CC3 #24 LE- TIM0_OUT0 #27 LETIM0_OUT1 #26 PCNT0_S0IN #27 PCNT0_S1IN #26 | US0_TX #27<br>US0_RX #26<br>US0_CLK #25<br>US0_CS #24<br>US0_CTS #23<br>US0_RTS #22<br>US1_TX #27<br>US1_RX #26<br>US1_CLK #25<br>US1_CS #24<br>US1_CTS #23<br>US1_RTS #22<br>LEU0_TX #27<br>LEU0_RX #26<br>I2C0_SDA #27<br>I2C0_SCL #26 | FRC_DCLK #27 FRC_DOUT #26 FRC_DFRAME #25 MODEM_DCLK #27 MODEM_DIN #26 MODEM_DOUT #25 MODEM_ANT0 #24 MODEM_ANT1 #23                      | CMU_CLK1 #6 PRS_CH0 #3 PRS_CH1 #2 PRS_CH2 #1 PRS_CH3 #0 ACMP0_O #27 ACMP1_O #27 DBG_TDI #0                         |
| 8,<br>17 | VDD          | Radio power supply                                                                                                                          |                                                                                                                                                                                                         |                                                                                                                                                                                                                                          |                                                                                                                                         |                                                                                                                    |
| 34       | RESETn       |                                                                                                                                             | w.To apply an external<br>he internal pull-up ensu                                                                                                                                                      |                                                                                                                                                                                                                                          | n, it is required to only o                                                                                                             | drive this pin low                                                                                                 |
| 11, 33   | PD13         | BUSCY [ADC0: APORT3YCH5 ACMP0: APORT3YCH5 ACMP1: APORT3YCH5 IDAC0: APORT1YCH5] BUSDX [ADC0: APORT4XCH5 ACMP0: APORT4XCH5 ACMP1: APORT4XCH5] | TIM0_CC0 #21 TIM0_CC1 #20 TIM0_CC2 #19 TIM0_CDTI0 #18 TIM0_CDTI1 #17 TIM0_CDTI2 #16 TIM1_CC0 #21 TIM1_CC1 #20 TIM1_CC2 #19 TIM1_CC3 #18 LE- TIM0_OUT0 #21 LETIM0_OUT1 #20 PCNT0_S0IN #21 PCNT0_S1IN #20 | US0_TX #21<br>US0_RX #20<br>US0_CLK #19<br>US0_CS #18<br>US0_CTS #17<br>US0_RTS #16<br>US1_TX #21<br>US1_RX #20<br>US1_CLK #19<br>US1_CS #18<br>US1_CTS #17<br>US1_RTS #16<br>LEU0_TX #21<br>LEU0_RX #20<br>I2C0_SDA #21<br>I2C0_SCL #20 | FRC_DCLK #21 FRC_DOUT #20 FRC_DFRAME #19 MODEM_DCLK #21 MODEM_DIN #20 MODEM_DOUT #19 MODEM_ANT0 #18 MODEM_ANT1 #17                      | PRS_CH3 #12<br>PRS_CH4 #4<br>PRS_CH5 #3<br>PRS_CH6 #15<br>ACMP0_O #21<br>ACMP1_O #21                               |
| 32       | PD14         | BUSCX [ADC0: APORT3XCH6 ACMP0: APORT3XCH6 ACMP1: APORT3XCH6 IDAC0: APORT1XCH6] BUSDY [ADC0: APORT4YCH6 ACMP0: APORT4YCH6 ACMP1: APORT4YCH6] | TIM0_CC0 #22 TIM0_CC1 #21 TIM0_CC2 #20 TIM0_CDTI0 #19 TIM0_CDTI1 #18 TIM0_CDTI2 #17 TIM1_CC0 #22 TIM1_CC1 #21 TIM1_CC2 #20 TIM1_CC3 #19 LE- TIM0_OUT0 #22 LETIM0_OUT1 #21 PCNT0_S0IN #22 PCNT0_S1IN #21 | US0_TX #22<br>US0_RX #21<br>US0_CLK #20<br>US0_CS #19<br>US0_CTS #18<br>US0_RTS #17<br>US1_TX #22<br>US1_RX #21<br>US1_CLK #20<br>US1_CS #19<br>US1_CTS #18<br>US1_RTS #17<br>LEU0_TX #22<br>LEU0_RX #21<br>I2C0_SDA #22<br>I2C0_SCL #21 | FRC_DCLK #22<br>FRC_DOUT #21<br>FRC_DFRAME #20<br>MODEM_DCLK #22<br>MODEM_DIN #21<br>MODEM_DOUT #20<br>MODEM_ANT0 #19<br>MODEM_ANT1 #18 | CMU_CLK0 #5<br>PRS_CH3 #13<br>PRS_CH4 #5<br>PRS_CH5 #4<br>PRS_CH6 #16<br>ACMP0_O #22<br>ACMP1_O #22<br>GPIO_EM4WU4 |

| Pi        | in# and Name |                                                                                                                                                         | Pin Altern                                                                                                                                                                                                             | ate Functionality / D                                                                                                                                                                                                                    | escription                                                                                                         |                                                                                                                   |
|-----------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|
| Pin<br>#  | Pin Name     | Analog                                                                                                                                                  | Timers                                                                                                                                                                                                                 | Communication                                                                                                                                                                                                                            | Radio                                                                                                              | Other                                                                                                             |
| 24,<br>26 | PD15         | BUSCY [ADC0: APORT3YCH7 ACMP0: APORT3YCH7 ACMP1: APORT3YCH7 IDAC0: APORT1YCH7] BUSDX [ADC0: APORT4XCH7 ACMP0: APORT4XCH7 ACMP1: APORT4XCH7]             | TIM0_CC0 #23 TIM0_CC1 #22 TIM0_CC2 #21 TIM0_CDTI0 #20 TIM0_CDTI1 #19 TIM0_CDTI2 #18 TIM1_CC0 #23 TIM1_CC1 #22 TIM1_CC2 #21 TIM1_CC3 #20 LE- TIM0_OUT0 #23 LETIM0_OUT1 #22 PCNT0_S0IN #23 PCNT0_S1IN #22                | US0_TX #23<br>US0_RX #22<br>US0_CLK #21<br>US0_CS #20<br>US0_CTS #19<br>US0_RTS #18<br>US1_TX #23<br>US1_RX #22<br>US1_CLK #21<br>US1_CS #20<br>US1_CTS #19<br>US1_RTS #18<br>LEU0_TX #23<br>LEU0_RX #22<br>I2C0_SDA #23<br>I2C0_SCL #22 | FRC_DCLK #23 FRC_DOUT #22 FRC_DFRAME #21 MODEM_DCLK #23 MODEM_DIN #22 MODEM_DOUT #21 MODEM_ANT0 #20 MODEM_ANT1 #19 | CMU_CLK1 #5<br>PRS_CH3 #14<br>PRS_CH4 #6<br>PRS_CH5 #5<br>PRS_CH6 #17<br>ACMP0_O #23<br>ACMP1_O #23<br>DBG_SWO #2 |
| 23,<br>27 | PA0          | ADC0_EXTN  BUSCX [ADC0: APORT3XCH8 ACMP0: APORT3XCH8 ACMP1: APORT3XCH8 IDAC0: APORT1XCH8]  BUSDY [ADC0: APORT4YCH8 ACMP0: APORT4YCH8 ACMP1: APORT4YCH8] | TIM0_CC0 #0 TIM0_CC1 #31 TIM0_CC2 #30 TIM0_CDTI0 #29 TIM0_CDTI1 #28 TIM0_CDTI2 #27 TIM1_CC0 #0 TIM1_CC1 #31 TIM1_CC2 #30 TIM1_CC3 #29 LE- TIM0_OUT0 #0 LE- TIM0_OUT0 #0 LE- TIM0_OUT1 #31 PCNT0_S0IN #0 PCNT0_S1IN #31 | US0_TX #0 US0_RX #31 US0_CLK #30 US0_CS #29 US0_CTS #28 US0_RTS #27 US1_TX #0 US1_RX #31 US1_CLK #30 US1_CS #29 US1_CTS #28 US1_RTS #27 LEU0_TX #0 LEU0_RX #31 I2C0_SDA #0 I2C0_SCL #31                                                  | FRC_DCLK #0 FRC_DOUT #31 FRC_DFRAME #30 MODEM_DCLK #0 MODEM_DIN #31 MODEM_DOUT #30 MODEM_ANT0 #29 MODEM_ANT1 #28   | CMU_CLK1 #0<br>PRS_CH6 #0<br>PRS_CH7 #10<br>PRS_CH8 #9<br>PRS_CH9 #8<br>ACMP0_O #0<br>ACMP1_O #0                  |
| 12        | PA1          | ADC0_EXTP  BUSCY [ADC0: APORT3YCH9 ACMP0: APORT3YCH9 ACMP1: APORT3YCH9 IDAC0: APORT1YCH9]  BUSDX [ADC0: APORT4XCH9 ACMP0: APORT4XCH9 ACMP1: APORT4XCH9] | TIM0_CC0 #1 TIM0_CC1 #0 TIM0_CC2 #31 TIM0_CDTI0 #30 TIM0_CDTI1 #29 TIM0_CDTI2 #28 TIM1_CC0 #1 TIM1_CC1 #0 TIM1_CC2 #31 TIM1_CC3 #30 LE- TIM0_OUT0 #1 LE- TIM0_OUT0 #1 PCNT0_S0IN #1 PCNT0_S1IN #0                      | US0_TX #1 US0_RX #0 US0_CLK #31 US0_CS #30 US0_CTS #29 US0_RTS #28 US1_TX #1 US1_RX #0 US1_CLK #31 US1_CS #30 US1_CTS #29 US1_RTS #28 LEU0_TX #1 LEU0_RX #0 I2C0_SDA #1 I2C0_SCL #0                                                      | FRC_DCLK #1 FRC_DOUT #0 FRC_DFRAME #31 MODEM_DCLK #1 MODEM_DIN #0 MODEM_DOUT #31 MODEM_ANTO #30 MODEM_ANT1 #29     | CMU_CLK0 #0<br>PRS_CH6 #1<br>PRS_CH7 #0<br>PRS_CH8 #10<br>PRS_CH9 #9<br>ACMP0_O #1<br>ACMP1_O #1                  |

| P        | in# and Name |                                                                                                                                                    | Pin Altern                                                                                                                                                                                                   | ate Functionality / Do                                                                                                                                                       | escription                                                                                                 |                                                                                          |
|----------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|
| Pin<br># | Pin Name     | Analog                                                                                                                                             | Timers                                                                                                                                                                                                       | Communication                                                                                                                                                                | Radio                                                                                                      | Other                                                                                    |
| 15       | PB11         | BUSCY [ADC0: APORT3YCH27 ACMP0: APORT3YCH27 ACMP1: APORT3YCH27 IDAC0: APORT1YCH27] BUSDX [ADC0: APORT4XCH27 ACMP0: APORT4XCH27 ACMP1: APORT4XCH27] | TIM0_CC0 #6 TIM0_CC1 #5 TIM0_CC2 #4 TIM0_CDTI0 #3 TIM0_CDTI1 #2 TIM0_CDTI2 #1 TIM1_CC0 #6 TIM1_CC1 #5 TIM1_CC2 #4 TIM1_CC3 #3 LE- TIM0_OUT0 #6 LE- TIM0_OUT1 #5 PCNT0_S0IN #6 PCNT0_S1IN #5                  | US0_TX #6 US0_RX #5 US0_CLK #4 US0_CS #3 US0_CTS #2 US0_RTS #1 US1_TX #6 US1_RX #5 US1_CLK #4 US1_CS #3 US1_CTS #2 US1_RTS #1 LEU0_TX #6 LEU0_RX #5 I2C0_SDA #6 I2C0_SCL #5  | FRC_DCLK #6 FRC_DOUT #5 FRC_DFRAME #4 MODEM_DCLK #6 MODEM_DIN #5 MODEM_DOUT #4 MODEM_ANT0 #3 MODEM_ANT1 #2 | PRS_CH6 #6<br>PRS_CH7 #5<br>PRS_CH8 #4<br>PRS_CH9 #3<br>ACMP0_O #6<br>ACMP1_O #6         |
| 14       | PB12         | BUSCX [ADC0: APORT3XCH28 ACMP0: APORT3XCH28 ACMP1: APORT3XCH28 IDAC0: APORT1XCH28] BUSDY [ADC0: APORT4YCH28 ACMP0: APORT4YCH28 ACMP1: APORT4YCH28] | TIM0_CC0 #7 TIM0_CC1 #6 TIM0_CC2 #5 TIM0_CDTI0 #4 TIM0_CDTI1 #3 TIM0_CDTI2 #2 TIM1_CC0 #7 TIM1_CC1 #6 TIM1_CC2 #5 TIM1_CC3 #4 LE- TIM0_OUT0 #7 LE- TIM0_OUT0 #7 PCNT0_S0IN #7 PCNT0_S1IN #6                  | US0_TX #7 US0_RX #6 US0_CLK #5 US0_CTS #4 US0_CTS #3 US0_RTS #2 US1_TX #7 US1_RX #6 US1_CLK #5 US1_CS #4 US1_CTS #3 US1_RTS #2 LEU0_TX #7 LEU0_RX #6 I2C0_SDA #7 I2C0_SCL #6 | FRC_DCLK #7 FRC_DOUT #6 FRC_DFRAME #5 MODEM_DCLK #7 MODEM_DIN #6 MODEM_DOUT #5 MODEM_ANT0 #4 MODEM_ANT1 #3 | PRS_CH6 #7<br>PRS_CH7 #6<br>PRS_CH8 #5<br>PRS_CH9 #4<br>ACMP0_O #7<br>ACMP1_O #7         |
| 13       | PB13         | BUSCY [ADC0: APORT3YCH29 ACMP0: APORT3YCH29 ACMP1: APORT3YCH29 IDAC0: APORT1YCH29] BUSDX [ADC0: APORT4XCH29 ACMP0: APORT4XCH29 ACMP1: APORT4XCH29] | TIM0_CC0 #8 TIM0_CC1 #7 TIM0_CC2 #6 TIM0_CDTI0 #5 TIM0_CDTI1 #4 TIM0_CDTI2 #3 TIM1_CC0 #8 TIM1_CC1 #7 TIM1_CC2 #6 TIM1_CC3 #5 LE- TIM0_OUT0 #8 LE- TIM0_OUT0 #8 LE- TIM0_OUT1 #7 PCNT0_S0IN #8 PCNT0_S1IN #7 | US0_TX #8 US0_RX #7 US0_CLK #6 US0_CS #5 US0_CTS #4 US0_RTS #3 US1_TX #8 US1_RX #7 US1_CLK #6 US1_CS #5 US1_CTS #4 US1_RTS #3 LEU0_TX #8 LEU0_TX #8 LEU0_SDA #8 I2C0_SCL #7  | FRC_DCLK #8 FRC_DOUT #7 FRC_DFRAME #6 MODEM_DCLK #8 MODEM_DIN #7 MODEM_DOUT #6 MODEM_ANT0 #5 MODEM_ANT1 #4 | PRS_CH6 #8 PRS_CH7 #7 PRS_CH8 #6 PRS_CH9 #5 ACMP0_O #8 ACMP1_O #8 DBG_SWO #1 GPIO_EM4WU9 |

| Pi        | in# and Name |                                                                                                                                                    | Pin Altern                                                                                                                                                                                              | ate Functionality / D                                                                                                                                                                                                                    | escription                                                                                                         |                                                                                                                       |
|-----------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| Pin<br>#  | Pin Name     | Analog                                                                                                                                             | Timers                                                                                                                                                                                                  | Communication                                                                                                                                                                                                                            | Radio                                                                                                              | Other                                                                                                                 |
| 22,<br>29 | PC10         | BUSAX [ADC0: APORT1XCH10 ACMP0: APORT1XCH10 ACMP1: APORT1XCH10] BUSBY [ADC0: APORT2YCH10 ACMP0: APORT2YCH10 ACMP1: APORT2YCH10 ACMP1: APORT2YCH10] | TIM0_CC0 #15 TIM0_CC1 #14 TIM0_CC2 #13 TIM0_CDTI0 #12 TIM0_CDTI1 #11 TIM0_CDTI2 #10 TIM1_CC0 #15 TIM1_CC1 #14 TIM1_CC2 #13 TIM1_CC3 #12 LE- TIM0_OUT0 #15 LETIM0_OUT1 #14 PCNT0_S0IN #15 PCNT0_S1IN #14 | US0_TX #15 US0_RX #14 US0_CLK #13 US0_CS #12 US0_CTS #11 US0_RTS #10 US1_TX #15 US1_RX #14 US1_CLK #13 US1_CS #12 US1_CTS #11 US1_RTS #10 LEU0_TX #15 LEU0_RX #14 I2C0_SDA #15 I2C0_SCL #14                                              | FRC_DCLK #15 FRC_DOUT #14 FRC_DFRAME #13 MODEM_DCLK #15 MODEM_DIN #14 MODEM_DOUT #13 MODEM_ANT0 #12 MODEM_ANT1 #11 | CMU_CLK1 #3<br>PRS_CH0 #12<br>PRS_CH9 #15<br>PRS_CH10 #4<br>PRS_CH11 #3<br>ACMP0_O #15<br>ACMP1_O #15<br>GPIO_EM4WU12 |
| 21, 28    | PC11         | BUSAY [ADC0: APORT1YCH11 ACMP0: APORT1YCH11 ACMP1: APORT1YCH11] BUSBX [ADC0: APORT2XCH11 ACMP0: APORT2XCH11 ACMP1: APORT2XCH11 ACMP1: APORT2XCH11] | TIM0_CC0 #16 TIM0_CC1 #15 TIM0_CC2 #14 TIM0_CDTI0 #13 TIM0_CDTI1 #12 TIM0_CDTI2 #11 TIM1_CC0 #16 TIM1_CC1 #15 TIM1_CC2 #14 TIM1_CC3 #13 LE- TIM0_OUT0 #16 LETIM0_OUT1 #15 PCNT0_S0IN #16 PCNT0_S1IN #15 | US0_TX #16<br>US0_RX #15<br>US0_CLK #14<br>US0_CS #13<br>US0_CTS #12<br>US0_RTS #11<br>US1_TX #16<br>US1_RX #15<br>US1_CLK #14<br>US1_CS #13<br>US1_CTS #12<br>US1_RTS #11<br>LEU0_TX #16<br>LEU0_RX #15<br>I2C0_SDA #16<br>I2C0_SCL #15 | FRC_DCLK #16 FRC_DOUT #15 FRC_DFRAME #14 MODEM_DCLK #16 MODEM_DIN #15 MODEM_DOUT #14 MODEM_ANT0 #13 MODEM_ANT1 #12 | CMU_CLK0 #3 PRS_CH0 #13 PRS_CH9 #16 PRS_CH10 #5 PRS_CH11 #4 ACMP0_O #16 ACMP1_O #16 DBG_SWO #3                        |
| 16,<br>35 | NC           |                                                                                                                                                    |                                                                                                                                                                                                         |                                                                                                                                                                                                                                          |                                                                                                                    |                                                                                                                       |

#### 7.1.1 BGM113 GPIO Overview

The GPIO pins are organized as 16-bit ports indicated by letters A through F, and the individual pins on each port are indicated by a number from 15 down to 0.

Table 7.2. GPIO Pinout

| Port   | Pin<br>15    | Pin<br>14    | Pin<br>13    | Pin<br>12    | Pin<br>11    | Pin<br>10    | Pin 9 | Pin 8 | Pin 7 | Pin 6 | Pin 5 | Pin 4 | Pin 3       | Pin 2       | Pin 1       | Pin 0       |
|--------|--------------|--------------|--------------|--------------|--------------|--------------|-------|-------|-------|-------|-------|-------|-------------|-------------|-------------|-------------|
| Port A | -            | -            | -            | -            | -            | -            | -     | -     | -     | -     | -     | -     | -           | -           | PA1         | PA0         |
| Port B | -            | -            | PB13<br>(5V) | PB12<br>(5V) | PB11<br>(5V) | -            | -     | -     | -     | -     | -     | -     | -           | -           | -           | -           |
| Port C | -            | -            | -            | -            | PC11<br>(5V) | PC10<br>(5V) | -     | -     | -     | -     | -     | -     | -           | -           | -           | -           |
| Port D | PD15<br>(5V) | PD14<br>(5V) | PD13<br>(5V) | -            | -            | -            | -     | -     | -     | -     | -     | -     | -           | -           | -           | -           |
| Port E | -            | -            | -            | -            | -            | -            | -     | -     | -     | -     | -     | -     | -           | -           | -           | -           |
| Port F | -            | -            | -            | -            | -            | -            | -     | -     | -     | -     | -     | -     | PF3<br>(5V) | PF2<br>(5V) | PF1<br>(5V) | PF0<br>(5V) |

Note: GPIO with 5V tolerance are indicated by (5V).

**Note:** The pins PB13, PB11, PD15, PD14 and PD13 will not be 5V tolerant on all future devices. In order to preserve upgrade options with full hardware compatibility, do not use these pins on 5V domains.

# 7.2 Alternate Functionality Pinout

A wide selection of alternate functionality is available for multiplexing to various pins. The following table shows the name of the alternate functionality in the first column, followed by columns showing the possible LOCATION bitfield settings.

**Note:** Some functionality, such as analog interfaces, do not have alternate settings or a LOCATION bitfield. In these cases, the pinout is shown in the column corresponding to LOCATION 0.

Table 7.3. Alternate functionality overview

| Alternate     |                   |                    |         |          |          |                                  |                                          |         |                                                                                                                                                                         |
|---------------|-------------------|--------------------|---------|----------|----------|----------------------------------|------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Functionality | 0 - 3             | 4 - 7              | 8 - 11  | 12 - 15  | 16 - 19  | 20 - 23                          | 24 - 27                                  | 28 - 31 | Description                                                                                                                                                             |
| ACMP0_O       | 0: PA0<br>1: PA1  | 6: PB11<br>7: PB12 | 8: PB13 | 15: PC10 | 16: PC11 | 21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 |         | Analog comparator<br>ACMP0, digital out-<br>put.                                                                                                                        |
| ACMP1_O       | 0: PA0<br>1: PA1  | 6: PB11<br>7: PB12 | 8: PB13 | 15: PC10 | 16: PC11 | 21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 |         | Analog comparator<br>ACMP1, digital out-<br>put.                                                                                                                        |
| ADC0_EXTN     | 0: PA0            |                    |         |          |          |                                  |                                          |         | Analog to digital<br>converter ADC0 ex-<br>ternal reference in-<br>put negative pin                                                                                     |
| ADC0_EXTP     | 0: PA1            |                    |         |          |          |                                  |                                          |         | Analog to digital<br>converter ADC0 ex-<br>ternal reference in-<br>put positive pin                                                                                     |
| CMU_CLK0      | 0: PA1<br>3: PC11 | 5: PD14<br>6: PF2  |         |          |          |                                  |                                          |         | Clock Management<br>Unit, clock output<br>number 0.                                                                                                                     |
| CMU_CLK1      | 0: PA0<br>3: PC10 | 5: PD15<br>6: PF3  |         |          |          |                                  |                                          |         | Clock Management<br>Unit, clock output<br>number 1.                                                                                                                     |
| DBG_SWCLKTCK  | 0: PF0            |                    |         |          |          |                                  |                                          |         | Debug-interface Serial Wire clock input and JTAG Test Clock.  Note that this func- tion is enabled to the pin out of reset, and has a built-in pull down.               |
| DBG_SWDIOTMS  | 0: PF1            |                    |         |          |          |                                  |                                          |         | Debug-interface Serial Wire data in- put / output and JTAG Test Mode Select.  Note that this func- tion is enabled to the pin out of reset, and has a built-in pull up. |

| Alternate     |                               |                               |         | LOCA                 | ATION    |                                             |                                          |                    |                                                                                                 |
|---------------|-------------------------------|-------------------------------|---------|----------------------|----------|---------------------------------------------|------------------------------------------|--------------------|-------------------------------------------------------------------------------------------------|
| Functionality | 0 - 3                         | 4 - 7                         | 8 - 11  | 12 - 15              | 16 - 19  | 20 - 23                                     | 24 - 27                                  | 28 - 31            | Description                                                                                     |
|               | 0: PF2                        |                               |         |                      |          |                                             |                                          |                    | Debug-interface<br>Serial Wire viewer<br>Output.                                                |
| DBG_SWO       | 1: PB13<br>2: PD15<br>3: PC11 |                               |         |                      |          |                                             |                                          |                    | Note that this function is not enabled after reset, and must be enabled by software to be used. |
|               | 0: PF3                        |                               |         |                      |          |                                             |                                          |                    | Debug-interface<br>JTAG Test Data In.                                                           |
| DBG_TDI       |                               |                               |         |                      |          |                                             |                                          |                    | Note that this function is enabled to pin out of reset, and has a built-in pull up.             |
| DBG_TDO       | 0: PF2                        |                               |         |                      |          |                                             |                                          |                    | Debug-interface<br>JTAG Test Data<br>Out.                                                       |
| DBG_TDO       |                               |                               |         |                      |          |                                             |                                          |                    | Note that this function is enabled to pin out of reset.                                         |
| FRC_DCLK      | 0: PA0<br>1: PA1              | 6: PB11<br>7: PB12            | 8: PB13 | 15: PC10             | 16: PC11 | 21: PD13<br>22: PD14<br>23: PD15            | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 |                    | Frame Controller,<br>Data Sniffer Clock.                                                        |
| FRC_DFRAME    |                               | 4: PB11<br>5: PB12<br>6: PB13 |         | 13: PC10<br>14: PC11 | 19: PD13 | 20: PD14<br>21: PD15<br>22: PF0<br>23: PF1  | 24: PF2<br>25: PF3                       | 30: PA0<br>31: PA1 | Frame Controller,<br>Data Sniffer Frame<br>active                                               |
| FRC_DOUT      | 0: PA1                        | 5: PB11<br>6: PB12<br>7: PB13 |         | 14: PC10<br>15: PC11 |          | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0 | 24: PF1<br>25: PF2<br>26: PF3            | 31: PA0            | Frame Controller,<br>Data Sniffer Out-<br>put.                                                  |
| GPIO_EM4WU0   | 0: PF2                        |                               |         |                      |          |                                             |                                          |                    | Pin can be used to wake the system up from EM4                                                  |
| GPIO_EM4WU1   |                               |                               |         |                      |          |                                             |                                          |                    | Pin can be used to wake the system up from EM4                                                  |
| GPIO_EM4WU4   | 0: PD14                       |                               |         |                      |          |                                             |                                          |                    | Pin can be used to wake the system up from EM4                                                  |
| GPIO_EM4WU8   |                               |                               |         |                      |          |                                             |                                          |                    | Pin can be used to wake the system up from EM4                                                  |

| Alternate     |                    |                               |          |                      |                                  |                                             |                                          |                    |                                                                                                 |
|---------------|--------------------|-------------------------------|----------|----------------------|----------------------------------|---------------------------------------------|------------------------------------------|--------------------|-------------------------------------------------------------------------------------------------|
| Functionality | 0 - 3              | 4 - 7                         | 8 - 11   | 12 - 15              | 16 - 19                          | 20 - 23                                     | 24 - 27                                  | 28 - 31            | Description                                                                                     |
| GPIO_EM4WU9   | 0: PB13            |                               |          |                      |                                  |                                             |                                          |                    | Pin can be used to wake the system up from EM4                                                  |
| GPIO_EM4WU12  | 0: PC10            |                               |          |                      |                                  |                                             |                                          |                    | Pin can be used to wake the system up from EM4                                                  |
| 12C0_SCL      | 0: PA1             | 5: PB11<br>6: PB12<br>7: PB13 |          | 14: PC10<br>15: PC11 |                                  | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0 | 24: PF1<br>25: PF2<br>26: PF3            | 31: PA0            | I2C0 Serial Clock<br>Line input / output.                                                       |
| I2C0_SDA      | 0: PA0<br>1: PA1   | 6: PB11<br>7: PB12            | 8: PB13  | 15: PC10             | 16: PC11                         | 21: PD13<br>22: PD14<br>23: PD15            | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 |                    | I2C0 Serial Data input / output.                                                                |
| LETIMO_OUTO   | 0: PA0<br>1: PA1   | 6: PB11<br>7: PB12            | 8: PB13  | 15: PC10             | 16: PC11                         | 21: PD13<br>22: PD14<br>23: PD15            | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 |                    | Low Energy Timer<br>LETIM0, output<br>channel 0.                                                |
| LETIM0_OUT1   | 0: PA1             | 5: PB11<br>6: PB12<br>7: PB13 |          | 14: PC10<br>15: PC11 |                                  | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0 | 24: PF1<br>25: PF2<br>26: PF3            | 31: PA0            | Low Energy Timer<br>LETIM0, output<br>channel 1.                                                |
| LEU0_RX       | 0: PA1             | 5: PB11<br>6: PB12<br>7: PB13 |          | 14: PC10<br>15: PC11 |                                  | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0 | 24: PF1<br>25: PF2<br>26: PF3            | 31: PA0            | LEUART0 Receive input.                                                                          |
| LEU0_TX       | 0: PA0<br>1: PA1   | 6: PB11<br>7: PB12            | 8: PB13  | 15: PC10             | 16: PC11                         | 21: PD13<br>22: PD14<br>23: PD15            | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 |                    | LEUART0 Transmit<br>output. Also used<br>as receive input in<br>half duplex commu-<br>nication. |
| MODEM_ANTO    | 3: PB11            | 4: PB12<br>5: PB13            |          | 12: PC10<br>13: PC11 | 18: PD13<br>19: PD14             | 20: PD15<br>21: PF0<br>22: PF1<br>23: PF2   | 24: PF3                                  | 29: PA0<br>30: PA1 | MODEM antenna<br>control output 0,<br>used for antenna<br>diversity.                            |
| MODEM_ANT1    | 2: PB11<br>3: PB12 | 4: PB13                       | 11: PC10 | 12: PC11             | 17: PD13<br>18: PD14<br>19: PD15 | 20: PF0<br>21: PF1<br>22: PF2<br>23: PF3    |                                          | 28: PA0<br>29: PA1 | MODEM antenna<br>control output 1,<br>used for antenna<br>diversity.                            |
| MODEM_DCLK    | 0: PA0<br>1: PA1   | 6: PB11<br>7: PB12            | 8: PB13  | 15: PC10             | 16: PC11                         | 21: PD13<br>22: PD14<br>23: PD15            | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 |                    | MODEM data clock out.                                                                           |
| MODEM_DIN     | 0: PA1             | 5: PB11<br>6: PB12<br>7: PB13 |          | 14: PC10<br>15: PC11 |                                  | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0 | 24: PF1<br>25: PF2<br>26: PF3            | 31: PA0            | MODEM data in.                                                                                  |
| MODEM_DOUT    |                    | 4: PB11<br>5: PB12<br>6: PB13 |          | 13: PC10<br>14: PC11 | 19: PD13                         | 20: PD14<br>21: PD15<br>22: PF0<br>23: PF1  | 24: PF2<br>25: PF3                       | 30: PA0<br>31: PA1 | MODEM data out.                                                                                 |

| Alternate     | LOCATION                             |                               |                   |                                  |                      |                                             |                                          |         |                                                   |  |  |
|---------------|--------------------------------------|-------------------------------|-------------------|----------------------------------|----------------------|---------------------------------------------|------------------------------------------|---------|---------------------------------------------------|--|--|
| Functionality | 0 - 3                                | 4 - 7                         | 8 - 11            | 12 - 15                          | 16 - 19              | 20 - 23                                     | 24 - 27                                  | 28 - 31 | Description                                       |  |  |
| PCNT0_S0IN    | 0: PA0<br>1: PA1                     | 6: PB11<br>7: PB12            | 8: PB13           | 15: PC10                         | 16: PC11             | 2<br>21: PD13<br>22: PD14<br>23: PD15       | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 |         | Pulse Counter<br>PCNT0 input num-<br>ber 0.       |  |  |
| PCNT0_S1IN    | 0: PA1                               | 5: PB11<br>6: PB12<br>7: PB13 |                   | 14: PC10<br>15: PC11             |                      | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0 | 24: PF1<br>25: PF2<br>26: PF3            | 31: PA0 | Pulse Counter<br>PCNT0 input num-<br>ber 1.       |  |  |
| PRS_CH0       | 0: PF0<br>1: PF1<br>2: PF2<br>3: PF3 |                               |                   | 12: PC10<br>13: PC11             |                      |                                             |                                          |         | Peripheral Reflex<br>System PRS, chan-<br>nel 0.  |  |  |
| PRS_CH1       | 0: PF1<br>1: PF2<br>2: PF3           | 7: PF0                        |                   |                                  |                      |                                             |                                          |         | Peripheral Reflex<br>System PRS, chan-<br>nel 1.  |  |  |
| PRS_CH2       | 0: PF2<br>1: PF3                     | 6: PF0<br>7: PF1              |                   |                                  |                      |                                             |                                          |         | Peripheral Reflex<br>System PRS, chan-<br>nel 2.  |  |  |
| PRS_CH3       | 0: PF3                               | 5: PF0<br>6: PF1<br>7: PF2    |                   | 12: PD13<br>13: PD14<br>14: PD15 |                      |                                             |                                          |         | Peripheral Reflex<br>System PRS, chan-<br>nel 3.  |  |  |
| PRS_CH4       |                                      | 4: PD13<br>5: PD14<br>6: PD15 |                   |                                  |                      |                                             |                                          |         | Peripheral Reflex<br>System PRS, chan-<br>nel 4.  |  |  |
| PRS_CH5       | 3: PD13                              | 4: PD14<br>5: PD15            |                   |                                  |                      |                                             |                                          |         | Peripheral Reflex<br>System PRS, chan-<br>nel 5.  |  |  |
| PRS_CH6       | 0: PA0<br>1: PA1                     | 6: PB11<br>7: PB12            | 8: PB13           | 15: PD13                         | 16: PD14<br>17: PD15 |                                             |                                          |         | Peripheral Reflex<br>System PRS, chan-<br>nel 6.  |  |  |
| PRS_CH7       | 0: PA1                               | 5: PB11<br>6: PB12<br>7: PB13 | 10: PA0           |                                  |                      |                                             |                                          |         | Peripheral Reflex<br>System PRS, chan-<br>nel 7.  |  |  |
| PRS_CH8       |                                      | 4: PB11<br>5: PB12<br>6: PB13 | 9: PA0<br>10: PA1 |                                  |                      |                                             |                                          |         | Peripheral Reflex<br>System PRS, chan-<br>nel 8.  |  |  |
| PRS_CH9       | 3: PB11                              | 4: PB12<br>5: PB13            | 8: PA0<br>9: PA1  | 15: PC10                         | 16: PC11             |                                             |                                          |         | Peripheral Reflex<br>System PRS, chan-<br>nel 9.  |  |  |
| PRS_CH10      |                                      | 4: PC10<br>5: PC11            |                   |                                  |                      |                                             |                                          |         | Peripheral Reflex<br>System PRS, chan-<br>nel 10. |  |  |

| Alternate     |                               |                               |                      | LOCA                 | ATION                                       |                                             |                                          |                    |                                                         |
|---------------|-------------------------------|-------------------------------|----------------------|----------------------|---------------------------------------------|---------------------------------------------|------------------------------------------|--------------------|---------------------------------------------------------|
| Functionality | 0 - 3                         | 4 - 7                         | 8 - 11               | 12 - 15              | 16 - 19                                     | 20 - 23                                     | 24 - 27                                  | 28 - 31            | Description                                             |
| PRS_CH11      | 3: PC10                       | 4: PC11                       |                      |                      |                                             |                                             |                                          |                    | Peripheral Reflex<br>System PRS, chan-<br>nel 11.       |
| TIMO_CC0      | 0: PA0<br>1: PA1              | 6: PB11<br>7: PB12            | 8: PB13              | 15: PC10             | 16: PC11                                    | 21: PD13<br>22: PD14<br>23: PD15            | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 |                    | Timer 0 Capture<br>Compare input /<br>output channel 0. |
| TIM0_CC1      | 0: PA1                        | 5: PB11<br>6: PB12<br>7: PB13 |                      | 14: PC10<br>15: PC11 |                                             | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0 | 24: PF1<br>25: PF2<br>26: PF3            | 31: PA0            | Timer 0 Capture<br>Compare input /<br>output channel 1. |
| TIM0_CC2      |                               | 4: PB11<br>5: PB12<br>6: PB13 |                      | 13: PC10<br>14: PC11 | 19: PD13                                    | 20: PD14<br>21: PD15<br>22: PF0<br>23: PF1  | 24: PF2<br>25: PF3                       | 30: PA0<br>31: PA1 | Timer 0 Capture<br>Compare input /<br>output channel 2. |
| TIM0_CDTI0    | 3: PB11                       | 4: PB12<br>5: PB13            |                      | 12: PC10<br>13: PC11 | 18: PD13<br>19: PD14                        | 20: PD15<br>21: PF0<br>22: PF1<br>23: PF2   | 24: PF3                                  | 29: PA0<br>30: PA1 | Timer 0 Complimentary Dead Time Insertion channel 0.    |
| TIM0_CDTI1    | 2: PB11<br>3: PB12            | 4: PB13                       | 11: PC10             | 12: PC11             | 17: PD13<br>18: PD14<br>19: PD15            | 20: PF0<br>21: PF1<br>22: PF2<br>23: PF3    |                                          | 28: PA0<br>29: PA1 | Timer 0 Complimentary Dead Time Insertion channel 1.    |
| TIM0_CDTI2    | 1: PB11<br>2: PB12<br>3: PB13 |                               | 10: PC10<br>11: PC11 |                      | 16: PD13<br>17: PD14<br>18: PD15<br>19: PF0 | 20: PF1<br>21: PF2<br>22: PF3<br>2          | 27: PA0                                  | 28: PA1            | Timer 0 Complimentary Dead Time Insertion channel 2.    |
| TIM1_CC0      | 0: PA0<br>1: PA1              | 6: PB11<br>7: PB12            | 8: PB13              | 15: PC10             | 16: PC11                                    | 2<br>21: PD13<br>22: PD14<br>23: PD15       | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 |                    | Timer 1 Capture<br>Compare input /<br>output channel 0. |
| TIM1_CC1      | 0: PA1                        | 5: PB11<br>6: PB12<br>7: PB13 |                      | 14: PC10<br>15: PC11 |                                             | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0 | 24: PF1<br>25: PF2<br>26: PF3            | 31: PA0            | Timer 1 Capture<br>Compare input /<br>output channel 1. |
| TIM1_CC2      |                               | 4: PB11<br>5: PB12<br>6: PB13 |                      | 13: PC10<br>14: PC11 | 19: PD13                                    | 20: PD14<br>21: PD15<br>22: PF0<br>23: PF1  | 24: PF2<br>25: PF3                       | 30: PA0<br>31: PA1 | Timer 1 Capture<br>Compare input /<br>output channel 2. |
| TIM1_CC3      | 3: PB11                       | 4: PB12<br>5: PB13            |                      | 12: PC10<br>13: PC11 | 18: PD13<br>19: PD14                        | 20: PD15<br>21: PF0<br>22: PF1<br>23: PF2   | 24: PF3                                  | 29: PA0<br>30: PA1 | Timer 1 Capture<br>Compare input /<br>output channel 3. |
| US0_CLK       |                               | 4: PB11<br>5: PB12<br>6: PB13 |                      | 13: PC10<br>14: PC11 | 19: PD13                                    | 20: PD14<br>21: PD15<br>22: PF0<br>23: PF1  | 24: PF2<br>25: PF3                       | 30: PA0<br>31: PA1 | USART0 clock in-<br>put / output.                       |
| US0_CS        | 3: PB11                       | 4: PB12<br>5: PB13            |                      | 12: PC10<br>13: PC11 | 18: PD13<br>19: PD14                        | 20: PD15<br>21: PF0<br>22: PF1<br>23: PF2   | 24: PF3                                  | 29: PA0<br>30: PA1 | USART0 chip select input / output.                      |

| Alternate     |                               |                               |                      |                      |                                             |                                             |                                          |                    |                                                                                                                                                                                    |
|---------------|-------------------------------|-------------------------------|----------------------|----------------------|---------------------------------------------|---------------------------------------------|------------------------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Functionality | 0 - 3                         | 4 - 7                         | 8 - 11               | 12 - 15              | 16 - 19                                     | 20 - 23                                     | 24 - 27                                  | 28 - 31            | Description                                                                                                                                                                        |
| US0_CTS       | 2: PB11<br>3: PB12            | 4: PB13                       | 11: PC10             | 12: PC11             | 17: PD13<br>18: PD14<br>19: PD15            | 20: PF0<br>21: PF1<br>22: PF2<br>23: PF3    |                                          | 28: PA0<br>29: PA1 | USART0 Clear To<br>Send hardware<br>flow control input.                                                                                                                            |
| US0_RTS       | 1: PB11<br>2: PB12<br>3: PB13 |                               | 10: PC10<br>11: PC11 |                      | 16: PD13<br>17: PD14<br>18: PD15<br>19: PF0 | 20: PF1<br>21: PF2<br>22: PF3<br>2          | 27: PA0                                  | 28: PA1            | USART0 Request<br>To Send hardware<br>flow control output.                                                                                                                         |
| US0_RX        | 0: PA1                        | 5: PB11<br>6: PB12<br>7: PB13 |                      | 14: PC10<br>15: PC11 |                                             | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0 | 24: PF1<br>25: PF2<br>26: PF3            | 31: PA0            | USARTO Asynchro-<br>nous Receive.  USARTO Synchro-<br>nous mode Master<br>Input / Slave Out-<br>put (MISO).                                                                        |
| US0_TX        | 0: PA0<br>1: PA1              | 6: PB11<br>7: PB12            | 8: PB13              | 15: PC10             | 16: PC11                                    | 21: PD13<br>22: PD14<br>23: PD15            | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 |                    | USARTO Asynchro-<br>nous Transmit. Al-<br>so used as receive<br>input in half duplex<br>communication.<br>USARTO Synchro-<br>nous mode Master<br>Output / Slave In-<br>put (MOSI). |
| US1_CLK       |                               | 4: PB11<br>5: PB12<br>6: PB13 |                      | 13: PC10<br>14: PC11 | 19: PD13                                    | 20: PD14<br>21: PD15<br>22: PF0<br>23: PF1  | 24: PF2<br>25: PF3                       | 30: PA0<br>31: PA1 | USART1 clock in-<br>put / output.                                                                                                                                                  |
| US1_CS        | 3: PB11                       | 4: PB12<br>5: PB13            |                      | 12: PC10<br>13: PC11 | 18: PD13<br>19: PD14                        | 20: PD15<br>21: PF0<br>22: PF1<br>23: PF2   | 24: PF3                                  | 29: PA0<br>30: PA1 | USART1 chip se-<br>lect input / output.                                                                                                                                            |
| US1_CTS       | 2: PB11<br>3: PB12            | 4: PB13                       | 11: PC10             | 12: PC11             | 17: PD13<br>18: PD14<br>19: PD15            | 20: PF0<br>21: PF1<br>22: PF2<br>23: PF3    |                                          | 28: PA0<br>29: PA1 | USART1 Clear To<br>Send hardware<br>flow control input.                                                                                                                            |
| US1_RTS       | 1: PB11<br>2: PB12<br>3: PB13 |                               | 10: PC10<br>11: PC11 |                      | 16: PD13<br>17: PD14<br>18: PD15<br>19: PF0 | 20: PF1<br>21: PF2<br>22: PF3               | 27: PA0                                  | 28: PA1            | USART1 Request<br>To Send hardware<br>flow control output.                                                                                                                         |
| US1_RX        | 0: PA1                        | 5: PB11<br>6: PB12<br>7: PB13 |                      | 14: PC10<br>15: PC11 |                                             | 20: PD13<br>21: PD14<br>22: PD15<br>23: PF0 | 24: PF1<br>25: PF2<br>26: PF3            | 31: PA0            | USART1 Asynchro-<br>nous Receive.  USART1 Synchro-<br>nous mode Master<br>Input / Slave Out-<br>put (MISO).                                                                        |

| Alternate     |                  | LOCATION           |         |          |          |                                  |                                          |         |                                                                                                                                                                                    |  |
|---------------|------------------|--------------------|---------|----------|----------|----------------------------------|------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Functionality | 0 - 3            | 4 - 7              | 8 - 11  | 12 - 15  | 16 - 19  | 20 - 23                          | 24 - 27                                  | 28 - 31 | Description                                                                                                                                                                        |  |
| US1_TX        | 0: PA0<br>1: PA1 | 6: PB11<br>7: PB12 | 8: PB13 | 15: PC10 | 16: PC11 | 21: PD13<br>22: PD14<br>23: PD15 | 24: PF0<br>25: PF1<br>26: PF2<br>27: PF3 |         | USART1 Asynchro-<br>nous Transmit. Al-<br>so used as receive<br>input in half duplex<br>communication.<br>USART1 Synchro-<br>nous mode Master<br>Output / Slave In-<br>put (MOSI). |  |

## 7.3 Analog Port (APORT)

The Analog Port (APORT) is an infrastructure used to connect chip pins with on-chip analog clients such as analog comparators, ADCs, and DACs. The APORT consists of wires, switches, and control needed to configurably implement the routes. Please see the device Reference Manual for a complete description.



Figure 7.2. BGM113 APORT

# Table 7.4. APORT Client Map

| Analog Module | Analog Module Channel | Shared Bus | Pin  |
|---------------|-----------------------|------------|------|
| ACMP0         | APORT1XCH6            | BUSAX      |      |
|               | APORT1XCH8            |            |      |
|               | APORT1XCH10           |            | PC10 |
|               | APORT1XCH16           |            | PF0  |
|               | APORT1XCH18           |            | PF2  |
|               | APORT1XCH20           |            |      |
|               | APORT1XCH22           |            |      |
| ACMP0         | APORT1YCH7            | BUSAY      |      |
|               | APORT1YCH9            |            |      |
|               | APORT1YCH11           |            | PC11 |
|               | APORT1YCH17           |            | PF1  |
|               | APORT1YCH19           |            | PF3  |
|               | APORT1YCH21           |            |      |
|               | APORT1YCH23           |            |      |
| ACMP0         | APORT2XCH7            | BUSBX      |      |
|               | APORT2XCH9            |            |      |
|               | APORT2XCH11           |            | PC11 |
|               | APORT2XCH17           |            | PF1  |
|               | APORT2XCH19           |            | PF3  |
|               | APORT2XCH21           |            |      |
|               | APORT2XCH23           |            |      |
| ACMP0         | APORT2YCH6            | BUSBY      |      |
|               | APORT2YCH8            |            |      |
|               | APORT2YCH10           |            | PC10 |
|               | APORT2YCH16           |            | PF0  |
|               | APORT2YCH18           |            | PF2  |
|               | APORT2YCH20           |            |      |
|               | APORT2YCH22           |            |      |

| Analog Module | Analog Module Channel | Shared Bus | Pin  |
|---------------|-----------------------|------------|------|
| ACMP0         | APORT3XCH2            | BUSCX      |      |
|               | APORT3XCH4            |            |      |
|               | APORT3XCH6            |            | PD14 |
|               | APORT3XCH8            | _          | PA0  |
|               | APORT3XCH10           |            |      |
|               | APORT3XCH12           |            |      |
|               | APORT3XCH28           |            | PB12 |
|               | APORT3XCH30           |            |      |
| ACMP0         | APORT3YCH3            | BUSCY      |      |
|               | APORT3YCH5            |            | PD13 |
|               | APORT3YCH7            | _          | PD15 |
|               | APORT3YCH9            |            | PA1  |
|               | APORT3YCH11           |            |      |
|               | APORT3YCH13           |            |      |
|               | APORT3YCH27           |            | PB11 |
|               | APORT3YCH29           |            | PB13 |
|               | APORT3YCH31           |            |      |
| ACMP0         | APORT4XCH3            | BUSDX      |      |
|               | APORT4XCH5            |            | PD13 |
|               | APORT4XCH7            |            | PD15 |
|               | APORT4XCH9            |            | PA1  |
|               | APORT4XCH11           | _          |      |
|               | APORT4XCH13           |            |      |
|               | APORT4XCH27           |            | PB11 |
|               | APORT4XCH29           |            | PB13 |
|               | APORT4XCH31           |            |      |
| ACMP0         | APORT4YCH2            | BUSDY      |      |
|               | APORT4YCH4            |            |      |
|               | APORT4YCH6            |            | PD14 |
|               | APORT4YCH8            |            | PA0  |
|               | APORT4YCH10           |            |      |
|               | APORT4YCH12           |            | PA4  |
|               | APORT4YCH28           |            | PB12 |
|               | APORT4YCH30           |            |      |

| Analog Module | Analog Module Channel | Shared Bus | Pin  |
|---------------|-----------------------|------------|------|
| ACMP1         | APORT1XCH6            | BUSAX      |      |
|               | APORT1XCH8            |            |      |
|               | APORT1XCH10           |            | PC10 |
|               | APORT1XCH16           |            | PF0  |
|               | APORT1XCH18           |            | PF2  |
|               | APORT1XCH20           |            |      |
|               | APORT1XCH22           |            |      |
| ACMP1         | APORT1YCH7            | BUSAY      |      |
|               | APORT1YCH9            |            |      |
|               | APORT1YCH11           |            | PC11 |
|               | APORT1YCH17           |            | PF1  |
|               | APORT1YCH19           |            | PF3  |
|               | APORT1YCH21           |            |      |
|               | APORT1YCH23           |            |      |
| ACMP1         | APORT2XCH7            | BUSBX      |      |
|               | APORT2XCH9            |            |      |
|               | APORT2XCH11           |            | PC11 |
|               | APORT2XCH17           |            | PF1  |
|               | APORT2XCH19           |            | PF3  |
|               | APORT2XCH21           |            |      |
|               | APORT2XCH23           |            |      |
| ACMP1         | APORT2YCH6            | BUSBY      |      |
|               | APORT2YCH8            |            |      |
|               | APORT2YCH10           |            | PC10 |
|               | APORT2YCH16           |            | PF0  |
|               | APORT2YCH18           |            | PF2  |
|               | APORT2YCH20           |            |      |
|               | APORT2YCH22           |            |      |
| ACMP1         | APORT3XCH2            | BUSCX      |      |
|               | APORT3XCH4            |            |      |
|               | APORT3XCH6            |            | PD14 |
|               | APORT3XCH8            |            | PA0  |
|               | APORT3XCH10           |            |      |
|               | APORT3XCH12           |            |      |
|               | APORT3XCH28           |            | PB12 |
|               | APORT3XCH30           |            |      |

| Analog Module | Analog Module Channel | Shared Bus | Pin  |
|---------------|-----------------------|------------|------|
| ACMP1         | APORT3YCH3            | BUSCY      |      |
|               | APORT3YCH5            |            | PD13 |
|               | APORT3YCH7            |            | PD15 |
|               | APORT3YCH9            |            | PA1  |
|               | APORT3YCH11           |            |      |
|               | APORT3YCH13           |            |      |
|               | APORT3YCH27           |            | PB11 |
|               | APORT3YCH29           |            | PB13 |
|               | APORT3YCH31           |            |      |
| ACMP1         | APORT4XCH3            | BUSDX      |      |
|               | APORT4XCH5            |            | PD13 |
|               | APORT4XCH7            |            | PD15 |
|               | APORT4XCH9            |            | PA1  |
|               | APORT4XCH11           |            |      |
|               | APORT4XCH13           |            |      |
|               | APORT4XCH27           |            | PB11 |
|               | APORT4XCH29           |            | PB13 |
|               | APORT4XCH31           |            |      |
| ACMP1         | APORT4YCH2            | BUSDY      |      |
|               | APORT4YCH4            |            |      |
|               | APORT4YCH6            |            | PD14 |
|               | APORT4YCH8            |            | PA0  |
|               | APORT4YCH10           |            |      |
|               | APORT4YCH12           |            |      |
|               | APORT4YCH28           |            | PB12 |
|               | APORT4YCH30           |            |      |
| ADC0          | APORT1XCH6            | BUSAX      |      |
|               | APORT1XCH8            |            |      |
|               | APORT1XCH10           |            | PC10 |
|               | APORT1XCH16           |            | PF0  |
|               | APORT1XCH18           |            | PF2  |
|               | APORT1XCH20           |            |      |
|               | APORT1XCH22           |            |      |

| Analog Module | Analog Module Channel | Shared Bus | Pin  |
|---------------|-----------------------|------------|------|
| ADC0          | APORT1YCH7            | BUSAY      |      |
|               | APORT1YCH9            |            |      |
|               | APORT1YCH11           |            | PC11 |
|               | APORT1YCH17           |            | PF1  |
|               | APORT1YCH19           |            | PF3  |
|               | APORT1YCH21           |            |      |
|               | APORT1YCH23           |            |      |
| ADC0          | APORT2XCH7            | BUSBX      |      |
|               | APORT2XCH9            |            |      |
|               | APORT2XCH11           |            | PC11 |
|               | APORT2XCH17           |            | PF1  |
|               | APORT2XCH19           |            | PF3  |
|               | APORT2XCH21           |            |      |
|               | APORT2XCH23           |            |      |
| ADC0          | APORT2YCH6            | BUSBY      |      |
|               | APORT2YCH8            |            |      |
|               | APORT2YCH10           |            | PC10 |
|               | APORT2YCH16           |            | PF0  |
|               | APORT2YCH18           |            | PF2  |
|               | APORT2YCH20           |            |      |
|               | APORT2YCH22           |            |      |
| ADC0          | APORT3XCH2            | BUSCX      |      |
|               | APORT3XCH4            |            |      |
|               | APORT3XCH6            |            | PD14 |
|               | APORT3XCH8            |            | PA0  |
|               | APORT3XCH10           |            |      |
|               | APORT3XCH12           |            |      |
|               | APORT3XCH28           |            | PB12 |
|               | APORT3XCH30           | 1          |      |

| Analog Module | Analog Module Channel | Shared Bus | Pin  |
|---------------|-----------------------|------------|------|
| ADC0          | APORT3YCH3            | BUSCY      |      |
|               | APORT3YCH5            |            | PD13 |
|               | APORT3YCH7            |            | PD15 |
|               | APORT3YCH9            |            | PA1  |
|               | APORT3YCH11           |            |      |
|               | APORT3YCH13           |            |      |
|               | APORT3YCH27           |            | PB11 |
|               | APORT3YCH29           |            | PB13 |
|               | APORT3YCH31           |            |      |
| ADC0          | APORT4XCH3            | BUSDX      |      |
|               | APORT4XCH5            | -          | PD13 |
|               | APORT4XCH7            |            | PD15 |
|               | APORT4XCH9            |            | PA1  |
|               | APORT4XCH11           |            |      |
|               | APORT4XCH13           |            |      |
|               | APORT4XCH27           |            | PB11 |
|               | APORT4XCH29           |            | PB13 |
|               | APORT4XCH31           |            |      |
| ADC0          | APORT4YCH2            | BUSDY      |      |
|               | APORT4YCH4            |            |      |
|               | APORT4YCH6            |            | PD14 |
|               | APORT4YCH8            |            | PA0  |
|               | APORT4YCH10           |            |      |
|               | APORT4YCH12           |            |      |
|               | APORT4YCH28           |            | PB12 |
|               | APORT4YCH30           |            |      |
| IDAC0         | APORT1XCH2            | BUSCX      |      |
|               | APORT1XCH4            |            |      |
|               | APORT1XCH6            |            | PD14 |
|               | APORT1XCH8            |            | PA0  |
|               | APORT1XCH10           |            |      |
|               | APORT1XCH12           |            |      |
|               | APORT1XCH28           |            | PB12 |
|               | APORT1XCH30           |            |      |

| Analog Module | Analog Module Channel | Shared Bus | Pin  |
|---------------|-----------------------|------------|------|
| IDAC0         | APORT1YCH3            | BUSCY      |      |
|               | APORT1YCH5            |            | PD13 |
|               | APORT1YCH7            |            | PD15 |
|               | APORT1YCH9            |            | PA1  |
|               | APORT1YCH11           |            |      |
|               | APORT1YCH13           |            |      |
|               | APORT1YCH27           |            | PB11 |
|               | APORT1YCH29           |            | PB13 |
|               | APORT1YCH31           |            |      |

## 8. BGM113 Package Specifications

## 8.1 BGM113 Package Outline



Figure 8.1. BGM113 Top and Side Views

**Note:** Solder paste thickness adds  $0.1 \pm 0.05$  mm to overall module height.



Figure 8.2. BGM113 Bottom View

## 8.2 BGM113 Land Pattern

The figure below shows the recommended land pattern.



Figure 8.3. BGM113 Recommended PCB Land Pattern

## 8.3 BGM113 Package Marking

The figure below shows the package markings printed on the module.



Figure 8.4. BGM113 Package Marking

#### **Mark Description**

The package marking consists of:

- BGM113Axxxxxx Part number designation
- Model: BGM113A Model number designation
- QR Code: YYWWMMABCDE
  - YY Last two digits of the assembly year
  - · WW Two-digit workweek when the device was assembled
  - MMABCDE Silicon Labs unit code
- Trace Code: YYWWTTTTTT
  - YY Last two digits of the assembly year
  - WW Two-digit workweek when the device was assembled
  - TTTTTT Manufacturing trace code. The first letter is the device revision
- Certification marks such as the CE logo, FCC and IC IDs, etc. will be engraved on the grayed out area or printed on the back side of the module, according to regulatory body requirements

## 9. Tape and Reel Specifications

## 9.1 Tape and Reel Packaging

This section contains information regarding the tape and reel packaging for the BGM113 Wireless Gecko Module.

## 9.2 Reel and Tape Specifications

• Reel material: Polystyrene (PS)

· Reel diameter: 13 inches (330 mm)

- · Number of modules per reel: 1000 pcs
- · Disk deformation, folding whitening and mold imperfections: Not allowed
- Disk set: consists of two 13 inch (330 mm) rotary round disks and one central axis (100 mm)
- · Antistatic treatment: Required
- Surface resistivity:  $10^4 10^9 \Omega/\text{sq}$ .



Figure 9.1. Reel Dimensions - Side View

| Symbol | Dimensions [mm] |  |
|--------|-----------------|--|
| W0     | 32.5 ± 0.3      |  |
| W1     | 37.1 ± 1.0      |  |



Figure 9.2. Cover Tape Information

| Symbol        | Dimensions [mm] |  |
|---------------|-----------------|--|
| Thickness (T) | 0.061           |  |
| Width (W)     | 25.5 + 0.2      |  |



Figure 9.3. Tape information

## 9.3 Orientation and Tape Feed

The user direction of feed, start and end of tape on reel and orientation of the Modules on the tape are shown in the figures below.



Figure 9.4. Module Orientation and Feed Direction

## 9.4 Moisture Sensitivity Level

Reels are delivered in packing which conforms to MSL3 (Moisture Sensitivity Level 3) requirements.

## 10. Soldering Recommendations

## 10.1 Soldering Recommendations

This section describes the soldering recommendations regarding BGM113 Module.

BGM113 is compatible with industrial standard reflow profile for Pb-free solders. The reflow profile used is dependent on the thermal mass of the entire populated PCB, heat transfer efficiency of the oven, and particular type of solder paste used.

- · Refer to technical documentations of particular solder paste for profile configurations.
- · Avoid usining more than two reflow cycles.
- A no-clean, type-3 solder paste is recommended.
- · A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- · Recommended stencil thickness is 0.100mm (4 mils).
- · Refer to the recommended PCB land pattern for an example stencil aperture size
- For further recommendation, please refer to the JEDEC/IPC J-STD-020, IPC-SM-782 and IPC 7351 guidelines.

## 11. Certifications

## 11.1 Bluetooth

The BGM113 comes with a Bluetooth End-product Qualification having a declaration ID of D031189 and QDID of 87703.

#### 11.2 CE

The BGM113 module is in conformity with the essential requirements and other relevant requirements of the Radio Equipment Directive (RED). Please note that every application using the BGM113 will need to perform the radio EMC tests on the end product according to EN 301 489-17.

Separate RF testing is not required provided that the customer follows the module manufacturer's recommendations and instructions and does not make modifications e.g. to the provided antenna solutions or requirements.

A formal DoC is available via www.silabs.com.

#### 11.3 FCC

This device complies with Part 15 of the FCC Rules. Operation is subject to the following two conditions:

- 1. This device may not cause harmful interference, and
- 2. This device must accept any interference received, including interference that may cause undesirable operation.

Any changes or modifications not expressly approved by Silicon Labs could void the user's authority to operate the equipment.

#### **FCC RF Radiation Exposure Statement:**

This equipment complies with FCC radiation exposure limits set forth for an uncontrolled environment. End users must follow the specific operating instructions for satisfying RF exposure compliance. This transmitter meets both portable and mobile limits as demonstrated in the RF Exposure Analysis. This transmitter must not be co-located or operating in conjunction with any other antenna or transmitter except in accordance with FCC multi-transmitter product procedures. As long as the condition above is met, further transmitter testing will not be required. However, the OEM integrator is still responsible for testing their end-product for any additional compliance requirements required with this module installed (for example, digital device emissions, PC peripheral requirements, etc.).

#### **OEM Responsibilities to comply with FCC Regulations**

The BGM113 Module has been certified for integration into products only by OEM integrators under the following condition:

- The antenna(s) must be installed such that a minimum separation distance of 0 mm is maintained between the radiator (antenna) and all persons at all times.
- The transmitter module must not be co-located or operating in conjunction with any other antenna or transmitter except in accordance with FCC multi-transmitter product procedures.

As long as the conditions above are met, further transmitter testing will not be required. However, the OEM integrator is still responsible for testing their end-product for any additional compliance requirements required with this module installed (for example, digital device emissions, PC peripheral requirements, etc.).

**Note:** In the event that these conditions cannot be met, then for the FCC authorization to remain valid, the final product will have to undergo additional testing to evaluate the RF exposure, and a permissive change will have to be applied with the help of the customer's own Telecommunication Certification Body.

#### **End Product Labeling**

The BGM113 Module is labeled with its own FCC ID. If the FCC ID is not visible when the module is installed inside another device, then the outside of the device into which the module is installed must also display a label referring to the enclosed module. In that case, the final end product must be labeled in a visible area with the following:

#### "Contains Transmitter Module FCC ID: QOQBGM113"

10

#### "Contains FCC ID: QOQBGM113"

The OEM integrator must not provide information to the end user regarding how to install or remove this RF module or change RF related parameters in the user manual of the end product.

#### 11.4 IC

## IC (English)

This radio transmitter has been approved by Industry Canada to operate with the embedded chip antenna. Other antenna types are strictly prohibited for use with this device.

This device complies with Industry Canada's license-exempt RSS standards. Operation is subject to the following two conditions:

- 1. This device may not cause interference; and
- 2. This device must accept any interference, including interference that may cause undesired operation of the device.

#### **RF Exposure Statement**

Exception from routine SAR evaluation limits are given in RSS-102 Issue 5. BGM113 meets the given requirements when the minimum separation distance to human body 0 mm. In other words, RF exposure or SAR evaluation is not required when the separation distance is 0 mm or more. If the separation distance is less than 0 mm the OEM integrator is responsible for evaluating the SAR when using the module at its highest transmission power.

## **OEM Responsibilities to comply with IC Regulations**

The BGM113 Module has been certified for integration into products only by OEM integrators under the following conditions:

- The antenna(s) must be installed such that a minimum separation distance of 0 mm is maintained between the radiator (antenna) and all persons at all times.
- The transmitter module must not be co-located or operating in conjunction with any other antenna or transmitter.

As long as the two conditions above are met, further transmitter testing will not be required. However, the OEM integrator is still responsible for testing their end-product for any additional compliance requirements required with this module installed (for example, digital device emissions, PC peripheral requirements, etc.).

**Note:** In the event that these conditions cannot be met, then for the IC authorization to remain valid, the final product will have to undergo additional testing to evaluate the RF exposure, and a permissive change will have to be applied with the help of the customer's own Telecommunication Certification Body.

#### **End Product Labeling**

The BGM113 module is labeled with its own IC ID. If the IC ID is not visible when the module is installed inside another device, then the outside of the device into which the module is installed must also display a label referring to the enclosed module. In that case, the final end product must be labeled in a visible area with the following:

#### "Contains Transmitter Module IC: 5123A-BGM113"

or

#### "Contains IC: 5123A-BGM113"

The OEM integrator has to be aware not to provide information to the end user regarding how to install or remove this RF module or change RF related parameters in the user manual of the end product.

#### IC (Français)

Cet émetteur radio (IC : 5123A-BGM113) a reçu l'approbation d'Industrie Canada pour une exploitation avec l'antenne puce incorporée. Il est strictement interdit d'utiliser d'autres types d'antenne avec cet appareil.

Le présent appareil est conforme aux CNR d'Industrie Canada applicables aux appareils radio exempts de licence. L'exploitation est autorisée aux deux conditions suivantes:

- 1. L'appareil ne doit pas produire de brouillage; et
- 2. L'appareil doit accepter tout brouillage radioélectrique subi, même si le brouillage est susceptible de provoquer un fonctionnement non désiré de l'appareil.

## Déclaration relative à l'exposition aux radiofréquences (RF)

Les limites applicables à l'exemption de l'évaluation courante du DAS sont énoncées dans le CNR 102, 5e édition. Le module Bluetooth BGM113 répond aux exigences données quand la distance de séparation minimum par rapport au corps humain est de 0 mm. L'évaluation de l'exposition aux RF ou du DAS n'est pas requise quand la distance de séparation est de 0 mm ou plus. Si la distance de séparation est inférieure à 0 mm, il incombe à l'intégrateur FEO d'évaluer le DAS.

## Responsabilités du FEO ayant trait à la conformité avec les règlements IC

Le Module Bluetooth BGM113 a été certifié pour une intégration dans des produits uniquement par les intégrateurs FEO dans les conditions suivantes:

- La ou les antennes doivent être installées de telle façon qu'une distance de séparation minimum de 0 mm soit maintenue entre le radiateur (antenne) et toute personne à tout moment.
- Le module émetteur ne doit pas être installé au même endroit ou fonctionner conjointement avec toute autre antenne ou émetteur.

Dès lors que les deux conditions ci-dessus sont respectées, aucun test supplémentaire de l'émetteur n'est obligatoire. Cependant, il incombe toujours à l'intégrateur FEO de tester la conformité de son produit final vis-à-vis de toute exigence supplémentaire requise avec ce module installé (par exemple, émissions de dispositifs numériques, exigences relatives aux matériels périphériques PC, etc).

**Note:** S'il s'avère que ces conditions ne peuvent être respectées (pour certaines configurations ou la colocation avec un autre émetteur), alors l'autorisation IC n'est plus considérée comme valide et l'identifiant IC ne peut plus être employé sur le produit final. Dans ces circonstances, l'intégrateur FEO aura la responsabilité de réévaluer le produit final (y compris l'émetteur) et d'obtenir une autorisation IC distincte.

## Étiquetage du produit final

L'étiquette du Module BGM113 porte son propre identifiant IC. Si l'identifiant IC n'est pas visible quand le module est installé à l'intérieur d'un autre appareil, alors l'extérieur de l'appareil dans lequel le module est installé doit aussi porter une étiquette faisant référence au module qu'il contient. Dans ce cas, une étiquette comportant les informations suivantes doit être apposée sur une partie visible du produit final.

"Contient le module émetteur IC: 5123A-BGM113"

ou

"Contient IC: 5123A-BGM113"

L'intégrateur FEO doit être conscient de ne pas fournir d'informations à l'utilisateur final permettant d'installer ou de retirer ce module RF ou de changer les paramètres liés aux RF dans le mode d'emploi du produit final.

#### 11.5 Japan

The BGM113 is certified in Japan with certification number 209-J00204

Since September 1, 2014 it is allowed (and highly recommended) that a manufacturer who integrates a radio module in their host equipment can place the certification mark and certification number (the same marking/number as depicted on the label of the radio module) on the outside of the host equipment. The certification mark and certification number must be placed close to the text in the Japanese language which is provided below. This change in the Radio Law has been made in order to enable users of the combination of host and radio module to verify if they are actually using a radio device which is approved for use in Japan.

当該機器には電波法に基づく、技術基準適合証明等を受けた特定無線設備を装着している。

Figure 11.1. Certification Text to be Placed on the Outside Surface of the Host Equipment

## Translation of the text in the above figure:

"This equipment contains specified radio equipment that has been certified to the Technical Regulation Conformity Certification under the Radio Law."

The "Giteki" marking shown in the figure below must be affixed to an easily noticeable section of the specified radio equipment. Note that additional information may be required if the device is also subject to a telecom approval.



Figure 11.2. The Certification Mark to be Placed on the Outside Surface of the Host Equipment



Figure 11.3. The Certification Mark ("Giteki") Dimensions

The diameter of the mark must be 5 mm or greater. If the volume of the certified equipment is less than 100 cc, the diameter of the mark may be 3 mm or greater.

## 11.6 KC South Korea

BGM113 Wireless Gecko Bluetooth ® Module is certified in South-Korea.

Certification number: MSIP-CRM-BGT-BGM113

## 12. Revision History

#### **Revision 1.1**

#### February, 2020

- 2. Ordering Information OPN table updated with V21 OPN.
- Added dimensions for keepout guidelines in 6.1 Recommended Placement on the Application PCB.
- Updated dimensions in 8.1 BGM113 Package Outline, .
- Updated marking description in 8.3 BGM113 Package Marking.
- Corrected 5.1 Typical BGM113 Connections pin configurations.
- · Replaced Bluetooth® Smart with Bluetooth® Low Energy wherever applicable.
- Removed Wake On Radio references wherever applicable since this feature is not supported by the software.
- Added note regarding minimum voltage in 4.1.2.1 General Operating Conditions.
- Corrected output radio power to 3 dBm in 4.1.8.1 RF Transmitter General Characteristics for the 2.4 GHz Band.
- · Removed Tape and Reel Box Dimensions section.
- · Updated 10.1 Soldering Recommendations.
- Updated End-product Qualification IDs in 11.1 Bluetooth.
- · Added "Giteki" marking information in the 11.5 Japan certification section.
- Minor typographical and verbiage modifications in 11.3 FCC and 11.4 IC.
- · Replaced "Blue Gecko" with "Wireless Gecko" throughout document.

#### Revision 1.00

- · Full Production Release
- · Soldering recommendations added
- · Tape and Reel specifications updated

#### Revision 0.98

· Tape and reel specifications added

#### Revision 0.97

- · Layout instructions improved
- · LFXO specifications description updated

#### Revision 0.96

· PCB size vs. antenna efficiency updated

## Revision 0.95

· Bluetooth and South-Korea certifications updated

## Revision 0.94

- · Electrical characteristics updated
- · Tape and reel specifications added
- · Certifications updated

## Revision 0.92

Ordering information updated.

## Revision 0.91

Pinout update. Antenna characteristics and layout guidelines added.

## Revision 0.9

Updated version for initial product release.

## Revision 0.8

Ready for initial product release.

## Revision 0.7

Initial version





loT Portfolio www.silabs.com/loT



**SW/HW** <u>www.sila</u>bs.com/simplicity



Quality www.silabs.com/quality



Support and Community community.silabs.com

#### Disclaimer

Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice to the product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Without prior notification, Silicon Labs may update product firmware during the manufacturing process for security or reliability reasons. Such changes will not alter the specifications or the performance of the product. Silicon Labs shall have no liability for the consequences of use of the information supplied in this document. This document does not imply or expressly grant any license to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any FDA Class III devices, applications for which FDA premarket approval is required, or Life Support Systems without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. Silicon Labs disclaims all express and implied warranties and shall not be responsible or liable for any injuries or damages related to use of a Silicon Labs

## **Trademark Information**

Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, SiLabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga Logo®, ClockBuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadioRO®, Gecko®, Gecko OS, Studio, ISOmoderm®, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress®, Zentri, the Zentri logo and Zentri DMS, Z-Wave®, and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. Wi-Fi is a registered trademark of the Wi-Fi Alliance. All other products or brand names mentioned herein are trademarks of the wi-Fi Alliance.



Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701

# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

# Silicon Laboratories:

BGM113A256V2 BGM113A256V2R BGM113A256V21 BGM113A256V21R