











**TPS565208** 

ZHCSGT1B - SEPTEMBER 2017-REVISED JUNE 2018

# 采用 SOT-23 封装的 TPS565208 4.5V 至 17V 输入、5A 同步降压稳压器

## 1 特性

- 5A 最大输出电流
- 集成 31mΩ 和 16mΩ 场效应晶体管 (FET)
- D-CAP2™模式控制,具有快速动态响应特性
- 输入电压范围: 4.5V 至 17V
- 输出电压范围: 0.76V 至 7V
- 连续电流模式
- 500kHz 开关频率
- 小于 1µA 的低关断电流
- 1% 反馈电压精度
- 从预偏置输出电压启动
- 逐周期电流限制
- 断续模式过流保护
- 非锁存欠压保护 (UVP) 和热关断 (TSD) 保护
- 固定软启动时间: 1.0ms
- 使用 TPS565208 并借助 WEBENCH® 电源设计器 创建定制设计方案

### 2 应用

- 数字电视电源
- 高清 蓝光™光盘播放器
- 网络家庭终端设备
- 数字机顶盒 (STB)
- 安全监控

## 简化原理图



## 3 说明

TPS565208 是一款采用 SOT-23 封装的简单易用型 5A 同步降压转换器。

该器件经过优化,最大限度地减少了运行所需的外部组件并且可以实现低待机电流。

此开关模式电源 (SMPS) 器件采用 D-CAP2™模式控制,此控制方式无需外部补偿组件即可实现快速瞬态响应。 D-CAP2™还支持使用低等效串联电阻 (ESR) 专用聚合物电容器和陶瓷电容器。

TPS565208 采用 6 引脚 1.6mm × 2.9mm SOT (DDC) 封装,可在 -40°C 至 125°C 的结温范围下运行。

#### 器件信息(1)

| 器件编号      | 封装      | 封装尺寸(标称值)       |
|-----------|---------|-----------------|
| 和门州力      | 判表      | 到极八寸(你你直)       |
| TPS565208 | DDC (6) | 1.60mm x 2.90mm |

(1) 如需了解所有可用封装,请参阅产品说明书末尾的可订购产品 附录。

### TPS565208 负载调整率





|   | i                                    | 目录 |                                |    |
|---|--------------------------------------|----|--------------------------------|----|
| 1 | 特性1                                  |    | 7.4 Device Functional Modes    | 1° |
| 2 | 应用1                                  | 8  | Application and Implementation | 12 |
| 3 | 说明1                                  |    | 8.1 Application Information    |    |
| 4 | 修订历史记录 2                             |    | 8.2 Typical Application        | 13 |
| 5 | Pin Configuration and Functions3     | 9  | Power Supply Recommendations   | 18 |
| 6 | Specifications4                      | 10 | Layout                         | 19 |
| - | 6.1 Absolute Maximum Ratings         |    | 10.1 Layout Guidelines         | 19 |
|   | 6.2 ESD Ratings                      |    | 10.2 Layout Example            | 19 |
|   | 6.3 Recommended Operating Conditions | 11 | 器件和文档支持                        | 20 |
|   | 6.4 Thermal Information              |    | 11.1 开发支持                      |    |
|   | 6.5 Electrical Characteristics 5     |    | 11.2 接收文档更新通知                  |    |
|   | 6.6 Typical Characteristics          |    | 11.3 社区资源                      |    |
| 7 | Detailed Description9                |    | 11.4 商标                        |    |
|   | 7.1 Overview 9                       |    | 11.5 静电放电警告                    |    |
|   | 7.2 Functional Block Diagram9        |    | 11.6 术语表                       |    |
|   | 7.3 Feature Description              | 12 | 机械、封装和可订购信息                    | 20 |
|   |                                      |    |                                |    |

# 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

| Changes from Revision A (September 2017) to Revision B | Page |
|--------------------------------------------------------|------|
| • 己添加 卷带封装信息(具有更高的产量)。                                 | 20   |
| Changes from Original (September 2017) to Revision A   | Page |
| <ul><li>首次公开发布。</li></ul>                              |      |



# **5 Pin Configuration and Functions**



## **Pin Functions**

| PIN  |     | 1/0 | DESCRIPTION                                                                                                                                                    |
|------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | NO. | 1/0 | DESCRIPTION                                                                                                                                                    |
| GND  | 1   | _   | Ground pin. Source terminal of low-side power NFET as well as the ground terminal for controller circuit. Connect sensitive VFB to this GND at a single point. |
| SW   | 2   | 0   | Switch node connection between high-side NFET and low-side NFET.                                                                                               |
| VIN  | 3   | I   | Input voltage supply pin. The drain terminal of high-side power NFET.                                                                                          |
| VFB  | 4   | I   | Converter feedback input. Connect to output voltage with feedback resistor divider.                                                                            |
| EN   | 5   | I   | Enable input control. Active high and must be pulled up to enable the device.                                                                                  |
| VBST | 6   | 0   | Supply input for the high-side NFET gate drive circuit. Connect 0.1 µF capacitor between VBST and SW pins.                                                     |



## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                        |                                                | MIN         | MAX | UNIT |
|------------------------|------------------------------------------------|-------------|-----|------|
| Input voltage          | VIN, EN                                        | -0.3        | 19  | V    |
|                        | VBST                                           | -0.3        | 25  | V    |
|                        | VBST (10 ns transient)                         | -0.3        | 27  | V    |
|                        | VBST (vs SW)                                   | -0.3        | 6.5 | V    |
|                        | VFB                                            | -0.3        | 6.5 | V    |
|                        | SW                                             | -2          | 19  | V    |
|                        | SW (10 ns transient)                           | -3.5        | 21  | V    |
| Operating junction tem | Operating junction temperature, T <sub>J</sub> |             | 150 | °C   |
| Storage temperature,   | $T_{stg}$                                      | <b>–</b> 55 | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±4000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1500 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|          |                                |                        | MIN  | NOM MAX | UNIT |
|----------|--------------------------------|------------------------|------|---------|------|
| $V_{IN}$ | Supply input voltage range     |                        | 4.5  | 17      | V    |
| Vı       |                                | VBST                   | -0.1 | 23      | +    |
|          |                                | VBST (10 ns transient) | -0.1 | 26      |      |
|          |                                | VBST (vs SW)           | -0.1 | 6.0     |      |
|          | Input voltage range            | EN                     | -0.1 | 17      |      |
|          |                                | VFB                    | -0.1 | 5.5     |      |
|          |                                | SW                     | -1.8 | 17      |      |
|          |                                | SW (10 ns transient)   | -3.5 | 20      |      |
| TJ       | Operating junction temperature |                        | -40  | 125     | °C   |

## 6.4 Thermal Information

|                      |                                              | TPS565208 |      |
|----------------------|----------------------------------------------|-----------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DDC (SOT) | UNIT |
|                      |                                              | 6 PINS    |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 95.9      | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 35.6      | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 16.4      | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 1.4       | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 16.4      | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

<sup>2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 6.5 Electrical Characteristics

 $T_J = -40$ °C to 125°C,  $V_{IN} = 12$  V (unless otherwise noted)

|                          | PARAMETER                                | TEST CONDITIONS                                          | MIN      | TYP  | MAX  | UNIT      |
|--------------------------|------------------------------------------|----------------------------------------------------------|----------|------|------|-----------|
| SUPPLY CUF               | RRENT                                    |                                                          | <b>-</b> |      | '    |           |
| I <sub>VIN</sub>         | Operating – non-switching supply current | V <sub>IN</sub> current, EN = 5 V, V <sub>FB</sub> = 1 V |          | 590  | 780  | μA        |
| I <sub>VINSDN</sub>      | Shutdown supply current                  | V <sub>IN</sub> current, EN = 0 V                        |          | 0.8  | 5    | μΑ        |
| LOGIC THRE               | SHOLD                                    |                                                          |          |      |      |           |
| V <sub>ENH</sub>         | EN high-level input voltage              |                                                          | 1.6      |      |      | V         |
| V <sub>ENL</sub>         | EN low-level input voltage               |                                                          |          |      | 8.0  | V         |
| R <sub>EN</sub>          | EN pin resistance to GND                 | V <sub>EN</sub> = 12 V                                   | 120      | 245  | 400  | $k\Omega$ |
| V <sub>FB</sub> VOLTAG   | E AND DISCHARGE RESISTA                  | ANCE                                                     |          |      |      |           |
| V <sub>FBTH</sub>        | V <sub>FB</sub> threshold voltage        |                                                          | 753      | 760  | 767  | mV        |
| I <sub>VFB</sub>         | V <sub>FB</sub> input current            | T <sub>A</sub> = 25°C, V <sub>FB</sub> = 0.8 V           |          | 0    | ±0.1 | μA        |
| MOSFET                   |                                          |                                                          |          |      |      |           |
| R <sub>DS(on)h</sub>     | High-side switch resistance              | $T_A = 25^{\circ}C, V_{BST} - V_{SW} = 5.5 \text{ V}$    |          | 31   |      | mΩ        |
| R <sub>DS(on)I</sub>     | Low-side switch resistance               | T <sub>A</sub> = 25°C                                    |          | 16   |      | mΩ        |
| CURRENT LI               | MIT                                      |                                                          |          |      |      |           |
| I <sub>OCL</sub>         | Current limit                            |                                                          | 5.3      | 6.7  | 8    | Α         |
| THERMAL SI               | HUTDOWN                                  |                                                          |          |      |      |           |
| _                        | Thermal shutdown                         | Shutdown temperature                                     |          | 172  |      | •••       |
| T <sub>SDN</sub>         | threshold <sup>(1)</sup>                 | Hysteresis                                               |          | 38   |      | °C        |
| ON-TIME TIM              | ER CONTROL                               |                                                          |          |      |      |           |
| t <sub>OFF(MIN)</sub>    | Minimum off time                         | V <sub>FB</sub> = 0.61 V                                 |          | 236  | 280  | ns        |
| SOFT START               |                                          |                                                          |          |      |      |           |
| t <sub>SS</sub>          | Soft-start time                          | Internal soft-start time                                 |          | 1.0  |      | ms        |
| FREQUENCY                | ,                                        |                                                          |          |      |      |           |
| F <sub>SW</sub>          | Switching frequency                      | V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 5 V, CCM mode |          | 500  |      | kHz       |
| OUTPUT UNI               | DERVOLTAGE AND OVERVO                    | LTAGE PROTECTION                                         |          |      |      |           |
| V <sub>UVP</sub>         | Output UVP threshold                     | Hiccup detect (H > L)                                    |          | 65   |      | %         |
| T <sub>HICCUP_WAIT</sub> | Hiccup on time                           |                                                          |          | 1.8  |      | ms        |
| T <sub>HICCUP_RE</sub>   | Hiccup time before restart               |                                                          |          | 14.9 |      | ms        |
| UVLO                     |                                          |                                                          | 1        |      |      |           |
|                          |                                          | Wake up VIN voltage                                      |          | 4.0  | 4.3  |           |
| UVLO                     | UVLO threshold                           | Shutdown VIN voltage                                     | 3.3      | 3.6  |      | V         |
|                          |                                          | Hysteresis VIN voltage <sup>(1)</sup>                    |          | 0.4  |      |           |

<sup>(1)</sup> Not production tested.

## 6.6 Typical Characteristics

V<sub>IN</sub> = 12 V (unless otherwise noted)





## **Typical Characteristics (continued)**

V<sub>IN</sub> = 12 V (unless otherwise noted)





## **Typical Characteristics (continued)**

 $V_{IN} = 12 \text{ V}$  (unless otherwise noted)





## 7 Detailed Description

#### 7.1 Overview

The TPS564208 is a 5-A synchronous step-down converter. The proprietary D-CAP2™ mode control supports low ESR output capacitors such as specialty polymer capacitors and multi-layer ceramic capacitors without complex external compensation circuits. The fast transient response of D-CAP2™ mode control can reduce the output capacitance required to meet a specific level of performance.

## 7.2 Functional Block Diagram





#### 7.3 Feature Description

## 7.3.1 Adaptive On-Time Control and PWM Operation

The main control loop of the TPS565208 is adaptive on-time pulse width modulation (PWM) controller that supports a proprietary D-CAP2™ mode control. The D-CAP2™ mode control combines adaptive on-time control with an internal compensation circuit for pseudo-fixed frequency and low external component count configuration with low-ESR ceramic output capacitors. It is stable even with virtually no ripple at the output.

At the beginning of each cycle, the high-side MOSFET is turned on. This MOSFET is turned off after internal one-shot timer expires. This one shot duration is set inversely proportional to the converter input voltage,  $V_{IN}$ , and proportional to the output voltage  $V_{O}$ , to maintain a pseudo-fixed frequency over the input voltage range, hence it is called adaptive on-time control. The one-shot timer is reset and the high-side MOSFET is turned on again when the feedback voltage falls below the reference voltage. An ripple is added to reference voltage to simulate output ripple, eliminating the need for ESR induced output ripple from D-CAP2<sup>TM</sup> mode control.

#### 7.3.2 Soft Start and Pre-Biased Soft Start

The TPS565208 has an internal 1.0-ms soft-start. When the EN pin becomes high, the internal soft-start function begins ramping up the reference voltage to the PWM comparator.

If the output capacitor is pre-biased at startup, the device initiates switching and starts ramping up only after the internal reference voltage becomes greater than the feedback voltage  $V_{FB}$ . This scheme ensures that the converter ramps up smoothly into regulation point.

#### 7.3.3 Current Protection

The output over-current limit (OCL) is implemented using a cycle-by-cycle valley detect control circuit. The inductor current is monitored during the OFF state by measuring the low-side FET drain to source voltage. This voltage is proportional to the switch current. To improve accuracy, the voltage sensing is temperature compensated.

During the on time of the high-side FET switch, the switch current increases at a linear rate determined by  $V_{IN}$ ,  $V_{OUT}$ , and the output inductor value. During the on time of the low-side FET switch, this current decreases linearly. The average value of the switch current is the load current  $I_{OUT}$ . If the monitored current is above the OCL level, the converter maintains low-side FET on and delays the creation of a new set pulse, even the voltage feedback loop requires one, until the current level becomes OCL level or lower. In subsequent switching cycles, the on-time is set to a fixed value and the current is monitored in the same manner.

There are some important considerations for this type of over-current protection. The load current is higher than the over-current threshold by one half of the peak-to-peak inductor ripple current. Also, when the current is being limited, the output voltage tends to fall as the demanded load current may be higher than the current available from the converter. This may cause the output voltage to fall. When the VFB voltage falls below the UVP threshold voltage, the UVP comparator detects it. And then, the device shuts down after the UVP delay time (typically  $24 \mu s$ ) and re-starts after the hiccup time (typically 14.9 m s).

When the over current condition is removed, the output voltage returns to the regulated value.

#### 7.3.4 Undervoltage Lockout (UVLO) Protection

UVLO protection monitors the internal regulator voltage. When the voltage is lower than UVLO threshold voltage, the device is shut off. This protection is non-latching.

#### 7.3.5 Thermal Shutdown

The device monitors the temperature of itself. If the temperature exceeds the threshold value (typically 172°C), the device is shut off. This is a non-latch protection.



#### 7.4 Device Functional Modes

## 7.4.1 Normal Operation

When the input voltage is above the UVLO threshold and the EN voltage is above the enable threshold, the TPS565208 operates in the normal switching mode. Normal continuous conduction mode (CCM) occurs when the minimum switch current is above 0 A. In CCM, the TPS565208 operates at a quasi-fixed frequency of 550 kHz.

## 7.4.2 Standby Operation

When the TPS565208 is operating in normal CCM, it may be placed in standby by asserting the EN pin low.



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The device is a typical step-down DC-DC converter for converting a higher dc voltage to a lower dc voltage with a maximum available output current of 5 A. The following design procedure can be used to select component values for the TPS565208. Alternately, the WEBENCH® software may be used to generate a complete design. The WEBENCH software uses an iterative design procedure and accesses a comprehensive database of components when generating a design. This section presents a simplified discussion of the design process.

## 8.2 Typical Application

The application schematic in Figure 14 shows the TPS565208 4.5-V to 17-V input, 1.05-V output converter design meeting the requirements for 5-A output. This circuit is available as the evaluation module (EVM). The sections provide the design procedure.



Figure 14. TPS565208 1.05-V, 5-A Reference Design

oopyng. it o zorr, rondo mondimente m



## **Typical Application (continued)**

#### 8.2.1 Design Requirements

Table 1 shows the design parameters for this application.

**Table 1. Design Parameters** 

| PARAMETER                           | EXAMPLE VALUE           |
|-------------------------------------|-------------------------|
| Input voltage range                 | 4.5 to 17 V             |
| Output voltage                      | 1.05 V                  |
| Transient response, 1A/us slew rate | $\Delta Vout = \pm 5\%$ |
| Input ripple voltage                | 400 mV                  |
| Output ripple voltage               | 20 mV                   |
| Output current rating               | 5 A                     |
| Operating frequency                 | 550 kHz                 |

### 8.2.2 Detailed Design Procedure

### 8.2.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the TPS565208 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage  $(V_{IN})$ , output voltage  $(V_{OUT})$ , and output current  $(I_{OUT})$  requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- · Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- · Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 8.2.2.2 Output Voltage Resistors Selection

The output voltage is set with a resistor divider from the output node to the VFB pin. TI recommends to use 1% tolerance or better divider resistors. Start by using to calculate  $V_{OUT}$ .

To improve efficiency at very light loads consider using larger value resistors. However, using too high of resistance causes the circuit to be more susceptible to noise; and, voltage errors from the VFB input current will be more noticeable.

$$V_{OUT} = 0.760 \times \left(1 + \frac{R1}{R2}\right) \tag{1}$$

#### 8.2.2.3 Output Filter Selection

The LC filter used as the output filter has double pole at:

$$f_{P} = \frac{1}{2\pi\sqrt{L_{OUT} \times C_{OUT}}}$$
 (2)



At low frequencies, the overall loop gain is set by the output set-point resistor divider network and the internal gain of the device. The low frequency phase is 180°. At the output filter pole frequency, the gain rolls off at a –40 dB per decade rate and the phase drops rapidly. D-CAP2 introduces a high frequency zero that reduces the gain roll off to –20 dB per decade and increases the phase to 90° one decade above the zero frequency. The inductor and capacitor for the output filter must be selected so that the double pole of Equation 2 is located below the high frequency zero but close enough that the phase boost provided be the high frequency zero provides adequate phase margin for a stable circuit. To meet this requirement use the values recommended in Table 2.

|             | - a      |          |     |     |              |              |  |  |  |  |
|-------------|----------|----------|-----|-----|--------------|--------------|--|--|--|--|
| OUTPUT      | D4 (I/O) | P2 (I/O) | L   |     | C9 . C0 (uE) |              |  |  |  |  |
| VOLTAGE (V) | R1 (kΩ)  | R2 (kΩ)  | MIN | TYP | MAX          | C8 + C9 (µF) |  |  |  |  |
| 1           | 3.09     | 10.0     | 1   | 2.2 | 4.7          | 20 to 68     |  |  |  |  |
| 1.05        | 3.74     | 10.0     | 1   | 2.2 | 4.7          | 20 to 68     |  |  |  |  |
| 1.2         | 5.76     | 10.0     | 1   | 2.2 | 4.7          | 20 to 68     |  |  |  |  |
| 1.5         | 9.53     | 10.0     | 1.5 | 2.2 | 4.7          | 20 to 68     |  |  |  |  |
| 1.8         | 13.7     | 10.0     | 1.5 | 2.2 | 4.7          | 20 to 68     |  |  |  |  |
| 2.5         | 22.6     | 10.0     | 2.2 | 2.2 | 4.7          | 20 to 68     |  |  |  |  |
| 3.3         | 33.2     | 10.0     | 2.2 | 2.2 | 4.7          | 20 to 68     |  |  |  |  |
| 5           | 54.9     | 10.0     | 3.3 | 3.3 | 4.7          | 20 to 68     |  |  |  |  |
| 6.5         | 75       | 10.0     | 3.3 | 3.3 | 4.7          | 20 to 68     |  |  |  |  |

**Table 2. Recommended Component Values** 

The inductor peak-to-peak ripple current, peak current and RMS current are calculated using Equation 3, Equation 4, and Equation 5. The inductor saturation current rating must be greater than the calculated peak current and the RMS or heating current rating must be greater than the calculated RMS current.

Use 550 kHz for  $f_{SW}$ . Make sure the chosen inductor is rated for the peak current of Equation 4 and the RMS current of Equation 6.

$$I_{P-P} = \frac{V_{OUT}}{V_{IN(MAX)}} \times \frac{V_{IN(MAX)} - V_{OUT}}{L_O \times f_{SW}}$$
(3)

$$I_{PEAK} = I_{O} + \frac{I_{P-P}}{2}$$
 (4)

$$I_{LO(RMS)} = \sqrt{I_0^2 + \frac{1}{12}I_{P-P}^2}$$
 (5)

For this design example, the calculated peak current is 5.4 A and the calculated RMS current is 5 A. The inductor used is a WE 744311220 with a peak current rating of 13 A and an RMS current rating of 9 A.

The capacitor value and ESR determines the amount of output voltage ripple. The TPS565208 is intended for use with ceramic or other low ESR capacitors. Recommended values range from 20  $\mu$ F to 68  $\mu$ F. Use Equation 6 to determine the required RMS current rating for the output capacitor.

$$I_{CO(RMS)} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{\sqrt{12} \times V_{IN} \times L_O \times f_{SW}}$$
(6)

For this design two TDK C3216X5R0J226M 22- $\mu$ F output capacitors are used. The typical ESR is 2 m $\Omega$  each. The calculated RMS current is 0.229 A.

### 8.2.2.4 Input Capacitor Selection

The TPS565208 requires an input decoupling capacitor and a bulk capacitor is needed depending on the application. TI recommends a ceramic capacitor over 10  $\mu$ F for the decoupling capacitor. An additional 0.1- $\mu$ F capacitor (C3) from pin 3 to ground is optional to provide additional high frequency filtering. The capacitor voltage rating needs to be greater than the maximum input voltage.



## 8.2.2.5 Bootstrap Capacitor Selection

A 0.1- $\mu F$  ceramic capacitor must be connected between the VBST to SW pin for proper operation. TI recommends to use a ceramic capacitor.

## TEXAS INSTRUMENTS

#### 8.2.3 Application Curves











## 9 Power Supply Recommendations

The TPS565208 is designed to operate from input supply voltage in the range of 4.5 V to 17 V. Buck converters require the input voltage to be higher than the output voltage for proper operation. The maximum recommended operating duty cycle is 83%. Using that criteria, the minimum recommended input voltage is  $V_{\rm O}$  / 0.83.



## 10 Layout

#### 10.1 Layout Guidelines

- 1. VIN and GND traces should be as wide as possible to reduce trace impedance. The wide areas are also of advantage from the view point of heat dissipation.
- 2. The input capacitor and output capacitor should be placed as close to the device as possible to minimize trace impedance.
- 3. Provide sufficient vias for the input capacitor and output capacitor.
- 4. Keep the SW trace as physically short and wide as practical to minimize radiated emissions.
- 5. Do not allow switching current to flow under the device.
- 6. A separate VOUT path should be connected to the upper feedback resistor.
- 7. Make a Kelvin connection to the GND pin for the feedback path.
- 8. Voltage feedback loop should be placed away from the high-voltage switching trace, and preferably has ground shield.
- 9. The trace of the VFB node should be as small as possible to avoid noise coupling.
- 10. The GND trace between the output capacitor and the GND pin should be as wide as possible to minimize its trace impedance.

## 10.2 Layout Example



Figure 30. TPS565208 Layout Example



### 11 器件和文档支持

#### 11.1 开发支持

#### 11.1.1 使用 WEBENCH® 工具创建定制设计

请单击此处,结合使用 TPS565208 器件和 WEBENCH® 电源设计器创建定制设计方案。

- 1. 首先输入输入电压  $(V_{IN})$ 、输出电压  $(V_{OUT})$  和输出电流  $(I_{OUT})$  要求。
- 2. 使用优化器拨盘优化该设计的关键参数,如效率、尺寸和成本。
- 3. 将生成的设计与德州仪器 (TI) 的其他可行的解决方案进行比较。

WEBENCH 电源设计器可提供定制原理图以及罗列实时价格和组件供货情况的物料清单。

在多数情况下,可执行以下操作:

- 运行电气仿真,观察重要波形以及电路性能
- 运行热性能仿真,了解电路板热性能
- 将定制原理图和布局方案以常用 CAD 格式导出
- 打印设计方案的 PDF 报告并与同事共享

有关 WEBENCH 工具的详细信息,请访问 www.ti.com.cn/WEBENCH。

#### 11.2 接收文档更新通知

要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 11.3 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点:请参阅 TI 的 《使用条款》。

TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。

设计支持 TI 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。

#### 11.4 商标

D-CAP2, E2E are trademarks of Texas Instruments.

WEBENCH is a registered trademark of Texas Instruments.

蓝光 is a trademark of Blu-ray Disc Association.

#### 11.5 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

#### 11.6 术语表

SLYZ022 — TI 术语表。

这份术语表列出并解释术语、缩写和定义。

## 12 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此产品说明书的浏览器版本,请查阅左侧的导航栏。

#### 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2019 德州仪器半导体技术(上海)有限公司



## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
| TPS565208DDCR    | ACTIVE | SOT-23-THIN  | DDC                | 6    | 3000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | 5208                 | Samples |
| TPS565208DDCT    | ACTIVE | SOT-23-THIN  | DDC                | 6    | 250            | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | 5208                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

PACKAGE MATERIALS INFORMATION

www.ti.com 24-Jul-2020

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS565208DDCR | SOT-<br>23-THIN | DDC                | 6 | 3000 | 180.0                    | 9.5                      | 3.17       | 3.1        | 1.1        | 4.0        | 8.0       | Q3               |
| TPS565208DDCT | SOT-<br>23-THIN | DDC                | 6 | 250  | 180.0                    | 9.5                      | 3.17       | 3.1        | 1.1        | 4.0        | 8.0       | Q3               |

www.ti.com 24-Jul-2020



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TPS565208DDCR | SOT-23-THIN  | DDC             | 6    | 3000 | 184.0       | 184.0      | 19.0        |  |
| TPS565208DDCT | SOT-23-THIN  | DDC             | 6    | 250  | 184.0       | 184.0      | 19.0        |  |



SOT



## NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC MO-193.



SOT



NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOT



NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

  7. Board assembly site may have different recommendations for stencil design.



#### 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司