# Speculative Tomasulo simulator project report

Qingyang Li,qil77

Discussion peers: Shibo Xing, Aaron Wu

## Design:

The simulator project is written in C++ and coding part is mainly consist with 3 files: *main.cpp*, *simulator.h* and *simulator.cpp*. The main function of the simulator is inside *simulator.h* and *.cpp* files.

#### main.cpp

Read instructions file and memory file, initialize the simulator object, pass the instr file and memory file to simulator, and execute the simulator. The config of the simulator is set through set\_parameter function before starting the simulator. *read\_memory* function and *read\_instructions* tokenize the memory content and instructions and push to deque.

simulator.h and simulator.cpp

```
void initlize();
int init_mem();
int init_reservationStation();
int init ROB();
int init_register();
void sim_start();
void set_parameter(int NF, int NW, int NR, int NB); // Set parameters
bool read_memory(const char *);
bool read_instructions(const char *);
bool fetch();
bool decode();
bool issue();
                                                   // issue instructions from decode queue to reservation stations
bool execute():
double getValue(ROB status rob);
string register_rename(string reg, bool des); // perform register rename at decode stage and add renamed instruction int
void reset_address(string const &addr);
```

The simulator are mainly operations by these four stages: fetch, decode, issue and execute. There are functions named as *read\_memory*, *read\_instructions*, *getValue*, *register\_rename* and *reset\_address* assist during these stages.

The details of these functions are commented in the source code.

### fetch():

fetch stage, fetch instructions from instructions list that extract from the input file.

Return if program counter larger than the size of instruction.

Fetch NF number of instructions every cycle.

decode():

Decode stage, get instruction from fetch queue, do the register renaming and push back to decode queue. Also initialize the BTB

issue():

Issue stage, issue NW instructions from decode stage to *reservation\_station* and *ROB*, if no available *reservation\_station*, stall.

execute():

For instructions in issue status, if the operands have dependency with other instruction in ROB, wait for other ROB in commit or WB status. If ready, change the status to Execute add latency and calculate the value.

For instructions in execute status, if latency is larger than 0, continue to decrement the latency value. If LD/SD instruction, set memory to busy, or wait until the memory is not busy. If BNE instruction, check the BTB is taken or not, if taken, change the Program counter to the address that at the first instruction of that branch, if not taken, increment the program counter to next instruction after the branch, and flush out the instruction for branch is take out of the fetch queue, decode queue, ROB and reservation station. Else, set instruction to WB status, and increment the WB count, if equal to NB, stall other instructions. Add the value of instructions in WB to CDB

For instruction in WB status, set to commit status and wait for commitment.

For instruction in Commit status, if in the head of ROB, update the value to register or memory if FSD op, free the renamed register to the free list;

Sim\_start():

Call the function in the order of *execute()*, *issue()*, *decode()*, *fetch()*. Four stages are a cycle, stop the execution until ROB, fetch queue and decode queue are all empty.

#### The data structure in simulator:

```
deque<Instruction> instruction list;
                                            // store instruction read from inputfile
deque<Instruction> fetch queue:
                                            // store fetched insrtuctions
deque<Instruction> decode queue;
                                            // store decoded instructions
unordered map<string, string> mapping table; // key is the register before rename, value is after renamed
unordered map<string, int> branch_address; // store the address of branch instruction
unordered_map<string, Reservation_station_statios;</pre>
unordered_map<int, pair<int, int>> BTB;
deque<ROB_status> ROB;
unordered_map<string, double> CDB;
unordered_map<string, double> register_status; // register result status
deque<string> free_list;
deque<string> free_free_list;
unordered_map<int, double> memory_content;
```

```
enum Instrs
                                           struct Reservation_station_status
                                               bool busy = false;
                                               Instrs Op;
                                               string Vj = "";
   BNE
                                               string Vk = "";
                                               string Qj = "";
enum State
                                               string Qk = "";
                                               string dest;
                                               int a = -1;
    Memory,
                                           struct ROB_status
   Commit
                                               string unit;
struct Instruction
                                               string name;
                                               bool busy = false;
    int address;
    Instrs Op;
                                               State state = Issued;
    string rd;
                                               string dest;
    string rs;
                                               double value = __DBL_MIN__;
    string rt;
                                               int cycles = 0;
    int imme;
```

# Output explain:

The program displays the following content results, some of display can be comment out in display\_data function in simulator.cpp

Instruction list: instruction that extract from instruction files

Fetch content: instruction that fetch from instruction list each cycle.

```
Instruction list
                                                               fetch content
addi R1,R0, Imme: 24
                                             fld F4,R2, 0
addi R2,R0, Imme: 124
                                             fadd F0,F0,F4 0
fld F2,R0, Imme: 200
                                             fsd ,F0,R2 0
fld F0,R1, Imme: 0
                                             addi R1,R1, -8
fmul F0,F0,F2 Imme: 0
                                             addi R2,R2, -8
fld F4,R2, Imme: 0
fadd F0,F0,F4 Imme: 0
                                             bne loop, R1, $0 0
fsd ,F0,R2 Imme: 0
                                             fld F0,R1, 0
addi R1,R1, Imme: -8
                                             fmul F0,F0,F2 0
addi R2,R2, Imme: -8
                                             fld F4,R2, 0
bne loop,R1,$0 Imme: 0
                                             fadd F0,F0,F4 0
```

Decode content: renamed instruction in decode queue

Freelist :avaliable physical register for renaming purpose.

```
decode content

fld P24,P21, 0

fadd P25,P23,P24 0

fsd ,P25,P21 0

addi P26,P20, -8

addi P27,P21, -8

bne loop,P26,$0 0

fld P28,P26, 0

fmul P29,P28,P3 0

fld P30,P27, 0

fadd P31,P29,P30 0

P17

fsd ,P31,P27 0

addi P1,P26, -8
```

FreeList

# Reservation station and ROB

| Reservation Station |       |                    |             |          |      |                 |        |       |  |
|---------------------|-------|--------------------|-------------|----------|------|-----------------|--------|-------|--|
| Name                | Busy  | OP                 | ٧i          | Vk       | Qj   | Qk              | Dest   | . А   |  |
| BU                  | True  | bne                | P20         | \$0      | -55  |                 | ROB1:  | 1     |  |
| FDIV2               | False |                    |             |          |      |                 |        |       |  |
| FMULT4              | False |                    |             |          |      |                 |        |       |  |
| FDIV1               | False |                    |             |          |      |                 |        |       |  |
| INT1                | True  | addi               | P14         |          |      |                 | ROB9   | 9 -8  |  |
| FMULT3              | False |                    |             |          |      |                 |        |       |  |
| STORE2              | False |                    |             |          |      |                 |        |       |  |
| INT2                | True  | addi               | P15         |          |      |                 | ROB1   | 8- 6  |  |
| INT3                | False |                    |             |          |      |                 |        |       |  |
| STORE1              | True  | fsd                | P19         | P15      |      |                 | ROB    | B 0   |  |
| FADD3               | False |                    |             |          |      |                 |        |       |  |
| INT4                | False |                    |             |          |      |                 |        |       |  |
| LOAD1               | False |                    |             |          |      |                 |        |       |  |
| LOAD2               | False |                    |             |          |      |                 |        |       |  |
| FADD1               | True  | fadd               | P17         | P18      |      |                 | ROB    | 7     |  |
| FADD2               | False |                    |             |          |      |                 |        |       |  |
| FMULT1              | False |                    |             |          |      |                 |        |       |  |
| FMULT2              | False |                    |             |          |      |                 |        |       |  |
|                     |       |                    |             |          |      |                 |        |       |  |
|                     | ROB   |                    |             |          |      |                 |        |       |  |
| Name                | Busy  |                    | nstructior  |          | Dest |                 |        | Unit  |  |
| ROB7                | True  | fadd P19,P17,P18 0 |             |          | P19  |                 | 900000 | FADD1 |  |
| ROB8                | True  | fsd ,P19,P15 0     |             |          |      | 108.6           |        |       |  |
| ROB9                | True  | addi P20,P14, -8   |             |          |      |                 |        | INT1  |  |
| ROB10               | True  | addi P21,P15, -8   |             |          |      | 100.000000 INT2 |        |       |  |
| ROB11               | True  | bne loo            | p,P20,\$0 0 | O Commit | loop | 0.000           | 0000   | BU    |  |
|                     |       |                    |             |          |      |                 |        |       |  |

CDB: value for forwarding and WB

Register: value for physical register.

Memory content: memory values.

```
CDB

ROB value
P19, 195
P20, 0
P21, 100

Register
```

```
Register
reg value
F0(P16) 14
F4(P11) 60
F2(P3) 12
R2(P14) 8
R1(P13) 63
R0(P0) 0
```

```
Memory content
memory value
200, 12
124, 128
116, 63
108, 27
100, 2
24, 10
16, 5
8, 14
0, 111
```

# **Comparative analysis:**

The following results is when the parameters are NF=4, NW=4, NR=16,NB=4 The cycles are 39.

```
Register
          value
    reg
F0(P19)
            195
F4(P18)
             27
F2(P3)
            12
R2(P21)
            100
R1(P20)
             0
R0(P0)
              Memory content
 memory value
200,
         12
124,
        128
116,
        63
        195
108,
100,
24,
        10
16,
8,
       14
0,
      111
stalled cycles: 21
Cycles: 39
```

# 1. The following result is setting the NW=NB=2

Compare with default, the cycles increase due to the width of commit decrease, the simulator can only issue two instruction at most each time and takes more cycles.

```
Register
           value
     reg
F0(P19)
             195
F4(P18)
              27
F2(P3)
             12
R2(P21)
             100
R1(P20)
               0
R0(P0)
              0
                Memory content
           value
  memory
          12
200,
124,
         128
116,
         63
         195
108,
          2
100,
24,
         10
         5
16,
8,
        14
0,
       111
stalled cycles: 15
Cycles: 40
```

2. The following is the result after setting NF = 2

The total cycles are not changed compared to the default, but the stalled cycles decrease, reduce the number of fetch instructions prevent congestion for waring simulator to finish previous instructions.

```
Register
            value
     reg
F0(P5)
             120
F4(P4)
              10
F2(P3)
              12
R2(P7)
             128
R1(P6)
               8
               0
R0(P0)
                 Memory content
           value
  memory
200,
          12
124,
         128
116,
          63
108,
         195
            2
100,
         10
24,
16,
          5
8,
        14
0,
       111
stalled cycles: 17
Cycles: 39
```

3. When NR = 8 stalled cycles: 23, total cycles:39

When NR = 32 stalled cycles:21, total cycles:39

When NR=4 stalled cycles:37, total cycles:48

When NR is greater than 8, the total cycles is unchanged, means ROB didn't full during the execution, so the cycles remain the same, however when change NR to 4, the stalled cycles increase a lot, means the ROB is congestion. More stalled is needed.