# Engineering Manual

for the

Sun-2/120 CPU Board

Sun Microsystems, Inc., 2550 Garcia Avenue Mountain View California 94043 (415) 960-3300

#### Trademarks

Multibus<sup>®</sup> is a registered trademark of Intel Corporation.

Ethernet® is a registered trademark of Xerox Corporation.

UNIX® is a trademark of Bell Laboratories.

Sun Workstation® is a registered trademark of Sun Microsystems, Incorporated.

Sun-2/120<sup>®</sup>, Sun-2/170<sup>®</sup> and DVMA<sup>®</sup>

are trademarks of Sun Microsystems, Incorporated.

Copyright • 1984 by Sun Microsystems.

This publication is protected by Federal Copyright Law, with all rights reserved. No part of this publication may be reproduced, stored in a retrieval system, translated, transcribed, or transmitted, in any form, or by any means manual, electric, electronic, electro-magnetic, mechanical, chemical, optical, or otherwise, without prior explicit written permission from Sun Microsystems.

# **Revision History**

| Revision | Date              | Comments                                          |
|----------|-------------------|---------------------------------------------------|
| 50       | 28 September 1984 | First release of this Theory of Operation Manual. |
|          |                   |                                                   |
|          |                   |                                                   |
|          |                   |                                                   |
|          |                   |                                                   |
|          |                   |                                                   |
|          |                   |                                                   |
|          |                   |                                                   |
|          |                   |                                                   |
|          |                   |                                                   |
|          |                   |                                                   |
|          |                   |                                                   |
|          |                   |                                                   |
|          |                   |                                                   |

# Contents

| Chapter 1 Overview                         | 1-1 |
|--------------------------------------------|-----|
| Chapter 2 General Description              | 2-1 |
| Chapter 3 Control                          | 3-1 |
| Chapter 4 Memory Management Unit (MMU)     | 4-1 |
| Chapter 5 On-board I/O Devices (I/O Space) | 5-1 |
| Chapter 8 P2 Bus Interface                 | 6-1 |
| Chapter 7 P1 Bus Interface                 | 7-1 |
| Chapter 8 DVMA Operation                   | 8-1 |
| Appendix A CPU Board Schematics            | A-1 |
| Appendix B PALs                            | B-1 |
| Appendix C Reference Documents             | C-1 |

# Contents

| Preface                                 | <b>X</b> i  |
|-----------------------------------------|-------------|
| Chapter 1 Overview                      | 1-2         |
| 1.1. Introduction                       | 1-1         |
| 1.2. Block Diagram                      |             |
| 1.3. CPU Board Connectors               |             |
| 1.3.1. Connector Pin-outs               | 1-3         |
| Chapter 2 General Description           | <b>2-</b> ] |
| 2.1. Microprocessor                     | <b>2</b> -1 |
| 2.2. Power                              |             |
| 2.3. Performance                        |             |
| 2.3.1. Memory Access Times              | 2-2         |
| 2.3.2. Video Memory Access Time         |             |
| 2.3.3. Multibus Access Times            | 2-2         |
| 2.3.4. Multibus DVMA Access Time        |             |
| 2.4. Serial I/O                         | 2-3         |
| 2.5. Other features                     |             |
| 2.6. Initialization and Power Circuitry | 2-3         |
| 2.6.1. Power-On/Power-Off Reset         |             |
| 2.6.2. Watchdog Reset                   |             |
| 2.6.3. CPU reset                        |             |
| 2.7. Configuration Jumpers              | 2-4         |
| Chapter 3 Control                       | 3-1         |
| 3.1. Clock Generation                   |             |
| 3.2. DTACK Generation                   | 3-2         |
| 3.3. BERR Generation                    | 3-3         |
| 3.4. VPA Generation                     |             |
| Chapter 4 Memory Management Unit (MMU)  | 4-1         |
| 4.1. CPU and MMU Space                  |             |
| 4.2. CPU Space                          |             |
| 4.3. MMU Space                          |             |
| 4.3.1. Contexts                         |             |
| 4.3.2. Segment Map                      |             |
| 4.3.3. Page Man                         | 4_3         |

| 4.4. MMU Implementation                        | 4-4 |
|------------------------------------------------|-----|
| 4.5. MMU Summary                               | 4-5 |
| Chapter 5 On-board I/O Devices (I/O Space)     | 5_1 |
| 5.1. ID PROM                                   |     |
| 5.2. Diagnostic Register                       |     |
| 5.3. Bus Error Register                        | 5-3 |
| 5.4. System Enable Register                    | 5-4 |
| 5.5. Boot PROMs                                |     |
| 5.6. Parallel Port                             |     |
| 5.7. Serial Ports                              |     |
| 5.8. Timer                                     |     |
| 5.9. Encryption Processor                      |     |
| 5.10. Real-Time Clock                          |     |
| Chapter 6 P2 Bus Interface                     | 6-1 |
| 6.1. P2 Bus Description                        |     |
| 6.2. P2 bus Decoding                           |     |
| 6.3. Parity Error Logic                        |     |
| 6.3.1. P2 Bus Signal Definition                |     |
| 6.3.2. P2 Bus Timing Diagram                   |     |
| Chapter 7 P1 Bus Interface                     | 7-1 |
| 7.1. Bus Master Interface                      |     |
| 7.2. Compliance                                |     |
| 7.3. P1 Bus Address and Data Drivers           | 7-2 |
| 7.4. Byte order and A0 Address Generation      |     |
| 7.5. P1-Bus Multimaster Logic                  |     |
| 7.6. P1 Bus Clocks                             |     |
| 7.6.1. P1 Address Map                          |     |
| Chapter 8 DVMA Operation                       | 8-1 |
| 8.1. Direct Virtual Memory Access (DVMA)       | 8-1 |
| 8.2. DVMA and Refresh                          |     |
| 8.3. Driving and Terminating 68010 Bus Signals | 8-4 |
| 8.4. P1 Bus DVMA Decoder                       | 8-5 |
| 8.4.1. DVMA Decoder Signals                    | 8-5 |
| 8.5. DVMA Controller                           | 8-6 |
| 8.6. Rerun Conditions                          | 8-8 |
| Appendix A CPU Board Schematics                | A-1 |
| Appendix B PALs                                | B-1 |
| Appendix C Reference Documents                 | C-1 |

# Tables

| Table 1-1 | J1 Connector Pins                   | 1-3 |
|-----------|-------------------------------------|-----|
| Table 1-2 | J2 Connector Pins                   | 1-4 |
| Table 3-1 | Clock Signal Definitions            | 3-1 |
| Table 4-1 | Physical Address Assignments        | 4-3 |
| Table 6-1 | Pin Assignments on the P2 Connector | 6-3 |
| Table 7-1 | Multibus Compliance                 | 7-1 |
| Table 7-2 | P1 Buffer Logic                     | 7-2 |
| Table 7-3 | Sun-2 Multibus Memory Map           | 7-4 |
| Table B-1 | CPU PALs SUMMARY                    | B-1 |

# Figures

| Figure 1-1 | 120 CPU Block Diagram                                 | 1-2 |
|------------|-------------------------------------------------------|-----|
| Figure 1-2 | Physical Layout of the Sun-2/120 CPU Board (Component |     |
|            | side up)                                              |     |
|            | CPU Board Function Codes                              |     |
|            | Context Register Attributes                           |     |
| Figure 4-3 | Segment Map Attributes                                | 4-2 |
|            | Page Map Attributes                                   |     |
| Figure 5-1 | System Enable Register Fields                         | 5-4 |
| Figure 8-1 | DVMA and Strobe Generator Interface to 68010          | 8-2 |

# **Preface**

#### Purpose and Audience

The purpose of this manual is to enable Sun customers and licensors of the Sun Workstation design to understand how the CPU board works. Sun customers should be able to use this manual to isolate hardware failures on the CPU board. Licensors of the Sun Workstation design should use this manual to aid them in modifying the CPU board.

#### Organization

This manual contains an overview of the CPU board, including a block diagram. Detailed design information is contained in the Theory of Operation chapters. We also include schematics, PAL listings, and a list of documents you might want to consult for additional information.

Chapter 1 — Overview — contains a block diagram of the CPU board, and describes the board connectors and pinouts for the serial and parallel ports.

Chapter 2 — General Description — describes the microprocessor, the power requirements, and summarizes the CPU performance.

Chapter 3 — Control — explains the generation of control signals.

Chapter 4 — MMU — summarizes the Memory Management Unit (MMU).

Chapter 5 — I/O Space — describes the I/O devices accessible by the CPU.

Chapter 8 — P2 Bus Interface — describes the function of the P2 bus and its decoding and parity logic. This chapter also includes a table of P2 pin assignments.

Chapter 7 — P1 Bus Interface — describes the bus master interface and compliance with the Multibus specification.

Chapter 8 — DVMA Operation — explains Sun's direct virtual memory access operation.

Appendix A — CPU Board Schematics

Appendix B — PALs — contains PALASM source code.

Appendix C — Reference Documents — lists some documents to refer to for additional information.

At the end of this manual, we have supplied a reader comment form. Please use this comment form to list errors and omissions. Your responses will help a great deal in our efforts to keep our documentation accurate and up-to-date.

#### Notations Used In This Manual

When possible, the schematics were drawn to standard drafting conventions. Signal flow is shown from left to right, and top to bottom. Connected sections of the design are logically grouped together, as much as the available space allows.

Conventions used for hardware signal names in this manual are:

- Both active-high and active-low signals are used. A signal name that is followed by a minus sign (-) indicates that the signal is active LOW (<0.4V). For example, the Column Address Strobe, M.CASO-, is such a low-active signal.
- A signal that is *not* followed by a minus sign is understood to be a HIGH active signal (>2.0V). An example of such a signal would be the parity error signal, PARERR.
- For signals with multiple meanings or synonyms, the signal names are listed as separated by a slash (/). An example of this would be the on-board, memory expansion select signal, PM.OB-/P2. A high signal is understood to be an assertion of the P2 bus, while a low signal is an assertion of on-board status.
- Bus signals are indicated by a common prefix followed by a number. For example, a 16-bit data bus might be labelled D0, D1, D2, and so on until D15.
- A group of signals that is part of a signal vector is denoted by a common prefix separated from its suffix by a period. For example, all P1 signals start with the prefix "P1.", and P1 bus address signals are P1.A00, P1.A01, etc.
- Connector signals are distinguished by a suffix of "[]" with an optional string enclosed inside the square brackets identifying the connector name.

#### Components

Components in the schematics are identified by component name (this is also referred to as the "body name" in the wirelist). Components are named according to their generic or industry standard names. The way the components are drawn reflects their circuit function rather than the manufacturer's definition.

Each component carries a location label identifying its component type and approximate location in the schematics. Location labels consist of a letter followed by three digits. For instance, U300 is a DIP positioned on page three of the schematics.

The letter stands for the type of component, and is one of the following:

| Letter Component Type |                          |
|-----------------------|--------------------------|
| С                     | Standard Capacitor       |
| D                     | Diode                    |
| K                     | Electrolytic Capacitor   |
| L                     | Inductor                 |
| X                     | Decoupling Capacitor     |
| J                     | Jumper or Connector      |
| R                     | Resistor                 |
| S                     | Single-in-Line Component |
| U                     | Dual-in-Line Component   |
| PL                    | Programmable Logic Array |

Programmable logic components, such as PALs and PROMs, are described in a high-level functional language from which they are translated automatically into the bit patterns for programming.

Programmable logic elements are identified by name. The source code for the programmable logic elements is included in Appendix B of this manual.

#### **Definitions**

Definitions of abbreviations used in the text:

DVMA Direct Virtual Memory Access

CPU Central Processing Unit

MMU Memory Management Unit

PMEG Page Map Entry Group

RES Reserved

POR Power-On Reset

# Chapter 1

### Overview

#### 1.1. Introduction

The Sun-2/120<sup>®</sup> CPU board is the main component of the Sun-2/120 and Sun-2/170<sup>®</sup> workstations. It provides on a single Multibus<sup>®</sup> card, most of the components of a high-performance engineering and scientific workstation: processor, high-speed memory interface, virtual memory management, serial I/O, system bus interface, and various system utilities.

The processor is based on a 10-MHz 68010 CPU, extended with the Sun-2 multi-process virtual memory management. The board addresses one to four megabytes of memory with zero wait-state access. With optional memory boards, each supporting one megabyte of main memory, systems can be configured with up to four megabytes of memory. All main memory is equipped with byte parity error detection.

Input/output includes two high-speed serial lines with full modem control. An interface to the P1 Multibus with master and slave capabilities is provided. For a block diagram illustrating the major sections of the CPU, refer to Figure 1-1 on the following page.

# 1.2. Block Diagram



Figure 1-1: 120 CPU Block Diagram

#### 1.3. CPU Board Connectors

The connectors on the backplane edge of the CPU board are the P1 and P2 connectors:

- P1 carries the P1 Bus.
- P2 serves for the memory expansion bus, or the P2 bus.

The connectors on the input/output side of the board are:

- J1 Serial ports A and B
- J2 Parallel input port (keyboard)

Figure 1-2: Physical Layout of the Sun-2/120 CPU Board (Component side up)



#### 1.3.1. Connector Pin-outs

Note: on the J1 and J2 connectors, only those pins actually connected to something are listed in the following tables; open pins are not documented.

Table 1-1: J1 Connector Pins

| Serial Ports |        |     |        |
|--------------|--------|-----|--------|
| Pin          | Signal | Pin | Signal |
| 3            | TXDA   | 28  | TXDB   |
| 4            | DBA    | 29  | DBB    |
| 5            | RXDA   | 30  | RXDB   |
| 7            | RTSA   | 32  | RTSB   |
| 8            | DDA    | 33  | DDB    |
| 9            | CTSA   | 34  | CTSB   |
| 11           | DSRA   | 36  | DSRB   |
| 13           | GND    | 38  | GND    |
| 14           | DTRA   | 39  | DTRB   |
| 15           | DCDA   | 40  | DCDB   |
| 22           | DAA    | 47  | DAB    |
| 24           | SPAREA | 49  | SPAREB |

Table 1-2: J2 Connector Pins

| Parallel Port |        |     |          |  |
|---------------|--------|-----|----------|--|
| Pin           | Signal | Pin | Signal   |  |
| 1             | IN0    | 25  | IN12     |  |
| 2             | GND    | 26  | GND      |  |
| 3             | IN1    | 27  | IN13     |  |
| 4             | GND    | 28  | GND      |  |
| 5             | IN2    | 29  | IN14     |  |
| 6             | GND    | 30  | GND      |  |
| 7             | IN3    | 31  | IN15     |  |
| 8             | GND    | 32  | GND      |  |
| 9             | IN4    | 34  | GND      |  |
| 10            | GND    | 36  | GND      |  |
| 11            | IN5    | 37  | VCC      |  |
| 12            | GND    | 38  | GND      |  |
| 13            | IN6    | 39  | VCC      |  |
| 14            | GND    | 40  | GND      |  |
| 15            | IN7    | 41  | INT7-    |  |
| 16            | GND    | 42  | GND      |  |
| 17            | IN8    | 43  | POR-     |  |
| 18            | GND    | 44  | GND      |  |
| 19            | IN9    | 45  | P.RESET- |  |
| 20            | GND    | 46  | GND      |  |
| 21            | IN10   | 47  | P.HALT-  |  |
| 22            | GND    | 48  | GND      |  |
| 23            | IN11   | 49  | vcc      |  |
| 24            | GND    | 50  | GND      |  |

# Chapter 2

# General Description

This manual describes the theory of operation of the Sun-2 CPU board. The discussion assumes that the reader is familiar with the architecture, the installation, and the programming of the Sun-2 CPU Board. In addition, the discussion assumes that the reader has a working knowledge of digital electronics and has access to descriptions of the components used on the board.

### 2.1. Microprocessor

The Sun-2/120 CPU board uses a 10-MHz Motorola 68010 microprocessor. For more information on its timing and programming, refer to the M68000 16/32-Bit Microprocessor Programmer's Reference Manual.

The processor is based on the Motorola 68010 32-bit VLSI CPU, extended with the Sun-2 virtual memory management unit (MMU). The processor executes from main memory at 10 MHz without wait states. The MMU was specifically optimized to support the demand paging requirements of the 4.2BSD version of the UNIX† operating system. It provides multiple, simultaneous process contexts each with up to 16 megabytes virtual memory space. In addition, the MMU provides separate address spaces for the system and for the user.

#### 2.2. Power

The 120 CPU board uses +5V for most of its on-board logic. It requires -5V for the RS423 drivers. The -5V is generated from the -12V supply by on-board regulator LM337 (U137), or can be selected directly from the P1 bus via jumper J102. Signal -5VR connects to pins 24 and 49 on J1 to terminate that line.

#### 2.3. Performance

The CPU speed is summarized below:

CPU clock cycle: 101.72 nsec CPU basic cycle: 406.90 nsec

t UNIX is a trademark of Bell Laboratories.

#### 2.3.1. Memory Access Times

The Sun-2/120 CPU board addresses one to four megabytes of main memory. With Sun-2/120 optional memory expansion boards, one to three additional megabytes of main memory can be added. Memory is equipped with byte parity error detection.

All accesses to main memory run with zero wait states, except when copy mode is enabled. Refer to the Sun-2/120 Video Manual for an explanation of copy mode. When copy mode is enabled, accesses to video memory will overlap with 128 kbytes of main memory, and the accesses to either video or main memory will have the same performance as the video. Refresh is done via a DVMA channel, so there is no direct impact of refresh overhead on main memory access time.

### 2.3.2. Video Memory Access Time

Write accesses to the video memory are buffered. Thus, a single write will complete without wait states. A subsequent operation, whether read or write, will have to wait until the video memory has completed the requested operation. Write accesses to the video memory by copy mode cause the same behavior as direct write accesses. Read accesses to the video memory are not buffered and must wait until the cycle completes.

#### 2.3.3. Multibus Access Times

Multibus I/O devices are identical to Multibus memory except that they are located in a separate address space. The timing of Multibus accesses depends on two factors: the access time of the Multibus device, and the cost of Multibus acquisition if the Sun-2 processor currently does not own Multibus mastership. Once Multibus mastership is acquired, it is retained and given up only on demand if another master requests it.

The total number of wait states for a Multibus access can be computed by the following formula: 2 WS (overhead) + 3 WS (if board is currently not Multibus master) + access time of Multibus device divided by the clock period of the CPU rounded up to the nearest integer number. Another limitation on Multibus access time is cycle time. Some Multibus devices have slower cycle times than access times which will increase effective access time in cycle-time-limited transfers.

# 2.3.4. Multibus DVMA Access Time

DVMA cycles from the Multibus are serviced after the current CPU cycle completes and after pending memory refresh cycles are executed. Thus DVMA cycles exhibit a variable access time that typically ranges from 750 nanoseconds to 1050 nanoseconds with an average of about 900 nanoseconds.

After a DVMA cycle has executed, a CPU cycle will start before another DVMA cycle is granted. This means that the cycle time for DVMA is one DVMA cycle plus at least one CPU cycle. Thus the DVMA cycle time will be in a range of 1.1 to 1.9 microseconds with an average of 1.4 microseconds, as long as the DVMA master can generate transfers at this rate.

# 2.4. Serial I/O

For serial I/O, two highly-programmable serial communication channels are provided featuring software-programmable baud rates from 75 baud to 19.2 Kbaud and supporting asynchronous, synchronous, or bit-stuffing protocols.

#### 2.5. Other features

The Sun-2/120 board includes a bidirectional interface to the P1 bus with master and slave capabilities. The board provides 20-bit address and 16-bit data transfer capabilities in both directions. It also implements system controller functions such as arbitration, interrupt handling, reset, and power monitoring.

Other features of the board include an optional DES encryption processor, programmable timers, and an identification PROM providing software-readable serial number and Ethernet® address.

The board also includes extensive facilities for software and hardware diagnostics. Among them are a bus error register, a diagnostic display for displaying error messages, a watchdog timer for automatic restart, and power-on self tests.

# 2.6. Initialization and Power Circuitry

Three types of reset need to be distinguished:

## 2.6.1. Power-On/Power-Off Reset

The 120 CPU board includes a power-on/power-off reset generator that provides an accurate reset pulse. The circuit uses a dual comparator LM393 (U133), a 1.2-volt reference voltage LM385 (D101), charge capacitor K100, and resistor network R100..R107.

The first comparator forms a power-on reset generator by comparing the voltage from the charge capacitor with the reference. This comparator asserts its output until the voltage across the charge capacitor corresponds to a VCC of 4.5 volts.

The second comparator forms a power-off reset generator by comparing the +5V supply with the reference. This comparator asserts its output when the +5V supply voltage is below 4.5 volt without the charge delay incurred by the first comparator. The output of both comparators is wire ORed so that signal power-on-reset (POR-) is active when either comparator asserts its output.

#### 2.6.2. Watchdog Reset

The Sun-2 architecture provides a watchdog circuit that generates a signal equivalent to power-on reset whenever the CPU halts with a double bus fault. The result of a watchdog reset is identical to a power-on reset, as far as the CPU and the system are concerned.

#### 2.6.3. CPU reset

When the CPU executes a reset instruction, it resets all on-board and off-board I/O devices that offer an external reset function. No other devices are affected. Specifically, MMU devices such as the system enable register and the diagnostic register are not affected by CPU reset.

## 2.7. Configuration Jumpers

The jumpers on the CPU Board should be wired as follows:

- J700 (5-6) Bus Priority In (BPRN-) (not installed)
- J700 (7-8) Common Bus Request (CBRQ-) (not installed)
- J701 (1-2) Bus Clock (BCLK) (installed)
- J701 (3-4) Constant Clock (CCLK) (installed)
- J400 (1-2) 27128 EPROMs (installed)
- J400 (3-4) 27256 EPROMs (not installed)

Only one of J400 (1-2) and J400 (3-4) must be installed at a time.

The following table is a summary of the jumpers on the CPU board.

| 120 CPU Jumper Configuration |       |                                      |     |
|------------------------------|-------|--------------------------------------|-----|
| Label                        | Pins  | Description Norma                    |     |
| J100                         | 1-2   | connect P1.INT0 to INT0              | in  |
|                              | 3-4   | connect P1.INT1 to INT1              | in  |
|                              | 5-6   | connect P1.INT2 to INT2              | in  |
|                              | 7-8   | connect P1.INT3 to INT3              | in  |
|                              | 9-10  | connect P1.INT4 to INT4              | in  |
| }                            | 11-12 | connect P1.INT5 to INT5              | in  |
|                              | 13-14 | connect P1.INT8 to INT8              | in  |
|                              | 15-16 | connect P1.INT7 to INT7              | in  |
| J102                         | 1-2   | connect P15V to -5V                  | in  |
|                              | 3-4   | connect -5V on-board out             |     |
|                              |       | regulator to -5V                     |     |
| J200                         | 1-2   | connect 39.3216 MHz crystal          | in  |
|                              |       | to clock generator                   |     |
| J400                         | 1-2   | select 27128-type EPROMS             | in  |
|                              | 3-4   | select 27256-type EPROMS             | out |
| J700                         | 1-2   | CPU drives P1 bus with reset         | in  |
|                              | 3-4   | P1.INIT drives CPU with reset out    |     |
|                              | 5-6   | enable serial arbitration option out |     |
|                              | 7-8   | force arbiter to relinquish bus out  |     |
|                              |       | after each transfer                  |     |
| J701                         | 1-2   | CPU drives P1.BCLK-                  | in  |
|                              | 3-4   | CPU drives P1.CCLK-                  | in  |

# Chapter 3

### Control

#### 3.1. Clock Generation

All system clocks are derived from a 39.3216-MHZ crystal oscillator K1114A:U200. The oscillator's output frequency, C(25), is divided into clocks C50 and C50- by flip-flop 74F74:U203-0. C50 is then divided to generate C100 and C100-. C50- is used to generate C.S3 which controls the multiplexing of the row and column addresses on the P2 bus. (C.S3 is actually halfway between state 3 and state 4 of the processor clock.) C50 has exactly one 50% duty cycle. C100 (and its inverse) drives the 68010 CPU, the timing flip-flops, as well as synchronizers and state machines on the board.

Clocks C.S3, C.S4, C.S5, C.S6, and C.S7 are activated during the corresponding 68010 states S3 through S7. However, clocks C.S4 and C.S6 are only enabled for standard cycles. They are not asserted for cycles that do not have the VALID bit asserted or for non-standard or disabled cycles. Disabled cycles are either Boot Enable cycles (supervisor program access in boot state) or FC0 and FC1 active cycles (MMU accesses and interrupt acknowledge cycles). These conditions are decoded by PAL P16R4:U316 and are indicated by asserting signal DIS.

Table 3-1: Clock Signal Definitions

| Signal | Function                | Comments                                                                                                         |
|--------|-------------------------|------------------------------------------------------------------------------------------------------------------|
| P.AS-  | RAM-RAS                 | Asserted for all 68010 and all DVMA cycles.  This means that memory is cycled in sync with P.AS                  |
| C.S3   | RA/CA MUX               | Row Address to Column Address multiplexor<br>Asserted on every cycle. Occurs at C.S3.5.                          |
| C.S4   | CAS Enable              | Asserted only on standard cycles with VALID bit set.                                                             |
| C.S5   | Strobe Enable           | Asserted on every cycle, but decoder 74F138:U400 is only enabled when ERR indicates there are no errors pending. |
| C.S6   | Statistic Bit<br>Enable | Enables writing of accessed/modified bits Only asserted on standard cycles with VALID bit set.                   |
| C.S7   | XACK Enable             | Enables XACK generation in PAL Q-U212.                                                                           |

The timing of clock C.S3 is special in that it is not asserted on the C(100.50-0) falling edge of C100, but rather 25 nanoseconds later (on the falling edge of C50). The timing diagram below

illustrates when C.S3 and the other clocks become active.



#### 3.2. DTACK Generation

68010 DTACK, or data transfer acknowledge, is generated by multiplexor 74F251:U111 as follows.

On non-standard cycles (see previous section), C.S4 is not asserted selecting C.S5 as P.DTACK, thereby causing one wait state.

On standard cycles, TYPE0 and TYPE1 select DTACK as shown in the following table:

| Type | Meaning       | DTACK Source |
|------|---------------|--------------|
| 0    | P2 Bus Memory | P2.WAIT-     |
| 1    | Local I/O     | IOACK        |
| 2    | P1 Bus Memory | XACK         |
| 3    | P1 Bus I/O    | XACK         |

P2.WAIT—indicates that an asychronous P2-bus device (120 video memory) has not yet completed the transfer. Signal IOACK is generated by PAL16R6:U415 causing two wait states for on-board I/O accesses. XACK comes from the P1 bus P1.XACK qualified with AEN via gate 74F32:U108. Thus XACK is only asserted when the CPU board is bus master.

#### 3.3. BERR Generation

68010 BERR, or bus error, can occur under four conditions:

- 1) Protection Error (PROTERR),
- 2) Timeout Error (TIMEOUT),
- 3) Parity Error Low Byte (PARERRL),
- 4) Parity Error Upper Byte (PARERRU).

These four conditions are combined with gate 74LS20:U1140.

Bus errors are only recognized during standard cycles, via gate 74F00:U101 and they are suppressed during non-CPU cycles. via signal P.BACK—setting synchronization flip-flop 74F74:U105.

In addition, P.BERR is asserted during rerun cycles via signal XBERR. See description of rerun conditions in Chapter 8 for further information.

# 3.4. VPA Generation

68010 VPA, or valid peripheral address, is asserted on only one condition. On interrupt acknowledge cycles as decoded by 74ALS138:U321, the assertion of P.VPA causes the 68010 to execute autovectored interrupts as defined by 68010 operation.

# Chapter 4

# Memory Management Unit (MMU)

### 4.1. CPU and MMU Space

The Sun-2 architecture has three major sections: CPU space, MMU space, and I/O device space (Chapter 5). The following table describes how the different CPU address spaces are mapped to the CPU and the MMU spaces. By using separate address spaces for MMU and CPU space, the full virtual address space is retained for supervisor and user processes.

Function Code Reference Classification FC2 FC1 FC0 undefined/reserved 0 0 0 0 0 1 user data 0 0 1 user program access to MMU 0 1 1 undefined/reserved 0 0 1 superviser data 1 0 1 1 0 superviser program 1 interrupt acknowledge

Figure 4-1: CPU Board Function Codes

# 4.2. CPU Space

The CPU space is composed of the 68010 central processing unit (CPU) and DVMA masters, such as the P1 slave interface.

# 4.3. MMU Space

The MMU space is the core of the Sun-2 architecture. It includes the Memory Management Unit and other Sun-2 architecture extensions to the CPU. The extensions include the bus error register, the system enable register, the diagnostic register, and the ID PROM. The ID PROM contains a unique serial number and configuration data for a particular implementation of the architecture. All devices in the MMU space are accessed by function code 3.

The Sun-2 Memory Management Unit provides translation, protection, sharing, and memory allocation for a multi-process environment. All CPU accesses to memory, on-board I/O, and to the system bus (P1 bus) are translated and protected identically. DVMA accesses by I/O channels also pass through the virtual memory management and thus operate in a fully protected environment.

The MMU consists of a context register, a segment map, and a page map. Virtual addresses from the processor are translated into intermediate addresses by the segment map then into physical addresses by the page map.

The MMU has a page size of 2048 (2K) bytes and a segment size of 32K bytes (yielding 16 pages per segment). Up to eight contexts can be mapped concurrently. The maximum virtual address space for each context is 16M bytes.

#### 4.3.1. Contexts

The Sun-2 MMU is divided into eight distinct address spaces or contexts. The current context is selected by means of a three-bit context register as illustrated in the following figure.

Figure 4-2: Context Register Attributes



(res): reserved

To allow different address spaces for the supervisor and user, separate context values for each are provided. The MMU automatically uses the system context register whenever the CPU issues a supervisor function code. The supervisor can address the user context via the CPU MOVS instruction using a non-supervisor function code, by mapping the pages of interest into its own system context, or by sharing address space with the user by setting the two context values equal. The two context registers can be accessed together as a word, or separately as the odd or even byte within a word. When read, the reserved bits are not defined.

### 4.3.2. Segment Map

The segment map has 4096 (4K) entries. It is indexed by the nine most-significant bits of the virtual address and three bits of the current context register. Thus, the segment map is divided into eight sections of 512 entries each, with one section per context. Segment map entries are eight bits wide, pointing to a page map entry group (PMEG) as illustrated in the following figure.

Figure 4-3: Segment Map Attributes



#### 4.3.3. Page Map

The page map contains 4096 (4K) entries each mapping a 2K-byte page. Page map entries are composed of a valid bit, a protection field, a type field, accessed and modified bits (statistics bits), and a page number. The page map is divided into 256 sections of 16 entries each. Each section is pointed to by a segment map entry and is called a page map entry group (PMEG). The following figure illustrates the page map.

Figure 4-4: Page Map Attributes



a: accessed bit m: modified bit

The valid bit determines whether a page map entry is valid or not. A valid bit value of 1 means that the page map entry is valid and that the other fields of the page map entry determine how the reference is to be translated and protected. A valid bit value of 0 means that an access to this page will be aborted, while the rest of the page map entry is ignored. In this case, the remaining bits of the page map entry may contain arbitrary information.

Access to pages can be controlled with the six-bit protection field. From left (MSB) to right (LSB), the six bits correspond to "supervisor-read-write-execute" and "user-read-write-execute" priveleges. This provides all 64 combinations of supervisor and user "rwxrwx". A "1" entry enables the corresponding read, write, or execute capability; a "0" entry disables the capability.

The three-bit page type field provides for multiple physical address spaces, each starting at a physical address of 0. At the same time, the page type field can indicate which busses and bus synchronization are used for a particular physical address space. The assignment of the page type field is described in the MMU implementation section.

The accessed and modified bits are set, as the name implies, whenever a page is accessed or modified (written into). The statistics bits (a and m) will not be updated when the page is invalid or when the protection code does not allow the attempted operation. In addition, these bits are not updated in a cycle that aborts due to a parity error in the previous cycle. However, the statistics bits will be updated on all other cycles, including cycles that terminate due to timeout or cycles that cause parity errors.

The page map contains a 20-bit physical page number field. In conjunction with the 11-bit physical byte number (address bits A01..A10), the page map can generate physical addresses of up to 31 bits. However, the Sun-2 architecture does not define how many physical address bits are actually stored in the map, or how many physical address bits are decoded when accessing specific physical devices. For the 120 CPU, the page map field uses 12 bits of the 20-bit physical page number field, allowing physical address of 23 bits, or eight megabytes. The other physical address bits in the page map are unimplemented. When read, the unimplemented bits are not defined.

The decoding of the three-bit page type field, together with the number of address bits the page types use or decode, is described in the table below.

Table 4-1: Physical Address Assignments

| Type | Address                                                                                      | Device                                                                                                              | Wait States                                                                  |
|------|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|
| 0    | 23-bit                                                                                       | P2 Memory                                                                                                           |                                                                              |
| •    | [0x00000]<br>[0x70000]<br>[0x78000]<br>[0x781800]                                            | Physical Memory 1-4 Mbytes Black-and-white frame buffer Keyboard and mouse UART Video control register On-board I/O | 0<br>0 (Write), 4-8 (Read)<br>0 (Write), 4-8 (Read)<br>0 (Write), 4-8 (Read) |
| 1    | [0x00000]<br>[0x00000]<br>[0x001000]<br>[0x001800]<br>[0x002000]<br>[0x002800]<br>[0x003800] | EPROM Reserved Encryption processor Parallel port Serial port Timer Real-time clock                                 | 2<br>2-8<br>2<br>2<br>2<br>12                                                |
| 2    | 20-bit<br>[0x000000]                                                                         | P1 bus memory  0 - 1 Mbyte 796-bus memory space                                                                     | 2 + device<br>access time                                                    |
| 3    | 20-bit [0x00000]                                                                             | P1 bus I/O  0 - 1 Mbyte 796-bus memory space                                                                        | 2 + device<br>access time                                                    |

Note: accesses to the Multibus incur at least an additional 2 wait states access time if the bus mastership must be acquired.

# 4.4. MMU Implementation

The Memory Management Unit is composed of the following:

| Device                                                                                                                                                                                            | Type                                                                                                   | Location                                                                                                                                   |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| User Context Register System Context Register User/System CX Multiplexor Segment Map Segment Map R/W Buffer Page Map Page Map Page Map R/W Buffers Protection Decoder Statistic Bit Logic ID PROM | LS2518<br>LS2518<br>74F257<br>2168<br>AM2949<br>2168<br>AM2949<br>74F151<br>P16R4<br>74S288<br>74LS534 | U300<br>U301<br>U302<br>U303, U304<br>U314<br>U305, U306, U307, U308, U309, U310<br>U317, U318, U319, U320<br>U315<br>U316<br>U411<br>U412 |
| Bus Error Register System Enable Register System Enable Readback Diagnostic Register                                                                                                              | 74LS273<br>74LS244<br>74LS273                                                                          | U413<br>U414<br>U802                                                                                                                       |

Accesses to these devices are decoded via MMU strobe decoder 74ALS138:U322, U323, U324 in MMU Function Code, as decoded by Function Code Decoder 74ALS138:U321.

# 4.5. MMU Summary

| page size:                 | 2K bytes  |
|----------------------------|-----------|
| segment size:              | 32K bytes |
| process size:              | 16M bytes |
| # of contexts:             | 8         |
| # of segments per context: | 512       |
| # of pages per segment:    | 16        |
| # of PMEGs:                | 256       |
| # of pages total:          | 4096      |
| # of segments total:       | 4096      |

# Chapter 5

# On-board I/O Devices (I/O Space)

The I/O space (or device space) of the Sun-2 architecture contains the devices accessed by the CPU with data or program space instructions. These devices include main memory, the system bus, I/O devices, and so on. All elements of device space are accessed through the MMU. This allows all devices to be protected, shared, and managed in a uniform manner in a multi-process environment.

The on-board I/O devices are as follows:

| Device                                                                                                          | Туре                                                      | Location                                                 |
|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------|
| Boot PROMs Data Ciphering Processor Timer Controller Input Port Serial Communication Controller Real-Time Clock | 27128/27256<br>9518<br>9513<br>74LS244<br>28530A<br>58167 | U406, U407<br>U601<br>U604<br>U800, U801<br>U605<br>U420 |

Accesses to these I/O devices are decoded via type decoder 74F138:U400, read decoder 74ALS138:U401, and write decoder 74ALS138:U402. The only exception to this is the decoding of the PROMs for supervisor program accesses in boot state. These cycles enable the PROM via gates 74F32:U409 and 74LS08:U408.

#### 5.1. ID PROM

The purpose of the ID PROM is to provide basic information on the machine type and a unique serial number for software licensing, distribution, and access. In addition, the ID PROM stores the Ethernet® address, the date of manufacturing, and a checksum.

| The ID PROM is implemented as a 32-byte | PROM mapped as shown | n in the following table. |
|-----------------------------------------|----------------------|---------------------------|
|-----------------------------------------|----------------------|---------------------------|

| Register               | Address          | Size         | Type                   |
|------------------------|------------------|--------------|------------------------|
| ID PROM 0<br>ID PROM 1 | 0x0008<br>0x0808 | byte<br>byte | read only<br>read only |
| ID PROM 2              | 0x1008           | byte         | read only              |
| ID PROM 31             | 0xf808           | <br>byte     | <br>read only          |

The content of the ID PROM is as follows:

| Entry | Field            |          |
|-------|------------------|----------|
| (1)   | Format           | 1 byte   |
| (2)   | Machine Type     | 1 byte   |
| (3)   | Ethernet address | 6 bytes  |
| (4)   | Date             | 4 bytes  |
| (5)   | Serial number    | 3 bytes  |
| (6)   | Checksum         | 1 byte   |
| (7)   | Reserved         | 16 bytes |

#### Explanation:

- (1) Format the format of the ID PROM.
- (2) Machine Type a number specifying an implementation of the architecture.
- (3) Ethernet address the unique 48-bit ethernet address assigned by Sun to this machine. The ethernet address stored in the ID PROM is the primary ethernet address of the CPU, replacing any additional ethernet addresses that might be stored on peripheral boards.
- (4) Date the date the ID PROM was generated. It is in the form of a 32-bit long word which contains the number of seconds since January 1, 1970.
- (5) Serial number a three-byte serial number.
- (6) Checksum defined so that the longitudinal XOR of the first 16 bytes of the PROM including the checksum yields 0.
- (7) Reserved for future expansion.

### 5.2. Diagnostic Register

The diagnostic register drives an eight-bit LED for displaying error messages. Although the diagnostic register is a word device, only bits 0 through 7 are actually displayed. Bits 8 through 15 are unused. A "0" bit written will cause the corresponding LED to light up, a "1" bit to be dark. Upon power-on reset, the diagnostic register is initialized to 0 causing all LEDs to light up. The no-fault state is defined to be all ones, with no LEDs lit up.

| Register        | Address | Data | Туре       |
|-----------------|---------|------|------------|
| Diagnostic LED  | OxA     | Word | Write only |
| Initialization: | none    |      |            |

# 5.3. Bus Error Register

When a bus error occurs, the bus error register latches the cause of the bus error to allow software to identify the source of the error. The bus error register always latches the cause of the most recent bus error. In case of multiple bus errors, the information relating to the earlier bus errors is lost.

The bus error register is a read-only register. It is not initialized or cleared upon reset. Without a corresponding bus error, the content of the bus error register is undefined.

| Register        | Address | Data | Туре      |
|-----------------|---------|------|-----------|
| Bus Error       | 0xC     | Word | Read only |
| Initialization: | none    |      |           |

The fields of the bus error register are defined as follows:

| Bit                                                  | Name                                                     | Meaning                                                                                                                                          |
|------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| DOO<br>DO1<br>DO2<br>DO3<br>DO4<br>DO5<br>DO6<br>DO7 | PARERRL PARERRU TIMEOUT PROTERR AEN-  PAGEVALID reserved | Parity error low byte (D00-D07) Parity error upper byte (D08-D15) Timeout error Protection error P1 access High High 1 = valid page, 0 = invalid |

In more detail, the bus error conditions are as follows:

- Page invalid (PAGEVALID=0) means that the page referenced was not tagged as a valid
  page in the MMU.
- Protection error (PROTERR) means that the page protection logic did not allow the kind of operation attempted.
- Parity errors (PARERRL and PARERRU) can occur only during P2 memory (page type 0) accesses. Since parity errors are detected too late in the cycle to abort the current cycle, they abort the following cycle instead. If the following CPU cycle does not recognize bus errors then the parity error will abort the next cycle that does recognize bus errors. CPU

cycles that do not recognize bus errors include CPU accesses to the MMU, interrupt acknowledge cycles, trap cycles, and supervisor program accesses in boot state. In any event, the address at which the CPU receives the bus error is unrelated to the address of the parity error, which is not available.

• Timeout results from a non-completed reference. This can occur when accessing non-existent devices on cycles that use a positive handshaking mechanism. The bus error address can be used to determine which device did not respond.

### 5.4. System Enable Register

The system enable register enables system facilities, provides soft interrupts, and controls booting. The system enable register can be read and written under software control and is cleared on power up (hardware reset) and watchdog reset, but not upon CPU reset. Bits are assigned as follows:

| Register                      | Address                                                    | Data | Туре          |
|-------------------------------|------------------------------------------------------------|------|---------------|
| System Enable                 | О×Е                                                        | Word | Read or write |
| Initialization:<br>Interrupt: | cleared on power-on reset<br>level 1, 2, and 3, autovector |      |               |

Figure 5-1: System Enable Register Fields

| Bit    | Name             | Meaning                                                    |
|--------|------------------|------------------------------------------------------------|
| D00    | EN.PAR           | Enable parity generation Generate bad parity (for testing) |
| DO1    | EN.INT1          | Autovector interrupt on level 1                            |
| DO2    | EN.INT2          | Autovector interrupt on level 2                            |
| D03    | EN.INT3          | Autovector interrupt on level 3                            |
| D04    | <b>EN.PARERR</b> | Enable parity error reporting                              |
| D05    | EN.DVMA          | Enable Direct Virtual Memory Access                        |
| D06    | EN.INT           | Enable all interrupts                                      |
| D07    | BOOT-            | Boot state $(0 = boot, 1 = normal)$                        |
| DO8D15 | reserved         |                                                            |

When cleared after power-on or watchdog reset, all bits are initialized to zero. In this state, boot state is active, parity generation and reporting are disabled; DVMA, soft interrupts and all other interrupts are disabled.

The ENINT fields cause interrupts on the corresponding level. For example, an interrupt request caused by an ENINT bit stays active until software clears the corresponding bit.

Upon power-on reset or watchdog reset, the system enable register is cleared, forcing boot state active and disabling all interrupts and parity errors. Boot state forces all supervisor program fetches to access the on-board boot PROM device independently from the setting of the MMU.

All other types of references are unaffected and will be mapped as during normal operation of the processor.

#### 5.5. Boot PROMs

The boot PROM I/O device is a pair of 28-pin sockets for 128K or 256K boot PROMs. Unlike all other devices, the boot PROM is addressed directly with the low-order, non-translated (virtual) address bits from the CPU. Thus, even though each 2K page must be enabled with its own entry in the page map, the physical page number in the page map is ignored and the low-order bits of the virtual address are used instead.

| Register        | Address | Data             | Туре      |          |
|-----------------|---------|------------------|-----------|----------|
| Word 0          | 0       | Word             | Read only |          |
| Word 1          | 2       | $\mathbf{W}$ ord | Read only |          |
| <br>Word 0x3FFF | Ox7FFE  | Word             | Read only | (27128s) |
| Word 0x7FFF     | OxFFFF  | Word             | Read only | (27256s) |
| Reference:      | none    |                  |           |          |
| Initialization: | none    |                  |           |          |
| Interrupt:      | none    |                  |           |          |

The boot PROM device is also accessed in boot state. In boot state, all supervisor program fetches are forced from the boot PROM device, independently from the setting of the MMU.

#### 5.6. Parallel Port

The parallel port is a non-latching, 16-bit input port. Since the input data is non-latched, the data may change during the moment it is being read. For best results, the data should be reread until stable data is obtained.

| Register                                    | Address              | Data | Туре      |
|---------------------------------------------|----------------------|------|-----------|
| Parallel Port                               | 0                    | Word | Read only |
| Initialization:<br>Interrupt:<br>Reference: | none<br>none<br>none |      |           |

### 5.7. Serial Ports

Serial ports are implemented with the Zilog 8530A SCC (serial communications controller). The SCC features two high-speed, fully-symmetrical, and highly-programmable serial channels with built-in baud-rate generators. The clock input to the SCC is a 4.9152-MHz clock, derived from

| the | basic | system | clock ( | C100. | The | SCC | is | mapped | as | follows: |
|-----|-------|--------|---------|-------|-----|-----|----|--------|----|----------|
|-----|-------|--------|---------|-------|-----|-----|----|--------|----|----------|

| Register                      | Address                                                   | Data Type |               |
|-------------------------------|-----------------------------------------------------------|-----------|---------------|
| CH B control                  | 0                                                         | Byte      | Read or write |
| CH B data                     | 2                                                         | Byte      | Read or write |
| CH A control                  | 4                                                         | Byte      | Read or write |
| CH A data                     | 6                                                         | Byte      | Read or write |
| Interrupt:<br>Initialization: | level 6 autovector<br>needs to be initialized in software |           |               |
| Reference:                    | Zilog 8530 SCC data sheet 1.6 microseconds                |           |               |
| Recovery Time:                | 1.b microseconds                                          |           |               |

#### 5.8. Timer

An AMD 9513 timer chip with five 16-bit timers is provided. The clock input to the 9513 is a 4.9152-MHz clock, derived from the basic system clock. The 9513 GATE1 input is wired to the 9513 FOUT output. The timer is mapped as follows:

| Register        | Address                                                   | Data Type |               |
|-----------------|-----------------------------------------------------------|-----------|---------------|
| Timer data      | 0                                                         | Word      | Read or write |
| Timer Command   | 2                                                         | Word      | Read or write |
| Interrupt:      | level 7 for timer 1, level 5 for<br>timer 2-5, autovector |           |               |
| Initialization: | internal reset whenever power suppy drops below 3.0V      |           |               |
| Reference:      | AMD 9513 programming book                                 |           |               |

Note the synchronization requirements of the 9513 timer. Before writing into a counter, the counter's clock source must be disabled first.

Initialization of the 9513 timer is special in that the chip has an on-chip power-on reset that initializes the chip whenever the power supply voltage is less than 3V. The chip is not affected by power-on resets, watchdog resets, or CPU resets.

# 5.9. Encryption Processor

The encryption processor is an AMD 9518/8068 data ciphering processor providing high-speed NBS DES encryption. To access an internal register in the 9518/8068, the address register must be written first. Once the address register is set up, the selected register can be accessed repeatedly. The encryption processor is mapped as follows:

| Register         | Address                                                     | Data | Туре          |  |  |  |
|------------------|-------------------------------------------------------------|------|---------------|--|--|--|
| Data register    | 0                                                           | Byte | Read or write |  |  |  |
| Address register | 2                                                           | Byte | Write only    |  |  |  |
| Interrupt:       | none                                                        |      |               |  |  |  |
| Initialization:  | none                                                        |      |               |  |  |  |
| Reference:       | AMD 9518/8068 data sheet                                    |      |               |  |  |  |
| Recovery time:   | 1.6 microseconds (minimum time between successive accesses) |      |               |  |  |  |

### 5.10. Real-Time Clock

The real-time clock maintains the time of day and the date. A battery powers the clock when the main power is off. The real-time clock is based on the National 58167 chip which is addressed as 32 registers.

| Register                      | Address                                         | Data | Туре                           |
|-------------------------------|-------------------------------------------------|------|--------------------------------|
| Register 0                    | 0                                               | Byte | Read or write                  |
| Register 1                    | 2                                               | Byte | Read or write<br>Read or write |
| Register 0x1F                 | 0×3E                                            | Byte | Read or write                  |
| Interrupt:                    | none                                            |      |                                |
| Initialization:<br>Reference: | none<br>National Semiconductor 58167 data sheet |      |                                |

# Chapter 6

### P2 Bus Interface

#### 6.1. P2 Bus Description

The P2 bus connects the Sun CPU board to Sun memory boards and the Sun video board. It is a single-master bus; only one CPU board can be connected to it. It is a synchronous bus; all timing is generated by the processor board. The protocol does not provide for a handshaking capability in the traditional sense, rather it provides a negative acknowledge or "WAIT" capability that can hold the current cycle until it is deasserted. In its signals and timings, the P2 bus follows very closely the characteristics of 64k dynamic RAMs.

# 6.2. P2 bus Decoding

Note that P2.RAS— and P2.CAS— are asserted before the page map type field is decoded and before the protection field is evaluated. Thus P2.CAS— indicates a valid address, but not necessarily a valid reference. Illegal page reference accesses are turned into read cycles.

# 6.3. Parity Error Logic

The P2 bus and the memory boards on the P2 bus are equipped with byte parity. Parity errors abort the 68010 via the bus error mechanism.

All bus errors except parity errors are recognized by the 68010 in the same 68010 cycle as they occur. Parity errors cannot be recognized in the same cycle because they are only detected at the very end of the cycle, when it is too late to abort the current cycle. Since they are not recognized in the current cycle, parity errors need to be latched until they are recognized by the CPU. This is done in the parity error flip-flop 74F74:U512, providing a separate flip-flop for upper and lower parity errors, at the end of a memory read cycle.

In order to recognize a bus error, the 68010 must execute a "non-disabled" cycle or a cycle in which C.S4 is asserted. The parity error flip-flop will be cleared if BERR is true and DS is deasserted, which indicates a CPU cycle terminated by BERR. Note that the BERR will not be set on non-CPU cycles because P.BACK will keep the bus error flip-flop 74F74:U105 in its idle state.

Parity error reporting can be disabled without affecting system operation. To initialize parity in main memory, all of memory needs to be written with parity generation enabled. Separate enable bits are provided for parity generation and parity checking to allow software testing of the parity function.

### 6.3.1. P2 Bus Signal Definition

The Sun P2 bus consists of the following signals:

| Signal<br>Name | Туре | Description                                                                                                                                  |
|----------------|------|----------------------------------------------------------------------------------------------------------------------------------------------|
| P2.A07         | 0    | Multiplexed address lines that transmit the row-address during the leading edge of RAS and the column address during the leading edge of CAS |
| P2.A1722       | 0    | High-order address bits, valid at leading edge of CAS                                                                                        |
| P2.DI015       | O    | Data lines from processor to memory                                                                                                          |
| P2 DIL         | Ö    | Lower Byte Parity from processor to memory                                                                                                   |
| P2.DIU         | Ö    | Upper Byte Parity from processor to memory                                                                                                   |
| P2.DO015       | I    | Data lines from memory to processor                                                                                                          |
| P2.DOL         | I    | Lower Byte Parity from memory to processor                                                                                                   |
| P2.DOU         | I    | Upper Byte Parity from memory to processor                                                                                                   |
| P2.R/W-        | 0    | Read/Write- Signal                                                                                                                           |
| P2.REN-        | 0    | Refresh Enable, current cycle is a refresh cycle                                                                                             |
| P2.RAS-        | 0    | Row Address Strobe                                                                                                                           |
| P2.CAS-        | O    | Column Address Strobe                                                                                                                        |
| P2.WEL-        | 0    | Lower Byte Write Strobe                                                                                                                      |
| P2.WEU-        | 0    | Upper Byte Write Strobe                                                                                                                      |
| P2.WAIT-       | I    | Wait line, holds current cycle until deasserted                                                                                              |

Type O means Output (signal direction from Processor to Memory)
Type I means Input (signal direction from Memory to Processor)

## 6.3.2. P2 Bus Timing Diagram

| Semantics: | <pre>x := Signal Unstable = := Signal Stable - := High Level Signal _ := Low Level Signal</pre> |
|------------|-------------------------------------------------------------------------------------------------|
| P2.A07     | xxxx====xxxxx========xxxxxxx                                                                    |
| P2.A1722   | xxxxxxxxxxxxxx==============xxxxxxx                                                             |
| P2.R/W-    | xxxx============ <b>xxxxx</b> x                                                                 |
| P2.REF-    | xxxxx============xxxxxxx                                                                        |
| P2.DOO15   | xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx                                                          |
| P2.DIO15   | xxxxxxxxxxxxxxxxxxxxxxx                                                                         |
|            |                                                                                                 |
| P2.RAS-    |                                                                                                 |
| P2.CAS-    |                                                                                                 |
| P2.WEL-    |                                                                                                 |
| P2.WEU-    |                                                                                                 |

Table 6-1: Pin Assignments on the P2 Connector

|     | Co       | omponent Side          | D.  |          | Circuit Side              |
|-----|----------|------------------------|-----|----------|---------------------------|
| Pin | Mnemonic | Description            | Pin | Mnemonic | Description               |
| 1   | A09      | Address bit 9          | 2   | A18      | Address bit 18            |
| 3   | A19      | Address bit 19         | 4   | A20      | Address bit 20            |
| 5   | CAS-     | Column Address Strobe  | 6   | ras-     | Row Address Strobe        |
| 7   | WAIT-    | DTACK WAIT signal      | 8   | WEL-     | Write Enable — lower byte |
| 8   | D100     | Deta In 0              | 10  | DO00     | Data Out 0                |
| 11  | DI01     | Data In bit 1          | 12  | DO01     | Deta Out bit 1            |
| 13  | A01      | Address bit 1          | 14  | A21      | Address bit 21            |
| 15  | D102     | Data In bit 2          | 16  | D002     | Deta Out bit 2            |
| 17  | DIO3     | Data In bit 3          | 18  | DOCC     | Deta Out bit 3            |
| 19  | A02      | Address bit 2          | 20  | A22      | Address bit 22            |
| 21  | DI04     | Data in bit 4          | 22  | DO04     | Data Out bit 4            |
| 23  | DI05     | Data In bit 5          | 24  | DO05     | Data Out bit 5            |
| 25  | A03      | Address bit 3          | 26  | REFR.    | Refresh                   |
| 27  | D106     | Data In bit 6          | 28  | DO08     | Data Out bit 6            |
| 29  | D107     | Data In bit 7          | 30  | DO07     | Data Out bit 7            |
| 31  | A04      | Address bit 4          | 32  | GND      | Signal GND                |
| 33  | DIL      | Parity In — lower byte | 34  | DOL      | Parity Out — lower byte   |
| 35  | DIU      | Parity In — upper byte | 36  | DOU      | Parity Out — upper byte   |
| 37  | A05      | Address bit 5          | 38  | GND      | Signal GND                |
| 39  | DI08     | Data In bit 8          | 40  | DO08     | Data Out bit 8            |
| 41  | DI09     | Data In bit 9          | 42  | DO09     | Deta Out bit 9            |
| 43  | A06      | Address bit 6          | 44  | GND      | Signal GND                |
| 45  | DI10     | Data in bit 10         | 48  | DO10     | Data Out bit 10           |
| 47  | DI11     | Data in bit 11         | 48  | DO11     | Data Out bit 11           |
| 49  | A07      | Address bit 7          | 50  | RW-      | Read — high, Write — low  |
| 51  | DI12     | Data In bit 12         | 52  | DO12     | Data Out bit 12           |
| 53  | DI13     | Data In bit 13         | 54  | DO13     | Data Out bit 13           |
| 55  | A08      | Address bit 8          | 56  | WEU_     | Write Enable — upper byte |
| 57  | DI14     | Data In bit 14         | 58  | DO14     | Data Out bit 14           |
| 59  | DI15     | Data In bit 15         | 60  | DO15     | Data Out bit 15           |

## Chapter 7

#### P1 Bus Interface

#### 7.1. Bus Master Interface

The 120 CPU board supports the IEEE 796-Bus (Multibus) standard. The CPU can be either a master or slave as needed, but not both at once. The P1 bus is used primarily for supporting I/O devices, but there is nothing in the implementation to prevent it from being used for other purposes.

#### 7.2. Compliance

With one known exception, the P1 interface complies completely with the IEEE 796-bus specification. The exception is the length of the P1.INIT— assertion time. When the RESET instruction is executed by the microprocessor configured as CPU0, the length of the P1.INIT—pulse is only 12.8 microseconds. The specification calls for a minimum pulse of five (5) milliseconds. P1.INIT— meets all other conditions of the specification.

The P1 bus provides for multiple masters via the standard multimaster bus exchange arbitration scheme. The P1, as implemented, is a mode 2 master. Mode 2 masters are unlimited in bus control. Bus timeouts are allowed, and conformance with the maximum busy period is not required. A consequence of this is that there is no guaranteed latency for bus acquisition.

The arbitration is configured for both the serial and parallel priority schemes, although the 120 backplane supports only the parallel scheme.

The following is the formal notation for indicating the level of compliance in the other areas:

Meaning Area Level Data Path D16 8 or 16-bit data path 20-bit memory address path Memory Address Path M20 8 or 16-bit I/O address path I/O Address Path I16 Interrupt Attributes V0 Non-bus-vectored interrupt requests L Level triggering

Table 7-1: Multibus Compliance

One consequence of the way interrupts are implemented in the 120, is that the priority scheme is backwards from P1 to CPU. The highest priority P1 interrupt is mapped into the lowest 68010 autovector, and the lowest priority P1 interrupt is mapped into non-maskable interrupt (NMI). This is not a problem because a system can still be configured with the relative levels spelled out.

### 7.3. P1 Bus Address and Data Drivers

Inverting flow-through latches 74LS533:U700, U701, and U702 latches 68010 address bits P.A1...P.A10 and translated address bits MA11..MA19 during clock C.S3-6. In addition, IOLDS and IOUDS are latched to form P1.BHEN, and P.LDS— is latched to form P1.A0. (See Table 7-2.)

Inverting bidirectional drivers 74LS640:U712, U713, and U714 exchange data bits D0...D15 between the on-board data bus and the P1 data bus. Buffer 74LS640:U714 is the byte swap buffer that is enabled whenever the 68010 or DVMA performs a byte-swap transfer. Both address and data buffers are enabled with AEN- from bus arbiter P16R4A:U718 indicating P1 bus mastership.

## 7.4. Byte order and A0 Address Generation

The Sun-2 CPU Board uses 68010 byte order on the P1 bus to offer a consistent memory model for the 68010. Notice that the 68010 byte order is incompatible with the P1-bus byte order: the 68010 numbers the *upper* byte (Data bits 8 through 15) the even byte, whereas the P1 bus calls the *lower byte* (Data bits 0 thru 7) the even byte.

|        | D7D0   |
|--------|--------|
| Byte O | Byte 1 |
| Byte 1 | Byte 0 |
|        | Byte O |

In addition, the 68010 differs from the P1 bus in that it transfers even bytes on data lines D8 through D15 and odd bytes on D0 through D7. The P1 bus transfers both odd and even bytes via D0 through D7. Finally, the 68010 does not output address bit A0. This address bit needs to be reconstructed from the 68010 data strobes. To achieve 68010 byte-order on the P1 bus, the A0 on the P1 bus must be the inverse of 68010 A0 for byte transfers.

7-2

The following table summarizes the state of different signal lines for word and byte transfers between 68010 and P1 bus.

|        | 010<br>nsfer | 68010 | 68010<br>P.UDS- | 68010<br>P.LDS- | P1-Bus<br>P.A0 | Word<br>P1.A0 | Byte<br>Buffer | P1-Bus<br>Buffer |
|--------|--------------|-------|-----------------|-----------------|----------------|---------------|----------------|------------------|
| 16-bit | D015         | 0     | 0               | 0               | 0              | 0             | 1              | D015             |
| 8-bit  | D07          | 1     | 0               | 1               | 0              | 0             | 1              | D07              |
| 8-bit  | D815         | 0     | 1               | 0               | 1              | 1             | 0              | D07              |

Table 7-2: P1 Buffer Logic

From the table it can be seen that Word Buffer = 68010 P.LDS- and that P1.A0 = P.LDS-.

#### 7.5. P1-Bus Multimaster Logic

The P1 bus provides for multiple masters on the bus, exchanging bus mastership via a standard protocol (see IEEE-796 Bus standard). The Sun 2 CPU board uses a 16R4A Pal (U718) as an arbiter to implement this protocol.

The arbiter works as follows. The arbiter remains in the idle state until the processor requests the bus by asserting SYSB. SYSB is syncronized to the bus arbitration clock P1.BCLK—. This is necessary since one can select an alternate source for P1.BCLK— by pulling J701 (1-2). The arbiter then requests the bus by asserting P1.CBRQ— and P1.BREQ—. The arbiter will remain in the request bus state until it receives control of the bus, which is signified by P1.BPRN— being asserted, and P1.BUSY— being deasserted by the previous bus master. If the 68010 reruns the bus cycle, due to refresh or P1 deadlock, the arbiter will keep the request for the bus in, until it receives the bus. It will then hold the bus till the 68010 reruns the cycle. When the arbiter receives bus mastership, it asserts AEN—, and P1.BUSY— to indicate that the bus is currently in use. It will retain bus mastership until another bus master requests the bus via P1.BPRN— or P1.CBRQ—. This will minimize the transfer time for successive P1 bus accesses, since the arbitration delay time is potentially eliminated.

When the arbiter obtains mastership it asserts AEN—. This enables the address drivers immediately and the data drivers with DATAEN— or P20L10:U212. The driver for the bus control signals, 74F244:U717 is enabled after a minimum 100-nsec delay created by synchronizer 74F74:U709, but no earlier than processor state C.S7 since C.S4 must be active before the synchronizer can recognize AEN—. This is necessary because on write cycles 68010 signals P.LDS— and P.UDS— are only valid at the beginning of state S5.

DATAEN- will be deasserted, which disables the data drivers, as soon as SYSB is deasserted. AEN-will be deasserted after SYSB is synchronized to the arbiter.

#### 7.6. P1 Bus Clocks

The Sun 68010 CPU board normally generates P1-bus BCLK and CCLK via driver 74F244:U717. In a multimaster system, only one master may drive these clocks. To configure the Sun 68010 board for such a system, BCLK can be disconnected by removing jumper J701-2 and CCLK can be

disconnected by removing jumper J703-4.

### 7.6.1. P1 Address Map

Table 7-3: Sun-2 Multibus Memory Map

| Address             | Device                                                           | Address                       | Device                                                         |
|---------------------|------------------------------------------------------------------|-------------------------------|----------------------------------------------------------------|
| 0x0000              | DVMA Space                                                       | 0xc0000                       | Sun Frame Buffer                                               |
|                     | .(256 Kbytes)                                                    | •                             | .(128 Kbytes)                                                  |
| 0x03f800<br>0x40000 | DVMA Space<br>Sun Ethernet Memory (#1)                           | 0xdf800<br>0x30000<br>0xe0800 | Sun Frame Buffer<br>3COM Ethernet (#1)<br>3COM Ethernet (#1)   |
|                     | .(256Kbytes)                                                     | 0xe1000<br>0xe1800            | 3COM Ethernet (#1)<br>3COM Ethernet (#1)                       |
| 0x7f800<br>0x80000  | Sun Ethernet Memory (#1)<br>SCSI (#1)                            | Oxe2000<br>Oxe2800<br>Oxe3000 | 3COM Ethernet (#2)<br>3COM Ethernet (#2)<br>3COM Ethernet (#2) |
|                     | .(16 Kbytes)                                                     | 0xe3800<br>0xe4000            | 3COM Ethernet (#2)                                             |
| 0x83800<br>0x84000  | SCSI (#1)<br>SCSI (#2)                                           |                               | .(16Kbytes)                                                    |
|                     | .(16Kbytes)                                                      | 0xe7c00<br>0xe8000            | FREE<br>Sun Color                                              |
| 0x87800<br>0x88000  | SCSI (#2)<br>Sun Ethernet Control Info (#1)                      |                               | .(64 Kbytes)                                                   |
|                     | .(16Kbytes)                                                      | 0xf7800<br>0xf8000            | Sun Color<br>FREE                                              |
| 0x8b800             | Sun Ethernet Control Info (#1)<br>Sun Ethernet Control Info (#2) |                               | .(16 Kbytes)                                                   |
|                     | .(16Kbytes)                                                      | 0xff800                       | FREE                                                           |
| 0x8f800<br>0x90000  | Sun Ethernet Control Info (#2) FREE                              |                               |                                                                |
|                     | .(64 Kbytes)                                                     |                               |                                                                |
| 0x9f800<br>0xa0000  | Sun Ethernet Memory (#2)                                         |                               |                                                                |
|                     | .(64 Kbytes)                                                     |                               |                                                                |
| 0xaf800<br>0xb0000  | Sun Ethernet Memory (#2) FREE                                    |                               |                                                                |
|                     | .(64 Kbytes)                                                     |                               |                                                                |
| 0xbf800             | FREE                                                             |                               |                                                                |

### Chapter 8

## **DVMA Operation**

The DVMA Controller takes requests from DVMA devices, obtains the processor bus from the 68010, and performs a read-write cycle for the device, generating appropriate function codes and strobes.

The DVMA devices in their order of priority are:

- Refresh
- P1 bus

## 8.1. Direct Virtual Memory Access (DVMA)

Input/output devices capable of direct memory access are implemented in the Sun-2 architecture with direct virtual memory access, or DVMA. DVMA means that bus masters use virtual addresses rather than physical addresses to access their target device, typically memory.

DVMA translates and protects all accesses identically. This avoids the dual mapping problems associated with physical address DMA in a virtual memory environment.

The following table summarizes virtual address layout.



DVMA is implemented as follows:

- Address space. DVMA accesses are performed as data read-write operations in the supervisor function code.
- Protection. Protection applies to DVMA the same way as to the CPU. The supervisor read or write capability in the page map has to be enabled to allow the corresponding type of access. If the respective capability is not set, the attempted DVMA cycle is aborted.
- Parity errors. DVMA read cycles that cause parity errors are aborted.
- Statistics bits. The update and modify bits are set on successfully executed DVMA cycles the same way as on CPU cycles.
- Deadlock. For DVMA devices that can cause deadlock with the CPU, such as a CPU access to the system bus conflicting with a DVMA access from the system bus, deadlock is resolved by rerunning the CPU cycle.
- Self-reference. DVMA cycles that are self-referential, such as a system bus DVMA transfer attempting to reference the system bus, will be aborted.

 Error handling. When a DVMA cycle is aborted, the error is signalled to the controlling master for error handling. The master typically will stop transferring.

Further details and limitations of DVMA operation are described later in this chapter under each particular DVMA device.

The following figure shows how the DVMA Controller and Strobe Generator interface to the



Figure 8-1: DVMA and Strobe Generator Interface to 68010

### 8.2. DVMA and Refresh

The Sun-2 CPU Board offers hardware refresh and DVMA operation from the P1 bus. These features are implemented primarily by Timer Controller P20X10:U211, Refresh Counter 74LS491:U210, DVMA Decoder P20L10:U212, DVMA Controller P16R4:U213, and DVMA Address Drivers 74LS244:U706, U707, and U708.

The following table illustrates the primary signals generated by these components and their enable conditions. CPU, REN, and XEN indicate a CPU, a Refresh, and a DVMA cycle, respectively.

| Component                      | Enable             | Signals                                                           |
|--------------------------------|--------------------|-------------------------------------------------------------------|
| 68010 CPU                      | CPU<br>CPU<br>CPU  | P.AS-, P.LDS-, P.UDS-, P.R/W-<br>P.FC0, P.FC1, P.FC2<br>P.A1P.A23 |
| DVMA Controller<br>U213        | <br>XEN,REN<br>XEN | REN-, XEN-, BR-, BGACK-<br>P.AS-<br>P.FC1                         |
| DVMA Decoder<br>U212           | XEN                | P.LDS-, P.UDS-, P.R/W-                                            |
| DVMA Address<br>U705,U707,U708 | XEN<br>XEN         | P.A1P.A23<br>P.FC2                                                |
| Refresh Counter<br>U210        | REN                | P.A1P.A11                                                         |

# 8.3. Driving and Terminating 68010 Bus Signals

All three-statable 68010 signals are terminated via pull-ups R9.SIP:S103, S104, and S105. This causes these signals to assume a defined state when they are not driven, that is, when the 68010 is being reset or when bus mastership is exchanged between the 68010 and the DVMA controller.

During a refresh cycle, the 68010 bus signals are driven as follows:

| Signal                                                                                              | Driven by                           |                                            |
|-----------------------------------------------------------------------------------------------------|-------------------------------------|--------------------------------------------|
| P.AS-<br>P.UDS-, P.LDS-, P.R/W-<br>P.FC0, P.FC1, P.FC2<br>P.A1 through P.A10<br>P.A11 through P.A23 | PAL Pull-Up Pull-Up Counter Pull-Up | U213<br>S103<br>S103<br>U210<br>S104, S105 |

During a DVMA cycle, the 68010 bus signals are driven as follows:

| Signal                                                                           | Driven by                          | 7                                                        |
|----------------------------------------------------------------------------------|------------------------------------|----------------------------------------------------------|
| P.AS-<br>P.UDS-, P.LDS-, P.R/W-<br>P.FC0<br>P.FC1<br>P.FC2<br>P.A1 through P.A23 | PAL PAL Pull-Up PAL Driver Drivers | U213<br>U212<br>S103<br>U213<br>U705<br>U705, U707, U708 |

#### 8.4. P1 Bus DVMA Decoder

The DVMA Decoder P16L8:U212 recognizes P1 bus DVMA requests and generates the signals P.LDS-, P.UDS-, and P.R/W- during DVMA cycles. In addition, the DVMA Decoder controls the enable and the direction of the P1 bus data buffers LS640:U712, U713, and U714 for both DVMA cycles and CPU cycles via signals P1TOP-, CE.BYTE-, and CE.WORD-. See the following timing diagram for DVMA cycle timing.

| SIGNAL   | DVMA READ CYCLE | DVMA WRITE CYCLE |  |
|----------|-----------------|------------------|--|
| P1.MRDC- |                 |                  |  |
| P1.MRWC- |                 |                  |  |
| XREQ-    |                 |                  |  |
| XEN-     |                 |                  |  |
| P1TOP-   |                 |                  |  |
| P.L UDS- |                 |                  |  |
| CE.WORD- |                 | *****            |  |
| P.R/W-   |                 |                  |  |

#### 8.4.1. DVMA Decoder Signals

DATAEN-, or data enable, is generated by bus arbiter P16R4A:U718 and signals bus mastership for the CPU Board. XEN-, or external enable, is driven from DVMA Controller P16R4:U213 and signals that an external cycle is enabled. XEN- enables the external address buffers 74LS533:U705, U707, and U708 and four control signals generated by the DVMA Decoder PAL: P.R/W-, P.LDS-, P.UDS- and P1.XACK-.

CE.WORD— enables the 16-bit data buffer between the processor and the P1 bus. It is asserted on DATAEN— word and low-byte transfers, on DATAEN— writes, and on XEN— word transfers. The DATAEN— write case guarantees data hold on the P1 bus if the write operation was directed to the P1 bus.

CEBYTE- enables the eight-bit swap buffer between the processor and the P1 bus for upper byte DATAEN- read cycles from P1 to the processor and for upper byte XEN- transfers.

PITOP- means enable the direction of the data bus buffers from P1 to the processor. It is asserted on non-XEN P1 memory read MRDC- and input/output read IORC cycles, as well as on XEN write cycles.

XREQ- is asserted when an external request is recognized and stays asserted while the external strobe P1.MRWC- is active. To recognize an external request the following conditions must be met: EN.DVMA asserted, P1.A19 and P1.A18 deasserted, P1.MRWC- active, and DATAEN- and XEN-deasserted. The XEN condition guarantees that no new XREQ- can become active while the XEN- associated with a previous request is still asserted.

The following signals are three-stated and only enabled to be driven by the DVMA decoder when XEN- is asserted.

P.R/W- is asserted on DVMA write cycles. The signal is latched before state C.S7 and held until P1.MRDC- comes true or until XEN- goes away.

P.LDS- is asserted for even byte and word transfers.

P.UDS- is similar to P.LDS- except that it is asserted for odd byte and word transfers.

P1.XACK signals to the external DMA device that the on-board cycle successfully completed. This is the case when C.S7 is asserted, protection error PROTERR is false, and, in the case of read cycles, parity error PARERR is false.

#### 8.5. DVMA Controller

The DVMA controller P16R4:U213 is at any time in one of three states: IDLE, REN, or XEN. REN state is active while executing refresh cycles, XEN state while executing P1-bus DVMA cycles. The state machine is in IDLE state if it is not in REN or XEN state.

|        | CPU CYCLE | REFRESH CYCLE | DVMA CYCLE |
|--------|-----------|---------------|------------|
| CLK    |           |               |            |
| RREQ-  |           |               |            |
| XREQ-  |           |               | ///        |
| SDS-   |           |               |            |
| BR-    |           |               |            |
| BG-    |           |               |            |
| AS-    |           |               | ///        |
| SAS-   |           |               |            |
| REN-   |           |               |            |
| XEN-   | ·         |               | **         |
| BGACK- |           |               |            |
| SACK-  |           |               |            |

CLK: is the 100-nanosecond clock to the DVMA Controller. All inputs to the DVMA controller state machine are synchronous to this clock except input XREQ- which is used asynchronously only.

RREQ-: indicates a refresh request from the timer controller P20X10:U211.

XREQ-: indicates an asynchronous external request from the DVMA decoder P20L10:U212.

SDS-: is the synchronized version of XREQ- via flip-flop 74F74:U207-0.

BR-: bus request, is asserted from the DVMA Controller to the 68010 when XREQ- or RREQ- is pending but BGACK- is inactive.

BGACK— and SACK—: when the machine enters state XEN or REN, it asserts BGACK— one PAL delay after entering the state. In the next state after BGACK— is asserted, the synchronous version of BGACK—, SACK—, is asserted. BGACK— stays asserted during the entire refresh or DMA cycle, and causes the AS— and FC1 to be three-state enabled. When XEN— or REN— is deasserted, BGACK— is deasserted one PAL delay later and then SACK— is deasserted one clock later.

AS-: asserted one PAL delay after SACK-. AS- remains asserted while in the REN state and SACK- is asserted, or while in XEN state and SACK- and XREQ- is asserted.

XEN state is entered when the state machine is in IDLE state, a GRANT is issued, no refresh request is pending, and synchronous data strobe or SDS— is pending. The state machine will stay in XEN state until SDS— goes away.

REN state is entered when the state machine is in IDLE state, a GRANT is issued, and a refresh request is pending. Note that if a refresh request and a synchronous data strobe are pending at the same time, refresh request will take priority over the synchronous data strobe. The state machine will stay in REN state for two additional states; the first while SACK— is not asserted, the second while SAS— is not asserted.

FC1: driven low in XEN state. Since FC0 and FC2 are pulled up by external pull-up resistors, the effective function code in XEN state is five, or supervisor data. FC1 is driven high in REN

state thus the effective function code for REN state is seven, or supervisor-reserved.

XBERR: external bus error, is asserted if SDS-, XHALT, and SYSB are active. This condition indicates that the CPU is attempting to access the P1 bus while a DMA device is attempting to access the processor bus. XBERR will stay asserted until SYSB becomes inactive.

XHALT: external halt, is asserted if SDS- is active and SYSB is active, indicating CPU access to the P1 bus. It will stay asserted while XBERR is asserted.

#### 8.6. Rerun Conditions

CPU cycles are rerun under two conditions: bus deadlock and refresh deadlock. Bus deadlock occurs when the CPU attempts to access the P1 bus while a master on the P1 bus attempts to access the CPU board via DVMA. Refresh deadlock occurs if a refresh request is pending while the CPU is waiting for P1-bus access.

In both cases, the current CPU cycle is aborted via the 68010 bus cycle rerun mechanism. This is done by asserting HALT and BERR and keeping them asserted until the current 68010 bus cycle is terminated. The 68010 then performs normal bus arbitration, letting the pending DVMA or refresh cycle proceed, and after regaining the bus, will retry the previously-aborted cycle.

Refresh deadlock cycles will only be rerun if signal BEN has not been asserted yet. BEN enables the P1 bus strobes. If BEN is already active, rerun is no longer possible because P1 bus cycles, once begun, cannot be restarted. However, if BEN is not yet asserted and the rerun condition is true then BEN will not be asserted subsequently. This is guaranteed because the rerun condition, caused by signal RREQ—, is simultaneously recognized by DVMA controller Q-U213 and inhibits assertion of enable flip-flop 74F74:U709 via gate 74F00:U101. Also, RREQ— will stay asserted until after C.S4 is deasserted, clearing enable flip-flop 74F74:U709 via gate 74F08:U703. The timing diagram below illustrates this exchange.

|              | NO RERUN CASE | RERUN CASE |
|--------------|---------------|------------|
| C (100.0-50) |               |            |
| RREQ-        |               |            |
| DATAEN-      | ////          | ////       |
| U709 (6)     |               |            |
| BEN          |               |            |
| XHALT        |               |            |

# Appendix A

# **CPU Board Schematics**



ယ်ဒ













|            | P1<br>PAR     |           |
|------------|---------------|-----------|
| GND        |               | GNO       |
| VCC.       | -10 D2        | -vrc      |
| VCC        |               | VCC       |
|            | <del></del>   |           |
| P1 5V      |               | P15V      |
| GND        | 110 012       | GAD       |
| P1.8C.K1   | 1.1           | P1. INITA |
| P1.BPRAN   |               | P1.BFRON  |
| P1.805YN   | 170 0         | P1.BRFQ\  |
| P1.MEDCA   | 19 D D 20     | P1.MWTCN  |
| P1. ICECN  | 210 022       | P1.TOWCN  |
| P1. KACKN  | 23 24         | P1.1681\  |
| P1.AA.KI   | 250 025       | P1.INHZN  |
| P1.8HFN1   |               | P1.A16\   |
| P1.CBRQN   | 710 D36       | P1.A17\   |
| P1.CC: KV  | 310 032       | P1.A18\   |
| P1.INTAL   | 33 5 34       | P1.A19\   |
| P1.INTEN   | الروسو وموادر | P1.INT7   |
| P1. INT 41 |               | P1 INT6\  |
| P1.INT2N   | 30 D40        | P1. TNT3\ |
| P1.INTOV   |               | P1.1811\  |
| P1.A14\    | 4344          | P1.A16\   |
| P1.A121    | 470 047       | P1.A13\   |
| P1.416\    | 470 047       | P1 . A11\ |
| P1 ARV     | 4°C D50       | P1.A91    |
| P1 A6\     | 51 52         | P1.A7\    |
| P1 A4\     |               | P1.A6\    |
| P1 . A2\   | 5-0 05C       | P1.A3\    |
| P1 A0\     | 5/20 20 58    | P1.A1\    |
| P1.D14\    | 5 77 77 0     | P1.016\   |
| P1.D12\    | flm mf2       | P1.D13\   |
| P1 D1C1    | <u> </u>      | P1 D11V   |
| P1.031     | <u></u>       | P1.09\    |
| P1 DEV     | CO D          | P1.D7\    |
| P1.04\     | <u> </u>      | P1.D5\    |
| P1.D2\     | 71            | P1.D3\    |
| P1.00\     | 7314          | P1.D1\    |
| GND        |               | GN()      |
|            | ///0          |           |
| P117V      | 790 020       | P112V     |
| vcc        |               | vc:       |
| vcc        | 0300 000      | vc:       |
| GNO        | 850 016       | GND       |

|          | P2<br>P60             |          |
|----------|-----------------------|----------|
| PZ.AC9   |                       | P2 A18   |
| P2.419   | -30 D4                | P2.A20   |
| F2.CASN  | —;a o;                | F2 RASI  |
| P2 WATTS | <del></del>           | P2.WELN  |
| F2.510   | 0 0 1 5               | F2.800   |
| P2.011   |                       | P2.001   |
| PZ.AC1   | — <u>13</u> 0 014—    | P2.A21   |
| P2.012   |                       | P2.002   |
| P2.013   | 120 DIE               | P2 DC3   |
| PZ.ACZ   | -1º0 025              | P2.A22   |
| P2.014   | 210 022               | P2.004   |
| P2.015   | - 23m rv.4            | P2 . DO5 |
| P2.493   |                       | P2 RFFR  |
| FZ.Dit   | _27m m24              | P2.006   |
| F2.017   |                       | P2 . 007 |
| P2 AC4   |                       | GND      |
| PZ.DT.   |                       | P2 D01   |
| PZ.DTU   | — a a                 | F2.00U   |
| PZ.A05   | _3/O D3*_             | GŁD      |
| PZ.DIR   | 30 = 40               | F2.D08   |
| P2.019   | 4:5 542               | P2.009   |
| FZ.Acc   | 430 044               | GND      |
| F2.0110  | -47:7 m <sup>47</sup> | P2.D010  |
| P2.F111  | 470 D±1               | P7.0011  |
| PZ.AC/   | 400 D50               | PZ.R/WN  |
| P2.D112  | 510 052               | P2.0012  |
| P2.DI13  | -530 n-34             | P2.D013  |
| P2.A08   | 550 n55               | P2.WEUN  |
| P2.DI14  | -670 D55              | P2.0014  |
| P2.D115  | - 630 OCO -           | P2.0016  |





-2

# Appendix B

# **PALs**

For information on PALASM, refer to the MMI PAL Programmable Array Logic Handbook, 3rd edition.

Source code from PALASM with pinout is on the following pages.

Table B-1: CPU PALs SUMMARY

| U #  | type  | checksum | function             | part #      | page # |
|------|-------|----------|----------------------|-------------|--------|
| U211 | 20X10 | 7A93     | Timer Controller     | 520-1123-01 | B-2    |
| U212 | 20L10 | 7F80     | DVMA Decoder         | 520-1122-01 | B-4    |
| U213 | 16R4  | 512A     | DVMA Controller      | 520-1119-01 | B-6    |
| U316 | 16R4  | 2A01     | Statistics Bit Logic | 520-1120-01 | B-8    |
| U415 | 16R6  | 65B0     | RTC/Waitgen          | 520-1125-01 | B-10   |
| U602 | 16R8  | 47A2     | DCP Interface        | 520-1121-01 | B-13   |
| U718 | 16R4A | 524B     | P1 Arbitration       | 520-1124-01 | B-15   |

```
pa120x10
                      Wed Jul 4 1984
                                                             JM
Rev 1.1
               Timer Controller Pal for 120 cpu board
U211
Sun Microsystems Inc, Mt View CA
c100 /c200 /por sysb /sds /initin notused /ren /p.halt /as tin gnd
/oe /timeout /t /init /rreq /q5 /q4 /q3 /q2 /q1 /q0 vcc
       Macros
#define Q7-
               /t
#define Q6-
              /rreq
#define CY4
              c200
#define CY8
              CY4 * q0
#define CY16 CY8 * q1
#define CY32 CY16 * q2
#define CY64 CY32 * q3
#define CY128 CY64 * q4
#define CY512 CY256 * /Q6-
#define CY1024 CY512 * /Q7-
       := q0 + por :+:
                             ; C400
qΟ
          CY4 * /por
       := q1 + por :+:
                             ; C800
ql
          CY8 * /por
       := q2 + por :+:
                             ; C1600
q2
          CY16 * /por
       := q3 + por :+:
                             ; C3200
q3
          CY32 * /por
                             ; C6400
       := q4 + por :+:
q4
          CY64 * /por
       := q5 + por :+:
                             ; C12800
q5
          CY128 * /por
rreq
       := rreq * /ren +
          CY256 * /ren
init
       := init + por :+:
          ; watchdog reset!
          CY256 * p.halt * /sds * /sysb
            * /por
       := t * as :+:
          CY128 * as
timeout := timeout * as +
          tin * as
function table
c100
  /c200 /por sysb /sds notused
       notused /ren /p.halt /as tin
```

|               | /o <b>e</b> | /timeo | ut /t /init /rreq<br>/q5 /q4 /q3 /q2 /q1 /q0 |
|---------------|-------------|--------|----------------------------------------------|
| c llxhx xllhl | 1           | hhlh   | 111111                                       |
| c llxhx xhlhl | 1           | hhll   | 111111                                       |
| c llxhx xhlll | 1           | h111   | 111111                                       |
| c lhxhx xhllh | 1           | 1hh1   | hhhhhh                                       |
| c llxhx xllll | 1           | 1h1h   | 111111                                       |
| c lhxlx xhlll | 1           | 1111   | hhhhhh                                       |
| c llxhx xllll | 1           | 111h   | 111111                                       |
| c lhxhx xlhll | 1           | lh1h   | hhhhh                                        |
| c lhxhx xllll | 1           | lhlh   | hhhhh1                                       |
| c lhxhx xllhl | 1           | hhlh   | hhhh1h                                       |
|               |             |        |                                              |

```
pa120110
                                      JM
              Aug 15 1984
Rev 1.1
              DVMA Decoder Pal for 120 cpu board
U212
Sun Microsystems Inc, Mt View CA
/pl.a18 /pl.a19 /pl.a0 /pl.bhen /pl.mrdc /pl.mrwc
/proterr en.dvma c.s7 parerr /mrdc gnd
/iorc /ce.word /ce.byte /pl.xack /p.uds /p.lds
/p.wr /xen /xreq /aen /pltop vcc
ce.word = aen * p.lds +
                                      ; CPU CYCLE (R/W LOW BYTE/WORD)
                                     ; CPU (WRITE)
          aen * p.wr +
                                     ; DVMA CYCLE (R/W LOW BYTE/WORD)
          xen * p.lds
ce.byte = aen * /p.lds * p.uds * /p.wr +
                                            ; CPU CYCLE (READ UPPER BYTE)
         xen * /p.lds * p.uds
                                             ; DVMA CYCLE (R/W UPPER BYTE)
                                             ; NON-DVMA MRDC CYCLE
pltop = /xen * mrdc +
                                             ; NON-DVMA IORC CYCLE
          /xen * iorc +
                                             ; DVMA WRITE CYCLE CONDITION
         xen * p.wr
; ASSERTED ON DVMA CYCLES ONLY
if (xen) p.wr = pl.mrwc * /pl.mrdc * /c.s7 + ; SET
                 p.wr * /pl.mrdc
                                             ; HOLD
; ASSERTED ON DVMA CYCLES ONLY
                                            ; EVEN BYTE
if ( xen ) p.lds = /pl.a0 * xreq * xen +
                                            ; WORD
                  pl.bhen * xreq * xen +
                                             ; HOLD
                  p.lds * pl.mrwc
; ASSERTED ON DVMA CYCLES ONLY
if ( xen ) p.uds = pl.a0 * xreq * xen +
                                            ; ODD BYTE
                  pl.bhen * xreq * xen +
                                            ; WORD
                  p.uds * pl.mrwc
                                             ; HOLD
; ASSERTED ON DVMA CYCLES ONLY
if ( xen ) pl.xack = c.s7 * pl.mrdc * /proterr * /parerr + ; DVMA READ CYCLE
                    c.s7 * pl.mrwc * /pl.mrdc * /proterr ; DVMA WRITE CYCLE
       = en.dvma * /pl.al9 * /pl.al8 * pl.mrwc * /aen * /xen +
                                                                     ; SET
perx
                                                                     ; HOLD
         xreq * pl.mrwc
function table
/pl.a18 /pl.a19 /pl.a0 /pl.bhen /pl.mrdc /pl.mrwc
        /proterr en.dvma c.s7 parerr /mrdc /iorc
               /ce.word /ce.byte /pl.xack /p.uds /p.lds
                      /p.wr /xen /xreq /aen /pltop
_____
llxlhh hlllll hhzzz zhhhl
lixihi hillili ihzil hhhli
hixihi hilihi ihzhi hhhil
hhxlhl hllllh hlzlh hhhll
hhxlhl hhllhh hhzhh hhhlh
hhxlhl hhllxx lhzll lhhlx
hhxlhl hhllxx lhzhl lhhlx
hhxlhl hhllxx lhzlh lhhlx
hhxlhl hhllxx hhzhh lhlhx
hhhlhl hhllxx hhzzz zhlhx
                     111h1
hhhlhl hhllxx 1hh11
hhhlhl hhhlxx lhlll lllhl
```

# Sun-2/120 CPU Board

| hhhlhl<br>llxlhh<br>llxlhh | hhhlxx<br>hhllxx<br>hhllxx | lhlll<br>hhhhh<br>hhzzz | 111h1<br>11hh1<br>zhhhx |   |          |      |
|----------------------------|----------------------------|-------------------------|-------------------------|---|----------|------|
| hh1h11                     | hhllxx                     | hhzzz                   | zhlhx                   |   |          |      |
| hhlhll                     | hhllxx                     | hlhlh                   | hllhh                   |   |          |      |
| hhlhll                     | hhllxx                     | hlhlh                   | hllhh                   |   |          |      |
| hh1h11                     | hhhlxx                     | hlllh                   | hllhh                   |   |          |      |
| hhlhll                     | hhhlxx                     | h111h                   | hllhh                   |   |          |      |
| 11hhhh                     | hhllxx                     | hhhhh                   | hlhhh                   |   |          |      |
| 11hhhh                     | hhllxx                     | hhzzz                   | zhhhx                   | _ | <b> </b> | <br> |
|                            |                            |                         |                         |   |          |      |

```
pall6r4
              Wed Aug 15 1984
Rev 1.1
              DVMA Controller Pal for 120 cpu board
U213
Sun Microsystems Inc, Mt View CA
c100 sysb /ben /sack /sas /p.bg /xreq /rreq /sds gnd
/oe /p.back /p.br /xberr /xhalt /ren /xen fcl /p.as vcc
p.back = ren +
         xen
       = xreq * /p.back +
p.br
         rreq * /p.back
                                            ; SUPERVISOR DATA FOR XDMA
if (p.back)/fc1 = xen
if (p.back) p.as = sack * ren +
                   sack * xen * xreq
       := /xen * /ren * p.bg * /sas * /rreq * sds +
                                                  ; SET
xen
                                                   ; CLEAR
          xen * sds
       := /xen * /ren * p.bg * /sas * rreq +
                                          ; STATE O
ren
                                            ; STATE 1
          ren * /sack +
                                            ; STATE 2
         ren * /sas
                                            ; SET ON MULTIBUS DEADLOCK
       := sds * sysb * xhalt +
xberr
                                           ; SET ON REFRESH DEADLOCK
         rreq * /ben * sysb * xhalt +
                                            ; HOLD
          xberr * sas
       :ASSERT XHALT-
                                           ; SET ON MULTIBUS DEADLOCK
       := sds * sysb +
xhalt
                                           ; SET ON REFRESH DEADLOCK
         rreq * /ben * sysb +
                                           ; XBERR PLUS ONE STATE
         xberr
function table
c100
 sysb /ben /sack /sas
       /p.bg /xreq /rreq /sds /oe
              /p.back /p.br /xberr /xhalt
                     /ren /xen fcl /p.as
-----
c lhhh hhhhl xhhx xhzz
                    xhzz
c lhhh hhhhl xhhh
c lhhl hllll xxhh xhzz
c lhhl 11111 xxhh xhzz
c 1hhh 11111 1hhh 1hhh
c 1hhh 11111 1hhh 1hhh
c lhlh llhll lhhh lhhl
c lhll hlhll hlhh hhhh
c lhll hlhll hlhh hhhh
c lhlh hlhll hlhh hhzz
c 1hhh 11h11 1hhh h11h
c lhhh llhll lhhh hllh
c lhlh hlhll lhhh hlll
c 1h11 hlh11 lhhh h111 c 1h11 hhhhl hhhh
c lhlh hhhhl hhhh
                     hhzz
```

## Sun-2/120 CPU Board

| c | 1hhh | hhhhl | hhhh | hhzz |  |
|---|------|-------|------|------|--|
| c | lhhh | hhhll | hhhh | hhzz |  |
| С | hhhh | hhhll | hhhl | hhzz |  |
| c | hhhh | hhh11 | hhll | hhzz |  |
| c | hhhh | hhh11 | hh11 | hhzz |  |
| c | 1hhh | hhh11 | hhh1 | hhzz |  |
| c | 1hhh | hhhll | hhhh | hhzz |  |
| С | lhhh | hhlhl | hlhh | hhzz |  |
| c | hhhh | hh1h1 | hlhl | hhzz |  |
| c | hhhh | hh1h1 | h111 | hhzz |  |
| c | hhhh | hhlhl | h111 | hhzz |  |
| c | lhhh | hhlhl | hlhl | hhzz |  |
| c | lhhh | hhhhl | hhhh | hhzz |  |
| c | hlhh | hhlhl | hlhh | hhzz |  |
| c | 1hhh | hhhhl | hhhh | hhzz |  |
| c | hhhh | hhhh1 | hhhh | hhzz |  |
| c | hhhh | hhhll | hhhl | hhzz |  |
| c | 1hhh | hhhhl | hhhh | hhzz |  |
| c | lhhl | h1111 | hlhh | hhzz |  |
| c | lhhl | 11111 | hlhh | hhzz |  |
|   |      |       |      |      |  |
|   |      |       |      |      |  |

```
pall6r4
              Thu Jun 28 1984
Rev 1.0
             Statistic Bit Logic Pal for 120 cpu board
U316
Sun Microsystems Inc, Mt View CA
c.s5c type1 type0 mod en read p.fc0 p.fc1 /booten gnd
/c.s6 c.s5 /p.back acc. mod. type0. type1. acc /dis vcc
/type1. := /type1
                                    ; write back
                                    ; write back
/type0. := /type0
                                   ; keep old acc when not enabled
/acc. := /acc * /en * /dis +
                                   ; keep old acc when disabled
       /acc * dis
/mod. := /mod * read * en * /dis +
                                  ; keep mod value on read cycles
       /mod * /en * /dis +
                                   ; old value if not enabled
       /mod * dis
                                   ; old value if disabled
                                 ; mmu reference
dis = p.fc0 * p.fc1 * /p.back +
       p.fcl * p.back +
                                   ; refresh reference
       booten
function table
c.s5c type1 type0 mod en
       read p.fc0 p.fc1 /booten /p.back
              /c.s6 c.s5 acc. mod.
                    type0. type1. acc /dis
lxxxh xxxlx hlzz zzxl
lxxxh xxxlx hhzz zzxl
lxxxh xxxlx hlzz zzxl
lxxxh xllhx hlzz zzxh
lxxxh xllhx hhzz zzxh
lxxxh xhlhx hlzz zzxh
lxxxh xhlhx hhzz zzxh
lxxxh xlhhx hlzz zzxl
lxxxh xlhhx hhzz zzxl
lxxxh xhhhx hlzz zzxl
lxxxh xhhhx hhzz
                   zzxl
lxxxh xhhhx hlzz
                   zzxl
lxxxh xllhx hlzz
                   zzxh
clllh hllhx hlzz
                    zzlh
1111h hllhx hhzz
                     zzlh
1111h hllhx
             1hh1
                    111h
             hlzz
      hllhx
clhhh
                    zzhh
      hllhx
11hhh
                     zzhh
            lhhh
hlzz
hhzz
      hllhx
                   hlhh
11hhh
      111hx
                    zzlh
chllh
      111hx
1h11h
      111hx
             lhhh
                   lhlh
1h11h
                   zzhh
chhhh
      lllhx hlzz
                   zzhh
lhhhh 111hx hhzz
1hhhh 111hx 1hhh hhhh
clill hilhx hizz zzlh
11111 hllhx hhzz zzlh
11111 hllhx lhll 111h
clhhl lllhx hlzz zzhh
```

## Sun-2/120 CPU Board

| llhhl | 111hx | hhzz | zzhh |  |
|-------|-------|------|------|--|
| 11hh1 | 111hx | 1hhh | hlhh |  |
| 1h11h | hhhhx | hlzz | zzll |  |
| chllh | hhhhx | hlzz | zzll |  |
| 1h11h | hhhhx | hhzz | zzll |  |
| 1h11h | hhhhx | 1h11 | 1h11 |  |
| lhhhh | 111hx | hlzz | zzhh |  |
| 1hhhh | lhhhx | hlzz | zzhl |  |
| chhhh | lhhhx | hlzz | zzhl |  |
| 1hhhh | lhhhx | hhzz | zzhl |  |
| 1hhhh | lhhhx | lhhh | hhh1 |  |
| lhhhh | 111hx | hlzz | zzhh |  |
|       |       |      |      |  |

```
PAL DESIGN SPECIFICATION
                             u415
pall6r6
                                                 KB 06/12/84
120 CPU BOARD
I/O ACKNOWLEDGE AND TOD RD/WR CONTROL SIGNAL GENERATOR
SUN MICROSYSTEMS
/CLK100 MA14 MA13 MA12 MA11 /RDIO /WRIO CS7 CS5 GND
GND /RDRTC /IOACK NC IQO IQ1 IQ2 IQ3 /WRRTC VCC
IF (VCC) RDRTC = /MA14 * MA13 * MA12 * MA11 * RDIO * CS7 ;58167 read strobe
IF (VCC) WRRTC = /MA14 * MA13 * MA12 * MA11 * WRIO *
                                                      ;58167 write strobe
                                                       ; which goes inactive
                                       CS7 * /IOACK
                                                        ; when IOACK active
                 ;RD / WR ACK for the Parallel Port ( 2 wait states )
         IOACK:= /MA14 * /MA13 * MA12 * MA11 * RDIO * CS5 +
                /MA14 * /MA13 * MA12 * MA11 * WRIO * CS5 +
                 ;RD / WR ACK for PROM, SCC, Timer ( 2 wait states )
                /MA14 * /MA12 * RDIO * CS5 +
                /MA14 * /MA12 * WRIO * CS5 +
                ;RD /WR ACK for 58167 when the counter is equal to 10 or 11
                 ; ( 12 wait states )
                /MA14 * MA13 * MA12 * MA11 * RDIO * IQ3 * /IQ2 * IQ1 * CS5 +
                /MA14 * MA13 * MA12 * MA11 * WRIO * IQ3 * /IQ2 * IQ1 * CS5
         /IQO := /CS5 +
                 CS5 * IQO * /IOACK +
                                                        ; toggle
                 CS5 * /IQO * IOACK
                                                         ; hold at eleven
         /IQ1 := /CS5 +
                                                         ; reset
                 CS5 * /IQ1 * /IQ0 +
CS5 * IQ1 * IQ0 * /IOACK +
                                                          ; hold
                                                         ; toggle
                 CS5 * /IQ1 * IOACK
                                                         ; hold at eleven
         /IQ2 := /CS5 +
                                                          ; reset
                 CS5 * /IQ2 * /IQ0 +
                                                          ; hold
                 CS5 * /IQ2 * /IQ1 + ; hold
CS5 * IQ2 * IQ1 * IQ0 * /IOACK + ; toggle
                  CS5 * /IQ2 * IOACK
                                                          ; hold at eleven
         /IQ3 := /CS5 +
                                                          ; reset
                 CS5 * /IQ3 * /IQ0 +
                                                         ; hold
                  CS5 * /IQ3 * /IQ1 +
                                                         ; hold
                 CS5 * /IQ3 * /IQ2 +
                                                          ; hold
                  CS5 * IQ3 * IQ2 * IQ1 * IQ0 * /IOACK + ; toggle
                  CS5 * /IQ3 * IOACK
                                                         ; hold at eleven
function table
/CLK100 /RDIO /WRIO MA14 MA13 MA12 MA11 CS7 CS5
                                                        ; inputs
                                                         ; outputs
/IOACK /RDRTC /WRRTC IQ3 IQ2 IQ1 IQ0
:/ //
;C RW MMMM CC
                         IRW IIII
                      ODR QQQQ
L DR AAAA SS
;K I I 1 1 1 1 1 7 5 ARR 3 2 1 0
                         CTT
; 00 4 3 2 1
```

```
KCC
c xx xxx 11 hhh 1111 ; idle state
c 1 h 1 h h h 1 h h h h 1 1 1 h ; read wait 1
c 1 h 1 h h h h h h h h 1 l h l ;wait 2 c 1 h 1 h h h h h h h 1 h 1 l h h ;3
c lh lhhh hh
                hlh lhll
                               ; 4
                h 1 h 1 h 1 h
c 1h 1hhh hh
                               ; 5
                 hih ihhi
c lh lhhh hh
                               ; 6
                 hlh lhhh
c lh lhhh hh
                               :7
c lh lhhh hh
                 h 1 h h 1 1 1
                               :8
                 h 1 h h 1 1 h
c lh lhhh hh
                               ; 9
                 hlh hlhl
                                ;10
c lh lhhh hh
                  11h h1hh ;hold 11 ioack
c lh lhhh hh
                  h h h h l h h ;let counter continue
c hh hhhh hh
                  h h h h h l l ; to fully test the h h h h h l h ; counter
c hh hhhh hh
c hh hhhh hh
                  hhh hhhl
c hh hhhh hh
                  hhh hhhh
c hh hhhh hh
                  h h h 1 1 1 1
c hh hhhh hh
c hh hhhh hh hh hh 111h
c h h h h h h h l l h h h l l l l ;clear counter with cs5 c h h l h h h l l l l l l ;setup for 58167 operation
c h l l h h h l h h h h l l l h ; write wait 1
c h l l h h h h h h h l l l h l ; wait 2
c h l l h h h h h h h l l l h h ;3
c hllhhhhh hhllhll
                               ;4
chlihhhhh hhilhlh ;5
c h 1 1 h h h h h h h 1 1 h h 1 ;6
c h 1 1 h h h h h h h 1 1 h h h ;7
c hllhhhhh hhllhll;8
c hl lhhh hh
                 hhlhllh ;9
c hllhhh hh
                  hh1 h1 h1 ;10
                  1 h h h l h h ;hold 11 - remove wrrtc
c h l l h h h h h
c h 1 1 h h h 1 1 h h h 1 1 1 1 ; end operation c x x x x x x 1 1 h h h 1 1 1 1 ; idle
```

- IQO:3 This is a four bit counter that is enabled when CS5 is active.

  The counter is used to issue the 58167 IOACK signal on state 11
  (68010 state 827 and 828) which is used to negate the WRRTC write strobe signal from state 11 on. The WRRTC signal is negated at this time to allow for data and address hold times.
- IOACK This is the DTACK signal for the 58167, 9513, 8530A, PROM, and Parallel Port. IOACK is issued at \$27:28 for the 58167 and at \$7:8 for the other devices. This adds 12 wait-states for the 58167 and two for all others.

WRRTC - 58167 write strobe. Begins at 87 and ends at 827.

RDRTC - 58167 read strobe. Begins at \$7 and ends at \$0 of the next cycle.

```
u602
                                              dcpctl
pall6r8
                     Aug 15 1984
       Rev 0.1
               120 CPU DCP control pal
                                     Mt View, CA
       Sun Microsystems Inc
clk /sanity vcc vcc /wrdcp /rddcp vcc lal vcc gnd
/oe /mas /mds q0 /x400 /x200 /ack q1 q2 vcc
ack := /q2 * q1 * /sanity +
      q2 * /q1 * q0 * x200 * /sanity +
      q1 * /q0 * /x200 * /sanity
mds := q2 * /q1 * q0 * x200 * /sanity +
       q2 * q1 * /q0 * /sanity +
       q2 * q1 * /x200 * /x400 * /la1 * rddcp * /sanity +
       q2 * q1 * /x200 * /x400 * /la1 * wrdcp * /sanity
mas := /q2 * q1 * q0 * /sanity +
       q1 * q0 * la1 * rddcp * /sanity +
       g1 * g0 * la1 * wrdcp * /sanity
/q^2 := /q^2 * q^1 * q^0 * /sanity +
       q1 * q0 * la1 * rddcp * /sanity +
       q1 * q0 * la1 * wrdcp * /sanity
/q1 := q2 * /q1 * q0 * x200 * /sanity +
       q2 * q1 * /q0 * /x200 * /sanity
/q0 := /q2 * q1 * q0 * /sanity +
       q2 * q1 * /q0 * x200 * /sanity +
       q1 * q0 * /x200 * /x400 * /la1 * rddcp * /sanity +
       q1 * q0 * /x200 * /x400 * /la1 * wrdcp * /sanity
x400 := x400 * x200 * /sanity +
        /x400 * /x200 * /sanity
x200 := /x200 * /sanity
function table
clk /oe /sanity
        /rddcp /wrdcp lal
                /x400 /x200
                        q2 q1 q0
                               /mas /mds /ack
                       . . . . . . .
 cci iii ss
                                      reset
                     hhh hhh ;STATE idle
cll xxx hh
                       zzz zzz; check tristate enable
lhx xxx
               z z
        MAS- Read Cycle
                                      ;STATE strobemas
                       lhh lhh
clh lhh
               1 1
                    1 h l l h l ;STATE mas_dtack
h h h h h h l ;STATE idle
h h h h h h h ;STATE idle
               1 h
clh xxx
clh xxx hl
clh hhx hh
        MAS- Write Cycle
```

```
1 h h 1 h h ;STATE strobemas
clh hlh 11
clh xxx lh
                1 h l l h l ;STATE mas_dtack
clh xxx hl
                hhh hhl ;STATE idle
clh hhx hh
                hhh hhh ;STATE idle
     MDS- Read Cycle
                 hhl hlh
                            ;STATE strobemds
c 1 h 1 h 1 1 1
clh xxx lh
                 h h l h l h ; stay here for 1 more clock
clh xxx hl
                h l h h l l ;STATE mas_dtack
clh xxx hh hlh hll; stay here for 1 more clock
                hhh hhh ;STATE idle
clh hhx 11
     MDS- Write Cycle
cll xxx hh
                hhh hhh ;STATE idle (reset)
clh hll ll
                hhl hlh ;STATE strobemds
                h h l h l h ; stay here for 1 more clock
clh xxx lh
clh xxx hl
                h l h h l l ;STATE mas_dtack
c 1 h \times \times \times h h h 1 h h 1 l ; stay here for 1 more clock
                hhh hhh ;STATE idle
clh hhx 11
cci iii ss
                . . . . . . .
```

;11 -> 1h -> h1 -> hh

u718

```
Jun 6 1984
         Rev 1.2
                   120 CPU P1 Bus (MULTIBUS) Arbiter
                                               Mt View, CA
         Sun Microsystems Inc
clk /plbprn /plinit sysb /test vcc vcc vcc vcc gnd
/oe /plbreq /plcbrq /cbrqo q0 q1 /aen /plbusy /plbpro vcc
plbpro = q1 * q0 * plbprn * /plinit
if ( aen ) plbusy = aen
if ( cbrqo ) plcbrq = cbrqo
plbreq = /ql * /plinit +
            /q0 * /plinit
cbrqo := q1 * /q0 * plbusy * /plinit +
           q1 * /q0 * /plbprn * /plinit +
           q1 * q0 * sysb * /plinit
aen := /q1 * q0 * /plinit +
        /q1 * sysb * /plinit +
        /q0 * /test * sysb * /plbusy * plbprn * /plinit
/ql := /ql * /plcbrq * plbprn * /plinit +
        /q1 * q0 * /plinit +
        /ql * sysb * /plinit +
        q1 * /q0 * /plbusy * plbprn * /plinit
/q0 := /q1 * /q0 * /plcbrq * plbprn * /plinit +
         q1 * /q0 * plbusy * /plinit +
         q1 * /q0 * /plbprn * /plinit +
         sysb * /plinit
function table
clk /oe /test
          /plinit /plbprn sysb
                    /plcbrq /plbusy
                              /plbreq /plbpro
                                       /cbrqo /aen
                                                 q1 q0
                                                         reset
                                                       ;STATE idle
; check tristate enable
; check tristate outs
; check bprn-
; check bprn-

    c 1 1
    1 x x
    z z
    h h
    h h
    h h

    1 h 1
    x x x
    z z
    h h
    z z
    z z

    1 1 1
    h h 1
    z z
    h h
    h h
    h h
    h h

    1 1 1
    h h 1
    z z
    h h
    h h
    h h
    h h

    1 1 1
    h 1 1
    z z
    h 1
    h h
    h h

    c 1 1
    h h 1
    z z
    h h
    h h
    h h

                                                         ; check sysb
                                                        ;STATE requestbus
        h h h 1 1 1 h 1 h h 1 h h 1 h 1 h h 1
c 1 1
                                                       ; busy, got priority
c 1 1 h 1 1 1 1 1 h 1 h
                                     1 h h 1
                                                         ; not busy, no priority
cli hhl lh
                            l h
                                                         ;STATE havebus
                                      hh 11
                            1 h
                    z h
c 1 1
          h l h
                            1 h h l 1 l l l l h h h h l l l
         h 1 h 1 1
                                                         ; busy is driven
 c 1 1
                                                        ; busy is driven
         h 1 1
                   h 1
                                                1 1
 c 1 1
                                             h h
                                                         ; check bprn- . sysb
                           h h h h
        hhl hh
 cll
```

## Appendix C

### Reference Documents

Interested readers may consult the following documents for additional information.

- Sun-2 Architecture Manual 22 May 1984 or latest edition, Sun Microsystems Inc., Mountain View, CA
- Intel Multibus Specification June 1982 or latest edition, Intel Corporation
- Motorola M68000 16/32-Bit Microprocessor Programmer's Reference Manual fourth edition (1984) or latest edition, Prentice-Hall, Inc., Englewood Cliffs, NJ
- Am9518 System Timing Controller August 1983 or latest edition, Advanced Micro Devices Inc., Sunnyvale, CA
- MOS Microprocessors and Peripherals June 1983 or latest edition, Advanced Micro Devices Inc., Sunnyvale, CA. This publication includes information about the 8530A Serial Communication Controller, the 9518 Data Ciphering Processor, and the 9513 System Timing Controller.
- MM58167 Microprocessor Compatible Real Time Clock data sheet, latest edition, National Semiconductor Corporation, Santa Clara, CA
- PAL Programmable Array Logic Handbook 3rd or latest edition, Monolithic Memories Incorporated, Santa Clara, CA

# READER COMMENT SHEET

| Dear Customer, We who work here at Sun Microsystems wish to provide the best possible documentation for our products. To this end, we solicit your comments on this manual. We would appreciate your telling us about errors in the content of the manual, and about any material which you feel should be there but isn't. |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Typographical Errors:  Please list typographical errors by page number and actual text of the error.                                                                                                                                                                                                                        |
| Technical Errors:  Please list errors of fact by page number and actual text of the error.                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                             |

Please list errors of fact by page number and actual text of the error.

Content: