

# Semiconductor DS90UR905Q/DS90UR906Q

# 5 - 65 MHz 24-bit Color FPD-Link II Serializer and Deserializer

### **General Description**

The DS90UR905Q/906Q chipset translates a parallel RGB Video Interface into a high-speed serialized interface over a single pair. This serial bus scheme greatly eases system design by eliminating skew problems between clock and data, reduces the number of connector pins, reduces the interconnect size, weight, and cost, and overall eases PCB layout. In addition, internal DC balanced decoding is used to support AC-coupled interconnects.

The DS90UR905Q Ser (serializer) embeds the clock, balances the data payload, and level shifts the signals to high-speed low voltage differential signaling. Up to 24 inputs are serialized along with the three video control signals. This supports full 24-bit color or 18-bit color and 6 general purpose signals (e.g. Audio I2S) applications.

The DS90UR906Q Des (deserializer) recovers the data (RGB) and control signals and extracts the clock from the serial stream. It is able to lock to the incoming data stream without the use of a training sequence or special SYNC patterns, and does not require a reference clock. A link status (LOCK) output signal is provided.

Serial transmission is optimized by a user selectable de-emphasis, differential output level select features, and receiver equalization. EMI is minimized by the use of low voltage differential signaling, receiver drive strength control, and spread spectrum clocking compatibility. The Des may be configured to generate Spread Spectrum Clock and Data on its parallel outputs.

The DS90UR905Q (Ser) is offered in a 48-pin LLP and the DS90UR906Q (Des) is offered in a 60-pin LLP package. They are specified over the automotive AEC-Q100 grade 2 temperature range of -40°C to +105°C.

#### **Features**

- 5 65 MHz PCLK support (140 Mbps 1.82 Gbps)
- AC coupled STP interconnect cable up to 10 meters
- Integrated terminations on Ser and Des
- @ Speed link BIST mode and reporting pin
- Optional I2C compatible Serial Control Bus
- RGB888 + VS, HS, DE support
- Power down mode minimizes power dissipation
- 1.8V or 3.3V compatible LVCMOS I/O interface
- Automotive grade product: AEC-Q100 Grade 2 qualified
- >8 kV HBM and ISO 10605 ESD Rating
- Backward compatible mode for operation with older generation devices

#### SERIALIZER — DS90UR905Q

- RGB888 + VS/HS/DE serialized to 1 pair FPD-Link II
- Randomizer/Scrambler DC-balanced data stream
- Selectable output VOD and adjustable de-emphasis

#### DESERIALIZER — DS90UR906Q

- FAST random data lock; no reference clock required
- Adjustable input receiver equalization
- LOCK (real time link status) reporting pin
- EMI minimization on output parallel bus (SSCG)
- Output Slew control (OS)

# **Applications**

- Automotive Display for Navigation
- Automotive Display for Entertainment

# **Applications Diagram**



TRI-STATE® is a registered trademark of National Semiconductor Corporation

# **Block Diagrams**



DS90UR905Q - SERIALIZER

30102028



30102029

# **Ordering Information**

| NSID          | Package Description                          | Quantity | SPEC | Package ID |
|---------------|----------------------------------------------|----------|------|------------|
| DS90UR905QSQE | 48-pin LLP, 7.0 X 7.0 X 0.8 mm, 0.5 mm pitch | 250      | NOPB | SQA48A     |
| DS90UR905QSQ  | 48-pin LLP, 7.0 X 7.0 X 0.8 mm, 0.5 mm pitch | 1000     | NOPB | SQA48A     |
| DS90UR905QSQX | 48-pin LLP, 7.0 X 7.0 X 0.8 mm, 0.5 mm pitch | 2500     | NOPB | SQA48A     |
| DS90UR906QSQE | 60-pin LLP, 9.0 X 9.0 X 0.8 mm, 0.5 mm pitch | 250      | NOPB | SQA60B     |
| DS90UR906QSQ  | 60-pin LLP, 9.0 X 9.0 X 0.8 mm, 0.5 mm pitch | 1000     | NOPB | SQA60B     |
| DS90UR906QSQX | 60-pin LLP, 9.0 X 9.0 X 0.8 mm, 0.5 mm pitch | 2000     | NOPB | SQA60B     |

Note: Automotive Grade (Q) product incorporates enhanced manufacturing and support processes for the automotive market, including defect detection methodologies. Reliability qualification is compliant with the requirements and temperature grades defined in the AEC Q100 standard. Automotive Grade products are identified with the letter Q. For more information go to http://www.national.com/automotive.

## **DS90UR905Q Pin Diagram**



# **DS90UR905Q Serializer Pin Descriptions**

| Pin Name                                | Pin #             | I/O, Type                 | Description                                                                                                           |
|-----------------------------------------|-------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------|
| LVCMOS P                                | arallel Interface | •                         |                                                                                                                       |
| R[7:0]                                  | 34, 33, 32, 29,   | I, LVCMOS                 | RED Parallel Interface Data Input Pins                                                                                |
|                                         | 28, 27, 26, 25    | w/ pull-down              | (MSB = 7, LSB = 0)                                                                                                    |
| G[7:0]                                  | 42, 41, 40, 39,   | I, LVCMOS                 | GREEN Parallel Interface Data Input Pins                                                                              |
|                                         | 38, 37, 36, 35    | w/ pull-down              | (MSB = 7, LSB = 0)                                                                                                    |
| B[7:0]                                  | 2, 1, 48, 47,     | I, LVCMOS                 | BLUE Parallel Interface Data Input Pins                                                                               |
|                                         | 46, 45, 44, 43    | w/ pull-down              | (MSB = 7, LSB = 0)                                                                                                    |
| HS                                      | 3                 | I, LVCMOS                 | Horizontal Sync Input                                                                                                 |
|                                         |                   | w/ pull-down              | Video control signal pulse width must be 3 PCLKs or longer to be transmitted when the                                 |
|                                         |                   |                           | Control Signal Filter is enabled (CONFIG[1:0] = 01). There is no restriction on the minimum                           |
|                                         |                   |                           | transition pulse when the Control Signal Filter is disabled (CONFIG[1:0] = 00). The signal                            |
| 1/0                                     |                   |                           | is limited to 2 transitions per 130 PCLKs.                                                                            |
| VS                                      | 4                 | I, LVCMOS                 | Vertical Sync Input                                                                                                   |
|                                         |                   | w/ pull-down              | Video control signal is limited to 1 transition per 130 PCLKs. Thus, the minimum pulse width                          |
|                                         |                   | 1.1.101400                | is 130 PCLKs.                                                                                                         |
| DE                                      | 5                 | I, LVCMOS<br>w/ pull-down | Data Enable Input Video control signal pulse width must be 3 PCLKs or longer to be transmitted when the               |
|                                         |                   | w/ pull-down              | Control Signal Filter is enabled (CONFIG[1:0] = 01). There is no restriction on the minimum                           |
|                                         |                   |                           | transition pulse when the Control Signal Filter is disabled (CONFIG[1:0] = 00). The signal                            |
|                                         |                   |                           | is limited to 2 transitions per 130 PCLKs.                                                                            |
| PCLK                                    | 10                | I, LVCMOS                 | Pixel Clock Input                                                                                                     |
|                                         |                   | w/ pull-down              | Latch edge set by RFB function.                                                                                       |
| Control and                             | d Configuration   |                           |                                                                                                                       |
| PDB                                     | 21                | I, LVCMOS                 | Power-down Mode Input                                                                                                 |
|                                         |                   | w/ pull-down              | PDB = 1, Ser is enabled (normal operation).                                                                           |
|                                         |                   |                           | Refer to "Power Up Requirements and PDB Pin" in the Applications Information Section.                                 |
|                                         |                   |                           | PDB = 0, Ser is powered down                                                                                          |
|                                         |                   |                           | When the Ser is in the power-down state, the driver outputs (DOUT+/-) are both logic high,                            |
|                                         |                   |                           | the PLL is shutdown, IDD is minimized. Control Registers are <b>RESET</b> .                                           |
| VODSEL                                  | 24                | I, LVCMOS                 | Differential Driver Output Voltage Select — Pin or Register Control                                                   |
|                                         |                   | w/ pull-down              | VODSEL = 1, LVDS VOD is ±420 mV, 840 mVp-p (typ) — Long Cable / De-E Applications                                     |
| <del></del>                             | 00                |                           | VODSEL = 0, LVDS VOD is 280 mV, 560 mVp-p (typ)                                                                       |
| De-Emph                                 | 23                | I, Analog                 | De-Emphasis Control — Pin or Register Control                                                                         |
|                                         |                   | w/ pull-up                | De-Emph = open (float) - disabled To enable De-emphasis, tie a resistor from this pin to GND or control via register. |
|                                         |                   |                           | See <i>Table 4</i> .                                                                                                  |
| RFB                                     | 11                | I, LVCMOS                 | Pixel Clock Input Latch Edge Select — Pin or Register Control                                                         |
| 111111111111111111111111111111111111111 |                   | w/ pull-down              | RFB = 1, parallel interface data and control signals are latched on the rising clock edge.                            |
|                                         |                   |                           | RFB = 0, parallel interface data and control signals are latched on the falling clock edge.                           |
| CONFIG                                  | 13, 12            | I, LVCMOS                 | Operating Modes — Pin or Register Control                                                                             |
| [1:0]                                   | ,                 | w/ pull-down              | Determine the DS90UR905's operating mode and interfacing device.                                                      |
|                                         |                   |                           | CONFIG[1:0] = 00: Interfacing to DS90UR906, Control Signal Filter DISABLED                                            |
|                                         |                   |                           | CONFIG[1:0] = 01: Interfacing to DS90UR906, Control Signal Filter ENABLED                                             |
|                                         |                   |                           | CONFIG [1:0] = 10: Interfacing to DS90UR124, DS99R124                                                                 |
|                                         |                   |                           | CONFIG [1:0] = 11: Interfacing to DS90C124                                                                            |
| ID[x]                                   | 6                 | I, Analog                 | Serial Control Bus Device ID Address Select — Optional                                                                |
|                                         |                   |                           | Resistor to Ground and 10 kΩ pull-up to 1.8V rail. See <i>Table 13</i> .                                              |
| SCL                                     | 8                 | I, LVCMOS                 | Serial Control Bus Clock Input - Optional                                                                             |
|                                         |                   |                           | SCL requires an external pull-up resistor to V <sub>DDIO</sub> .                                                      |
| SDA                                     | 9                 |                           | Serial Control Bus Data Input / Output - Optional                                                                     |
|                                         |                   | Open Drain                | SDA requires an external pull-up resistor V <sub>DDIO</sub> .                                                         |
|                                         |                   |                           |                                                                                                                       |

| Pin Name    | Pin #           | I/O, Type    | Description                                                                         |
|-------------|-----------------|--------------|-------------------------------------------------------------------------------------|
| BISTEN      | 31              | I, LVCMOS    | BIST Mode — Optional                                                                |
|             |                 | w/ pull-down | BISTEN = 1, BIST is enabled                                                         |
|             |                 |              | BISTEN = 0, BIST is disabled                                                        |
| RES[2:0]    | 18, 16, 15      | I, LVCMOS    | Reserved - tie LOW                                                                  |
|             |                 | w/ pull-down |                                                                                     |
| FPD-Link II | Serial Interfac | e            |                                                                                     |
| DOUT+       | 20              | O, LVDS      | True Output.                                                                        |
|             |                 |              | The output must be AC Coupled with a 100 nF capacitor.                              |
| DOUT-       | 19              | O, LVDS      | Inverting Output.                                                                   |
|             |                 |              | The output must be AC Coupled with a 100 nF capacitor.                              |
| Power and   | Ground          |              |                                                                                     |
| VDDL        | 7               | Power        | Logic Power, 1.8 V ±5%                                                              |
| VDDP        | 14              | Power        | PLL Power, 1.8 V ±5%                                                                |
| VDDHS       | 17              | Power        | TX High Speed Logic Power, 1.8 V ±5%                                                |
| VDDTX       | 22              | Power        | Output Driver Power, 1.8 V ±5%                                                      |
| VDDIO       | 30              | Power        | LVCMOS I/O Power, 1.8 V ±5% OR 3.3 V ±10%                                           |
| GND         | DAP             | Ground       | DAP is the large metal contact at the bottom side, located at the center of the LLP |
|             |                 |              | package. Connect to the ground plane (GND) with at least 9 vias.                    |

NOTE: 1= HIGH, 0 L= LOW

The VDD ( $V_{DDn}$  and  $V_{DDIO}$ ) supply ramp should be faster than 1.5 ms with a monotonic rise. If slower then 1.5 ms then a capacitor on the PDB pin is needed to ensure PDB arrives after all the VDD have settled to the recommended operating voltage.

5



# **DS90UR906Q Deserializer Pin Descriptions**

| Pin Name    | Pin #                                | I/O, Type              | Description                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------|--------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LVCMOS Para | llel Interface                       |                        |                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| R[7:0]      | 33, 34, 35,<br>36, 37, 39,<br>40, 41 | I, STRAP,<br>O, LVCMOS | RED Parallel Interface Data Output Pins (MSB = 7, LSB = 0) In power-down (PDB = 0), outputs are controlled by the OSS_SEL (See <i>Table 8</i> ). These pins are inputs during power-up (See STRAP Inputs).                                                                                                                                                                                                                             |
| G[7:0]      | 20, 21, 22,<br>23, 25, 26,<br>27, 28 | I, STRAP,<br>O, LVCMOS | GREEN Parallel Interface Data Output Pins (MSB = 7, LSB = 0) In power-down (PDB = 0), outputs are controlled by the OSS_SEL (See <i>Table 8</i> ). These pins are inputs during power-up (See STRAP Inputs).                                                                                                                                                                                                                           |
| B[7:0]      | 9, 10, 11,<br>12, 14, 17,<br>18, 19  | I, STRAP,<br>O, LVCMOS | BLUE Parallel Interface Data Output Pins (MSB = 7, LSB = 0) In power-down (PDB = 0), outputs are controlled by the OSS_SEL (See <i>Table 8</i> ). These pins are inputs during power-up (See STRAP Inputs).                                                                                                                                                                                                                            |
| HS          | 8                                    | O, LVCMOS              | Horizontal Sync Output In power-down (PDB = 0), output is controlled by the OSS_SEL pin (See <i>Table 8</i> ). Video control signal pulse width must be 3 PCLKs or longer to be transmitted when the Control Signal Filter is enabled (CONFIG[1:0] = 01). There is no restriction on the minimum transition pulse when the Control Signal Filter is disabled (CONFIG[1:0] = 00). The signal is limited to 2 transitions per 130 PCLKs. |
| VS          | 7                                    | O, LVCMOS              | Vertical Sync Output In power-down (PDB = 0), output is controlled by the OSS_SEL pin (See <i>Table 8</i> ). Video control signal is limited to 1 transition per 130 PCLKs. Thus, the minimum pulse width is 130 PCLKs.                                                                                                                                                                                                                |
| DE          | 6                                    | O, LVCMOS              | Data Enable Output In power-down (PDB = 0), output is controlled by the OSS_SEL pin (See <i>Table 8</i> ). Video control signal pulse width must be 3 PCLKs or longer to be transmitted when the Control Signal Filter is enabled (CONFIG[1:0] = 01). There is no restriction on the minimum transition pulse when the Control Signal Filter is disabled (CONFIG[1:0] = 00). The signal is limited to 2 transitions per 130 PCLKs.     |
| PCLK        | 5                                    | O, LVCMOS              | Pixel Clock Output In power-down (PDB = 0), output is controlled by the OSS_SEL pin (See <i>Table 8</i> ). Strobe edge set by RFB function.                                                                                                                                                                                                                                                                                            |
| LOCK        | 32                                   | O, LVCMOS              | LOCK Status Output LOCK = 1, PLL is Locked, outputs are active LOCK = 0, PLL is unlocked, RGB[7:0], HS, VS, DE and PCLK output states are controlled by OSS_SEL (See <i>Table 8</i> ). May be used as Link Status or to flag when Video Data is active (ON/OFF).                                                                                                                                                                       |
| PASS        | 42                                   | O, LVCMOS              | PASS Output (BIST Mode) PASS = 1, error free transmission PASS = 0, one or more errors were detected in the received payload Route to test point for monitoring, or leave open if unused.                                                                                                                                                                                                                                              |

#### Control and Configuration — STRAP PINS

For a High State, use a 10 k $\Omega$  pull up to  $V_{DDIO}$ ; for a Low State, the IO includes an internal pull down. The STRAP pins are read upon power-up and set device configuration. Pin Number listed along with shared RGB Output name in square brackets.

| CONFIG[1:0] | 10 [B6], | STRAP        | Operating Modes — Pin or Register Control                                       |
|-------------|----------|--------------|---------------------------------------------------------------------------------|
|             | 9 [B7]   | I, LVCMOS    | These pins determine the DS90UR906's operating mode and interfacing device.     |
|             |          | w/ pull-down | CONFIG[1:0] = 00: Interfacing to DS90UR905, Control Signal Filter DISABLED      |
|             |          |              | CONFIG[1:0] = 01: Interfacing to DS90UR905, Control Signal Filter ENABLED       |
|             |          |              | CONFIG[1:0] = 10: Interfacing to DS90UR241                                      |
|             |          |              | CONFIG[1:0] = 11: Interfacing to DS90C241                                       |
| LF_MODE     | 12 [B4]  | STRAP        | SSCG Low Frequency Mode — Pin or Register Control                               |
|             |          | I, LVCMOS    | Only required when SSCG is enabled, otherwise LF_MODE condition is a DON'T CARE |
|             |          | w/ pull-down | (X).                                                                            |
|             |          |              | LF_MODE = 1, SSCG in low frequency mode (PCLK = 5-20 MHz)                       |
|             |          |              | LF_MODE = 0, SSCG in high frequency mode (PCLK = 20-65 MHz)                     |
|             |          |              | in _wobe = 0, oood in high nequency mode (i oeix = 20 00 whiz)                  |

| Pin Name       | Pin #                | I/O, Type                 | Description                                                                                                                            |
|----------------|----------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| OS_PCLK        | 11 [B5]              | STRAP                     | PCLK Output Slew Select — Pin or Register Control                                                                                      |
| _              |                      | I, LVCMOS                 | OS_PCLK = 1, increased PCLK slew                                                                                                       |
|                |                      | w/ pull-down              | OS_PCLK = 0, normal (default)                                                                                                          |
| OS_DATA        | 14 [B3]              | STRAP                     | Data Output Slew Select — Pin or Register Control                                                                                      |
|                |                      | I, LVCMOS                 | OS_DATA = 1, increased DATA slew                                                                                                       |
|                |                      | w/ pull-down              | OS_DATA = 0, normal (default)                                                                                                          |
| OP_LOW         | 42 PASS              | STRAP                     | Outputs held Low when LOCK = 1 — Pin or Register Control                                                                               |
|                |                      | I, LVCMOS                 | NOTE: IT IS NOT RECOMMENDED TO USE ANY OTHER STRAP OPTIONS WITH THIS                                                                   |
|                |                      | w/ pull-down              | STRAP FUNCTION                                                                                                                         |
|                |                      |                           | OP_LOW = 1: all outputs are held LOW during power up until released by programming                                                     |
|                |                      |                           | OP_LOW release/set register HIGH                                                                                                       |
|                |                      |                           | NOTE: Before the device is powered up, the outputs are in tri-state.                                                                   |
|                |                      |                           | See Figure 26 and Figure 27.                                                                                                           |
| 000 051        | 47 [DO]              | OTDAD                     | OP_LOW = 0: all outputs toggle normally as soon as LOCK goes HIGH (default).                                                           |
| OSS_SEL        | 17 [B2]              | STRAP                     | Output Sleep State Select — Pin or Register Control                                                                                    |
|                |                      | I, LVCMOS<br>w/ pull-down | NOTE: OSS_SEL STRAP CANNOT BE USED IF OP_LOW =1 OSS_SEL is used in conjunction with PDB to determine the state of the outputs in Power |
|                |                      | w/ pull-down              | Down (Sleep). (See <i>Table 8</i> ).                                                                                                   |
| RFB            | 18 [B1]              | STRAP                     | Pixel Clock Output Strobe Edge Select — Pin or Register Control                                                                        |
| NI D           | נוטן סו              | I, LVCMOS                 | RFB = 1, parallel interface data and control signals are strobed on the rising clock edge.                                             |
|                |                      | w/ pull-down              |                                                                                                                                        |
| EQ[3:0]        | 20 [G7],             | STRAP                     | Receiver Input Equalization — Pin or Register Control                                                                                  |
| LQ[0.0]        | 20 [G7],<br>21 [G6], | I, LVCMOS                 | (See <i>Table 5</i> ).                                                                                                                 |
|                | 22 [G5],             | w/ pull-down              |                                                                                                                                        |
|                | 23 [G4]              |                           |                                                                                                                                        |
| OSC_SEL[2:0]   | 26 [G2],             | STRAP                     | Oscillator Select — Pin or Register Control                                                                                            |
|                | 27 [G1],             | I, LVCMOS                 | (See Table 9 and Table 10).                                                                                                            |
|                | 28 [G0]              | w/ pull-down              |                                                                                                                                        |
| SSC[3:0]       | 34 [R6],             | STRAP                     | Spread Spectrum Clock Generation (SSCG) Range Select — Pin or Register Control                                                         |
|                | 35 [R5],             | I, LVCMOS                 | (See Table 6 and Table 7).                                                                                                             |
|                | 36 [R4],             | w/ pull-down              |                                                                                                                                        |
|                | 37 R[3]              |                           |                                                                                                                                        |
| MAP_SEL[1:0]   | 40 [R1],             | STRAP                     | Bit Mapping Backward Compatibility / DS90UR241 Options — Pin or Register Control                                                       |
|                | 41 [R0]              | I, LVCMOS                 | Normal setting to b'00. See ( <i>Table 11</i> ).                                                                                       |
|                |                      | w/ pull-down              |                                                                                                                                        |
| Control and Co |                      | 1                         |                                                                                                                                        |
| PDB            | 59                   | I, LVCMOS                 | Power Down Mode Input                                                                                                                  |
|                |                      | w/ pull-down              |                                                                                                                                        |
|                |                      |                           | Refer to "Power Up Requirements and PDB Pin" in the Applications Information Section.                                                  |
|                |                      |                           | PDB = 0, Des is in power-down.  When the Des is in the power-down state, the LVCMOS output state is determined by <i>Table</i>         |
|                |                      |                           | 8. Control Registers are <b>RESET</b> .                                                                                                |
| ID[x]          | 56                   | I, Analog                 | Serial Control Bus Device ID Address Select — Optional                                                                                 |
|                | 30                   | i, Analog                 | Resistor to Ground and 10 k $\Omega$ pull-up to 1.8V rail. (See <i>Table 12</i> ).                                                     |
| SCL            | 3                    | I, LVCMOS                 | Serial Control Bus Clock Input - Optional                                                                                              |
| SOL            | 3                    | I, LVCIVIOS               | SCL requires an external pull-up resistor to V <sub>DDIO</sub> .                                                                       |
| CDA            | •                    | 1/0                       |                                                                                                                                        |
| SDA            | 2                    | I/O,<br>LVCMOS            | Serial Control Bus Data Input / Output - Optional SDA requires an external pull-up resistor to V <sub>DDIO</sub> .                     |
|                |                      | Open Drain                | Tequiles all external pull-up resistor to v <sub>DDIO</sub> .                                                                          |
| BISTEN         | 44                   | I, LVCMOS                 | BIST Enable Input — Optional                                                                                                           |
| DIO I LIN      | 77                   | w/ pull-down              | BISTEN = 1, BIST is enabled                                                                                                            |
|                |                      | , , pan down              | BISTEN = 0, BIST is disabled                                                                                                           |
| RES            | 47                   | I, LVCMOS                 | Reserved - tie LOW                                                                                                                     |
|                |                      |                           |                                                                                                                                        |
| neo            |                      | w/ pull-down              |                                                                                                                                        |

| Pin Name       | Pin #           | I/O, Type | Description                                                                                  |
|----------------|-----------------|-----------|----------------------------------------------------------------------------------------------|
| NC             | 1, 15, 16,      |           | Not Connected                                                                                |
|                | 30, 31, 45,     |           | Leave pin open (float)                                                                       |
|                | 46, 60          |           |                                                                                              |
| FPD-Link II Se | erial Interface |           |                                                                                              |
| RIN+           | 49              | I, LVDS   | True Input. The input must be AC Coupled with a 100 nF capacitor.                            |
| RIN-           | 50              | I, LVDS   | Inverting Input. The input must be AC Coupled with a 100 nF capacitor.                       |
| CMF            | 51              | I, Analog | Common-Mode Filter                                                                           |
|                |                 |           | VCM center-tap is a virtual ground which may be ac-coupled to ground to increase receiver    |
|                |                 |           | common mode noise immunity. Recommended value is 4.7 µF or higher.                           |
| CMLOUTP        | 52              | O, LVDS   | Test Monitor Pin — EQ Waveform                                                               |
|                |                 |           | NC or connect to test point. Requires Serial Bus Control to enable.                          |
| CMLOUTN        | 53              | O, LVDS   | Test Monitor Pin — EQ Waveform                                                               |
|                |                 |           | NC or connect to test point. Requires Serial Bus Control to enable.                          |
| Power and Gr   | ound            |           |                                                                                              |
| VDDL           | 29              | Power     | Logic Power, 1.8 V ±5%                                                                       |
| VDDIR          | 48              | Power     | Input Power, 1.8 V ±5%                                                                       |
| VDDR           | 43, 55          | Power     | RX High Speed Logic Power, 1.8 V ±5%                                                         |
| VDDSC          | 4, 58           | Power     | SSCG Power, 1.8 V ±5%                                                                        |
| VDDPR          | 57              | Power     | PLL Power, 1.8 V ±5%                                                                         |
| VDDCMLO        | 54              | Power     | RX High Speed Logic Power, 1.8 V ±5%                                                         |
| VDDIO          | 13, 24, 38      | Power     | LVCMOS I/O Power, 1.8 V ±5% OR 3.3 V ±10% (V <sub>DDIO</sub> )                               |
| GND            | DAP             | Ground    | DAP is the large metal contact at the bottom side, located at the center of the LLP package. |
|                |                 |           | Connected to the ground plane (GND) with at least 9 vias.                                    |

NOTE: 1 = HIGH, 0 = LOW

The VDD ( $V_{DDn}$  and  $V_{DDIO}$ ) supply ramp should be faster than 1.5 ms with a monotonic rise. If slower then 1.5 ms then a capacitor on the PDB pin is needed to ensure PDB arrives after all the VDD have settled to the recommended operating voltage.

D<sub>OUT</sub>\_)

Air Discharge ( $R_{IN+}$ ,  $R_{IN-}$ )

Contact Discharge ( $R_{IN+}$ ,  $R_{IN-}$ )

## **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage – V <sub>DDn</sub> (1.8V)                      | -0.3V to +2.5V                        |
|---------------------------------------------------------------|---------------------------------------|
| Supply Voltage – V <sub>DDIO</sub>                            | -0.3V to +4.0V                        |
| LVCMOS I/O Voltage                                            | -0.3V to $+(VDDIO + 0.3V)$            |
| Receiver Input Voltage                                        | -0.3V to (VDD + 0.3V)                 |
| Driver Output Voltage                                         | -0.3V to (VDD + 0.3V)                 |
| Junction Temperature                                          | +150°C                                |
| Storage Temperature                                           | -65°C to +150°C                       |
| 48L LLP Package                                               |                                       |
| Maximum Power Dissipation                                     | 045 144                               |
| Capacity at 25°C                                              | 215mW                                 |
| Derate above 25°C                                             | 1/θ <sub>JA</sub> mW / °C             |
| $\theta_{JA}$ (based on 9 thermal vias)                       | 27.1 °C/W                             |
| $\theta_{JC}$ (based on 9 thermal vias)                       | 4.5 °C/W                              |
| 60L LLP Package                                               |                                       |
| Maximum Power Dissipation                                     | 470\                                  |
| Capacity at 25°C                                              | 470mW                                 |
| Derate above 25C                                              | 1/θ <sub>JA</sub> mW / °C             |
| $\Theta_{JA}$                                                 | 24.6 °C/W                             |
| $\theta_{JC}$                                                 | 2.8 °C/W                              |
| ESD Rating (HBM)                                              | ≥±8 kV                                |
| ESD Rating (CDM)                                              | ≥±1 kV                                |
| ESD Rating (MM)                                               | ≥±250 V                               |
| ESD Rating (ISO10605), $R_D = 2$                              | $k\Omega$ , $C_S = 150 pF$ or $R_D =$ |
| $2k\Omega$ , C <sub>S</sub> = 330pF or R <sub>D</sub> = 330Ω, |                                       |
| Air Discharge (D <sub>OUT+</sub> , D <sub>OUT-</sub> )        | ≥±30 kV                               |
| Contact Discharge (D <sub>OUT+</sub> ,                        |                                       |

| ESD Rating (ISO10605), $R_D = 330\Omega$ , $C_S = 330pF$ |         |
|----------------------------------------------------------|---------|
| Air Discharge (D <sub>OUT+</sub> , D <sub>OUT-</sub> )   | ≥±15 kV |
| Contact Discharge (D <sub>OUT+</sub> ,                   |         |
| D <sub>OUT</sub> _)                                      | ≥±10 kV |
| Air Discharge (R <sub>IN+</sub> , R <sub>IN-</sub> )     | ≥±15 kV |
| Contact Discharge (R <sub>IN+</sub> , R <sub>IN-</sub> ) | ≥±10 kV |
| ESD Rating (ISO10605), $R_D = 330\Omega$ , $C_S = 150pF$ |         |
| Air Discharge (D <sub>OUT+</sub> , D <sub>OUT-</sub> )   | ≥±25 kV |
| Contact Discharge (D <sub>OUT+</sub> ,                   |         |
| D <sub>OUT</sub> _)                                      | ≥±10 kV |
| Air Discharge (R <sub>IN+</sub> , R <sub>IN-</sub> )     | ≥±25 kV |
| Contact Discharge (R <sub>IN+</sub> , R <sub>IN-</sub> ) | ≥±10 kV |

For soldering specifications:

see product folder at www.national.com and www.national.com/ms/MS/MS-SOLDERING.pdf

# Recommended Operating Conditions

|                                               | Min  | Nom | Max  | Units      |
|-----------------------------------------------|------|-----|------|------------|
| Supply Voltage (V <sub>DDn</sub> )            | 1.71 | 1.8 | 1.89 | V          |
| LVCMOS Supply<br>Voltage (V <sub>DDIO</sub> ) | 1.71 | 1.8 | 1.89 | V          |
| OR                                            |      |     |      |            |
| LVCMOS Supply<br>Voltage (V <sub>DDIO</sub> ) | 3.0  | 3.3 | 3.6  | V          |
| Operating Free Air                            |      |     |      |            |
| Temperature (T <sub>A</sub> )                 | -40  | +25 | +105 | °C         |
| PCLK Clock Frequency                          | 5    |     | 65   | MHz        |
| Supply Noise (Note 10)                        |      |     | 50   | $mV_{P-P}$ |

### **Serializer DC Electrical Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified. (Note 2, Note 3, Note 4)

≥±10 kV

≥±30 kV

≥±10 kV

| Symbol          | Parameter                | Conditions                                |                                    | Pin/Freq.                       | Min                        | Тур | Max                        | Units |
|-----------------|--------------------------|-------------------------------------------|------------------------------------|---------------------------------|----------------------------|-----|----------------------------|-------|
| LVCMOS          | INPUT DC SPECIFICATIONS  |                                           |                                    |                                 |                            |     |                            |       |
|                 |                          | $V_{DDIO} = 3.0 \text{ to } 3.6 \text{V}$ |                                    |                                 | 2.2                        |     | V <sub>DDIO</sub>          | ٧     |
| $V_{IH}$        | High Level Input Voltage | 1\/ 1 71 +0 1 00\/                        |                                    | R[7:0],<br>G[7:0],              | 0.65*<br>V <sub>DDIO</sub> |     | V <sub>DDIO</sub>          | V     |
|                 |                          | $V_{DDIO} = 3.0 \text{ to } 3.6 \text{V}$ |                                    | B[7:0],<br>HS, VS, DE,          | GND                        |     | 0.8                        | V     |
| $V_{IL}$        | Low Level Input Voltage  | $V_{\rm DDIO} = 1.71 \text{ to } 1.89V$   | V <sub>DDIO</sub> = 1.71 to 1.89V  |                                 | GND                        |     | 0.35*<br>V <sub>DDIO</sub> | V     |
|                 | Input Current            | V = 0V or V                               | V <sub>DDIO</sub> = 3.0<br>to 3.6V | VODSEL,<br>RFB,<br>CONFIG[1:0], | -15                        | ±1  | +15                        | μΑ    |
| I <sub>IN</sub> | Imput Current            | $V_{IN} = 0V \text{ or } V_{DDIO}$        | $V_{\rm DDIO} = 1.7$ to 1.89V      | BISTEN                          | -15                        | ±1  | +15                        | μΑ    |

| Symbol              | Parameter                                                                | Condition                                             | s                         | Pin/Freq.                | Min  | Тур   | Max  | Units |
|---------------------|--------------------------------------------------------------------------|-------------------------------------------------------|---------------------------|--------------------------|------|-------|------|-------|
| LVDS DE             | RIVER DC SPECIFICATIONS                                                  |                                                       |                           | -                        |      |       |      |       |
| V                   | Differential Output Valte as                                             |                                                       | VODSEL = 0                |                          | ±205 | ±280  | ±355 |       |
| $V_{OD}$            | Differential Output Voltage                                              | $R_L = 100\Omega$ ,                                   | VODSEL = 1                | ]                        | ±320 | ±420  | ±520 | mV    |
| V                   | Differential Output Voltage                                              | De-emph = disabled,<br>Figure 2                       | VODSEL = 0                |                          |      | 560   |      | mVp-p |
| V <sub>ODp-p</sub>  | (DOUT+) – (DOUT-)                                                        | rigare z                                              | VODSEL = 1                |                          |      | 840   |      | mVp-p |
| $\Delta V_{OD}$     | Output Voltage Unbalance                                                 | $R_L$ = 100Ω, De-emph = VODSEL = L                    | disabled,                 | DOUT+.                   |      | 1     | 50   | mV    |
| V                   | Offset Voltage – Single-ended                                            | $R_L = 100\Omega$ ,                                   | VODSEL = 0                | DOUT-                    |      | 1.65  |      | V     |
| V <sub>os</sub>     | At TP A & B, Figure 1                                                    | De-emph = disabled                                    | VODSEL = 1                |                          |      | 1.575 |      | V     |
| ΔV <sub>OS</sub>    | Offset Voltage Unbalance<br>Single-ended<br>At TP A & B, <i>Figure 1</i> | $R_L = 100\Omega$ , De-emph =                         | disabled                  |                          |      | 1     |      | mV    |
| I <sub>os</sub>     | Output Short Circuit Current                                             | DOUT+/- = 0V,<br>De-emph = disabled                   | VODSEL = 0                |                          |      | -36   |      | mA    |
| R <sub>T</sub>      | Internal Termination Resistor                                            |                                                       |                           | DOUT+,<br>DOUT-          | 80   |       | 120  | Ω     |
| SUPPLY              | CURRENT                                                                  |                                                       |                           |                          |      |       |      |       |
| I <sub>DDT1</sub>   |                                                                          | Checker Board                                         | V <sub>DD</sub> = 1.89V   | All V <sub>DD</sub> pins |      | 75    | 85   | mA    |
|                     |                                                                          | Pattern,                                              | V <sub>DDIO</sub> = 1.89V |                          |      | 3     | 5    | mA    |
| I <sub>DDIOT1</sub> | Serializer Supply Current                                                | De-emph = $3K\Omega$<br>VODSEL = H, <i>Figure 9</i>   | V <sub>DDIO</sub> = 3.6V  | V <sub>DDIO</sub>        |      | 11    | 15   | mA    |
| I <sub>DDT2</sub>   | (includes load current)                                                  | Checker Board                                         | V <sub>DD</sub> = 1.89V   | All V <sub>DD</sub> pins |      | 65    | 75   | mA    |
|                     | $R_L = 100\Omega$ , $f = 65MHz$                                          | Pattern,                                              | V <sub>DDIO</sub> = 1.89V |                          |      | 3     | 5    | mA    |
| I <sub>DDIOT2</sub> |                                                                          | De-emph = $6K\Omega$ ,<br>VODSEL = L, <i>Figure 9</i> | V <sub>DDIO</sub> = 3.6V  | V <sub>DDIO</sub>        |      | 11    | 15   | mA    |
| I <sub>DDZ</sub>    | Carialinas                                                               | DDD OV (All attain                                    | V <sub>DD</sub> = 1.89V   | All V <sub>DD</sub> pins |      | 40    | 1000 | μΑ    |
|                     | Serializer Supply Current Power-down                                     | PDB = 0V , (All other LVCMOS Inputs = 0V)             | V <sub>DDIO</sub> = 1.89V |                          |      | 5     | 10   | μA    |
| I <sub>DDIOZ</sub>  | Cappi, Carrone i Cwoi down                                               |                                                       | $V_{DDIO} = 3.6V$         | V <sub>DDIO</sub>        |      | 10    | 20   | μA    |

## **Deservative DC Electrical Characteristics**

Over recommended operating supply and temperature ranges unless otherwise specified.

| Symbol          | Parameter                    | Conditions                                               | Pin/Freq.                                            | Min   | Тур               | Max               | Units |
|-----------------|------------------------------|----------------------------------------------------------|------------------------------------------------------|-------|-------------------|-------------------|-------|
| 3.3 V I/O       | LVCMOS DC SPECIFICATION      | IS - V <sub>DDIO</sub> = 3.0 to 3.6V                     | -                                                    |       |                   |                   |       |
| V <sub>IH</sub> | High Level Input Voltage     |                                                          | DDD                                                  | 2.2   |                   | V <sub>DDIO</sub> | V     |
| V <sub>IL</sub> | Low Level Input Voltage      |                                                          | PDB,<br>BISTEN                                       | GND   |                   | 0.8               | V     |
| I <sub>IN</sub> | Input Current                | $V_{IN} = 0V \text{ or } V_{DDIO}$                       |                                                      | -15   | ±1                | +15               | μΑ    |
| V <sub>OH</sub> | High Level Output Voltage    | $I_{OH} = -0.5 \text{ mA}, OS\_PCLK/DATA = L$            | R[7:0], G                                            | 2.8   | V <sub>DDIO</sub> |                   | V     |
| V <sub>OL</sub> | Low Level Output Voltage     | I <sub>OL</sub> = +0.5 mA, OS_PCLK/DATA = L              | [7:0], B[7:0],<br>HS, VS, DE,<br>PCLK, LOCK,<br>PASS |       | GND               | 0.2               | V     |
|                 | Output Short Circuit Current | $V_{DDIO} = 3.3V$<br>$V_{OUT} = 0V$ , OS_PCLK/DATA = L/H | PCLK                                                 |       | 36                |                   | mA    |
| los             | Output Short Circuit Current | $V_{DDIO} = 3.3V$<br>$V_{OUT} = 0V$ , OS_PCLK/DATA = L/H | Des Outputs                                          |       | 37                |                   | mA    |
| I <sub>oz</sub> | TRI-STATE® Output Current    | PDB = 0V, OSS_SEL = 0V,<br>V <sub>OUT</sub> = H          | Outputs                                              | -15   |                   | +15               | uA    |
| 1.8 V I/O       | LVCMOS DC SPECIFICATION      | IS – V <sub>DDIO</sub> = 1.71 to 1.89V                   |                                                      |       |                   |                   |       |
| V <sub>IH</sub> | High Level Input Voltage     |                                                          |                                                      | 1.235 |                   | V <sub>DDIO</sub> | V     |
| V <sub>IL</sub> | Low Level Input Voltage      |                                                          | PDB,<br>BISTEN                                       | GND   |                   | 0.595             | V     |
| I <sub>IN</sub> | Input Current                | V <sub>IN</sub> = 0V or V <sub>DDIO</sub>                |                                                      | -15   | ±1                | +15               | μΑ    |

| Symbol          | Parameter                    | Conditions                                                     | Pin/Freq.                          | Min | Тур               | Max | Units |
|-----------------|------------------------------|----------------------------------------------------------------|------------------------------------|-----|-------------------|-----|-------|
| V <sub>OH</sub> | High Level Output Voltage    | $I_{OH} = -0.5$ mA, OS_PCLK/DATA = L/                          | R[7:0], G<br>[7:0], B[7:0],        | 1.5 | V <sub>DDIO</sub> |     | V     |
| V <sub>OL</sub> | Low Level Output Voltage     | I <sub>OL</sub> = +0.5 mA, OS_PCLK/DATA = L/H                  | HS, VS, DE,<br>PCLK, LOCK,<br>PASS | GND |                   | 0.2 | V     |
|                 | Output Short Circuit Current | VDDIO = 1.8V<br>V <sub>OUT</sub> = H, OS_PCLK/DATA = L/H       | PCLK                               |     | 18                |     | mA    |
| los             | Output Short Circuit Current | VDDIO = 1.8V<br>V <sub>OUT</sub> = H, OS_PCLK/DATA = L/H       | FOLK                               |     | 18                |     | mA    |
| I <sub>oz</sub> | TRI-STATE Output Current     | PDB = 0V, OSS_SEL = 0V,<br>$V_{OUT} = 0V \text{ or } V_{DDIO}$ | Outputs                            | -15 |                   | +15 | μА    |

| Symbol             | Parameter                                                 | Condition                                                                                            | ns                                        | Pin/Freq.                | Min | Тур | Max  | Units |
|--------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------|-------------------------------------------|--------------------------|-----|-----|------|-------|
| LVDS RI            | ECEIVER DC SPECIFICATIONS                                 | 3                                                                                                    |                                           | •                        |     |     |      |       |
| V <sub>TH</sub>    | Differential Input Threshold<br>High Voltage              | 1 2)/ (Internal)                                                                                     | , \                                       |                          | +50 |     |      | mV    |
| V <sub>TL</sub>    | Differential Input Threshold<br>Low Voltage               | V <sub>CM</sub> = +1.2V (Internal \                                                                  | BIAS)                                     | RIN+, RIN-               | -50 |     |      | mV    |
| V <sub>CM</sub>    | Common Mode Voltage,<br>Internal V <sub>BIAS</sub>        |                                                                                                      |                                           |                          |     | 1.2 |      | V     |
| I <sub>IN</sub>    | Input Current                                             | $V_{IN} = 0V \text{ or } V_{DDIO}$                                                                   | V <sub>IN</sub> = 0V or V <sub>DDIO</sub> |                          | -15 |     | +15  | μΑ    |
| R <sub>T</sub>     | Internal Termination Resistor                             |                                                                                                      |                                           | RIN+, RIN-               | 80  |     | 120  | Ω     |
| CMLOU              | TP/N DRIVER OUTPUT DC SPE                                 | CIFICATIONS - EQ TE                                                                                  | ST PORT                                   |                          | ,   | •   |      |       |
| V <sub>OD</sub>    | Differential Output Voltage                               | $R_L = 100\Omega$ ,                                                                                  |                                           | CMI OLITB                |     | 542 |      | mV    |
| V <sub>OS</sub>    | Offset Voltage<br>Single-ended                            | R <sub>L</sub> = 100Ω                                                                                |                                           | CMLOUTP,                 |     | 1.4 |      | ٧     |
| R <sub>T</sub>     | Internal Termination Resistor                             |                                                                                                      |                                           | CMLOUTP,<br>CMLOUTN      | 80  |     | 120  | Ω     |
| SUPPLY             | CURRENT                                                   |                                                                                                      |                                           |                          |     |     | •    |       |
| I <sub>DD1</sub>   |                                                           | Checker Board                                                                                        | V <sub>DD</sub> = 1.89V                   | All V <sub>DD</sub> pins |     | 93  | 105  | mA    |
|                    | ]                                                         | Pattern, OS_PCLK/                                                                                    | V <sub>DDIO</sub> =1.89V                  |                          |     | 33  | 45   | mA    |
| I <sub>DDIO1</sub> | Deserializer<br>Supply Current<br>(includes load current) | DATA = H,<br>EQ = 001,<br>SSCG=ON<br>CMLOUTP/N =<br>enabled<br>C <sub>L</sub> = 4pF, <i>Figure 9</i> | V <sub>DDIO</sub> = 3.6V                  | V <sub>DDIO</sub>        |     | 62  | 75   | mA    |
| I <sub>DDZ</sub>   | D : 11 O . 1 O .                                          | DDD 01/ All II                                                                                       | V <sub>DD</sub> = 1.89V                   | All V <sub>DD</sub> pins |     | 40  | 2000 | μA    |
|                    | Deserializer Supply Current Power Down                    | PDB = 0V, All other<br>LVCMOS Inputs = 0V                                                            | V <sub>DDIO</sub> =1.89V                  | V                        |     | 5   | 100  | μA    |
| I <sub>DDIOZ</sub> | I OWGI DOWII                                              | L V OIVIOO IIIputs – UV                                                                              | $V_{DDIO} = 3.6V$                         | V <sub>DDIO</sub>        |     | 300 | 2500 | μA    |

# Recommended Serializer Timing for PCLK Over recommended operating supply and temperature ranges unless otherwise specified.

| Symbol            | Parameter                     | Conditions                | Min   | Тур  | Max  | Units |
|-------------------|-------------------------------|---------------------------|-------|------|------|-------|
| t <sub>TCP</sub>  | Transmit Input PCLK Period    | 5 MHz to 65 MHz, Figure 4 | 15.38 | Т    | 200  | ns    |
| t <sub>TCIH</sub> | Transmit Input PCLK High Time |                           | 0.4T  | 0.5T | 0.6T | ns    |
| t <sub>TCIL</sub> | Transmit Input PCLK Low Time  |                           | 0.4T  | 0.5T | 0.6T | ns    |
| t <sub>CLKT</sub> | PCLK Input Transition Time    |                           | 0.5   |      | 2.4  | ns    |
| SSC <sub>IN</sub> | PCLK Input – Spread Spectrum  | fmod                      |       |      | 35   | kHz   |
|                   | at PCLK = 65 MHz              | fdev                      |       |      | ±2   | %     |

# Serializer Switching Characteristics Over recommended operating supply and temperature ranges unless otherwise specified.

| Symbol                   | Parameter                                                  | Conditions                                                                    | Min | Тур   | Max | Units |
|--------------------------|------------------------------------------------------------|-------------------------------------------------------------------------------|-----|-------|-----|-------|
| t <sub>LHT</sub>         | Ser Output Low-to-High<br>Transition Time, <i>Figure 3</i> | $R_L = 100\Omega$ , De-emphasis = disabled, VODSEL = 0                        |     | 200   |     | ps    |
|                          |                                                            | $R_L$ = 100 $\Omega$ , De-emphasis = disabled, VODSEL = 1                     |     | 200   |     | ps    |
| t <sub>HLT</sub>         | Ser Output High-to-Low<br>Transition Time, <i>Figure 3</i> | $R_L = 100\Omega$ , De-emphasis = disabled, VODSEL = 0                        |     | 200   |     | ps    |
|                          |                                                            | $R_L = 100\Omega$ , De-emphasis = disabled,<br>VODSEL = 1                     |     | 200   |     | ps    |
| t <sub>DIS</sub>         | Input Data - Setup Time, Figure 4                          | RGB[7:0], HS, VS, DE to PCLK                                                  | 2   |       |     | ns    |
| t <sub>DIH</sub>         | Input Data - Hold Time, Figure 4                           | PCLK to RGB[7:0], HS, VS, DE                                                  | 2   |       |     | ns    |
| t <sub>XZD</sub>         | Ser Ouput Active to OFF Delay,<br>Figure 6<br>(Note 11)    |                                                                               |     | 8     | 15  | ns    |
| t <sub>PLD</sub>         | Serializer PLL Lock Time,<br>Figure 5<br>(Note 11)         | $R_L = 100\Omega$                                                             |     | 1.4   | 10  | ms    |
| t <sub>SD</sub>          | Serializer Delay - Latency,<br>Figure 7<br>(Note 11)       | $R_L = 100\Omega$                                                             |     | 144*T | 145 | ns    |
| t <sub>DJIT</sub>        | Ser Output Total Jitter,<br>Figure 8                       | $R_L$ = 100 $\Omega$ , De-Emph = disabled,<br>RANDOM pattern<br>PCLK = 65 MHz |     | 0.28  |     | UI    |
|                          |                                                            | $R_L$ = 100 $\Omega$ , De-Emph = disabled,<br>RANDOM pattern<br>PCLK = 43 MHz |     | 0.27  |     | UI    |
|                          |                                                            | $R_L$ = 100 $\Omega$ , De-Emph = disabled,<br>RANDOM pattern<br>PCLK = 5 MHz  |     | 0.35  |     | UI    |
| $\lambda_{\text{STXBW}}$ | Serializer Jitter Transfer                                 | PCLK = 65 MHz                                                                 |     | 3     |     | MHz   |
| CD#                      | Function -3 dB Bandwidth                                   | PCLK = 43 MHz                                                                 |     | 2.3   |     | MHz   |
|                          |                                                            | PCLK = 20 MHz                                                                 |     | 1.3   |     | MHz   |
|                          |                                                            | PCLK = 5 MHz                                                                  |     | 650   |     | kHz   |
| δ <sub>STX</sub>         | Serializer Jitter Transfer                                 | PCLK = 65 MHz                                                                 |     | 0.838 |     | dB    |
| <del>=</del>             | Function Peaking                                           | PCLK = 43 MHz                                                                 |     | 0.825 |     | dB    |
|                          |                                                            | PCLK = 20 MHz                                                                 |     | 0.826 |     | dB    |
|                          |                                                            | PCLK = 5 MHz                                                                  |     | 0.278 |     | dB    |

# **Descriping Characteristics**Over recommended operating supply and temperature ranges unless otherwise specified.

| Symbol            | Parameter                                                  | Conditions                                                                             | Pin/Freq.                    | Min   | Тур   | Max   | Units |
|-------------------|------------------------------------------------------------|----------------------------------------------------------------------------------------|------------------------------|-------|-------|-------|-------|
| t <sub>RCP</sub>  | PCLK Output Period                                         | $t_{RCP} = t_{TCP}$                                                                    | PCLK                         | 15.38 | Т     | 200   | ns    |
| t <sub>RDC</sub>  | PCLK Output Duty Cycle                                     | SSCG=OFF, 5-65MHz                                                                      | PCLK                         | 45    | 50    | 55    | %     |
|                   |                                                            | SSCG=ON, 5-20MHz                                                                       |                              | 35    | 59    | 65    | %     |
|                   |                                                            | SSCG=ON, 20-65MHz                                                                      |                              | 40    | 53    | 60    | %     |
| t <sub>CLH</sub>  | LVCMOS<br>Low-to-High                                      | $V_{DDIO} = 1.8V,$ $C_L = 4 pF$                                                        | PCLK/RGB[7:0], HS,<br>VS, DE |       | 2.1   |       | ns    |
|                   | Transition Time, Figure 10                                 | $V_{DDIO} = 3.3V$ $C_L = 4 pF$                                                         |                              |       | 2.0   |       | ns    |
| t <sub>CHL</sub>  | LVCMOS<br>High-to-Low<br>Transition Time, <i>Figure 10</i> | V <sub>DDIO</sub> = 1.8V<br>C <sub>L</sub> = 4 pF, OS_PCLK/DATA<br>= L                 | PCLK/RGB[7:0], HS,<br>VS, DE |       | 1.6   |       | ns    |
|                   |                                                            | V <sub>DDIO</sub> = 3.3V<br>C <sub>L</sub> = 4 pF, OS_PCLK/DATA<br>= H                 |                              |       | 1.5   |       | ns    |
| t <sub>ROS</sub>  | Data Valid before PCLK – Set<br>Up Time, <i>Figure 14</i>  | V <sub>DDIO</sub> = 1.71 to 1.89V or 3.0 to 3.6V<br>C <sub>L</sub> = 4pF (lumped load) | RGB[7:0], HS, VS, DE         | 0.30  | 0.45  |       | Т     |
| t <sub>ROH</sub>  | Data Valid after PCLK – Hold<br>Time, <i>Figure 14</i>     | $V_{DDIO}$ = 1.71 to 1.89V or 3.0 to 3.6V $C_L$ = 4pF (lumped load)                    | RGB[7:0], HS, VS, DE         | 0.40  | 0.55  |       | Т     |
| t <sub>DDLT</sub> | Deserializer Lock Time,<br>Figure 13                       | SSC[3:0] = 0000 (OFF),<br>( <i>Note 6</i> )                                            | PCLK = 5MHz                  |       | 3     |       | ms    |
|                   |                                                            | SSC[3:0] = 0000 (OFF),<br>( <i>Note 6</i> )                                            | PCLK = 65 MHz                |       | 4     |       | ms    |
|                   |                                                            | SSC[3:0] = ON,<br>( <i>Note 6</i> )                                                    | PCLK = 5MHz                  |       | 30    |       | ms    |
|                   |                                                            | SSC[3:0] = ON,<br>( <i>Note 6</i> )                                                    | PCLK = 65 MHz                |       | 6     |       | ms    |
| t <sub>DD</sub>   | Des Delay - Latency,<br>Figure 11                          | SSC[3:0] = 0000 (OFF),<br>( <i>Note 6</i> )                                            |                              |       | 139*T | 140*T | Т     |
| t <sub>DPJ</sub>  | Des Period Jitter                                          | SSC[3:0] = OFF,                                                                        | PCLK = 5MHz                  |       | 975   | 1700  | ps    |
|                   |                                                            | (Note 8), (Note 11)                                                                    | PCLK = 10MHz                 |       | 500   | 1000  | ps    |
|                   |                                                            |                                                                                        | PCLK = 65 MHz                |       | 550   | 1250  | ps    |
| t <sub>DCCJ</sub> | Des Cycle-to-Cycle Jitter                                  | SSC[3:0] = OFF,                                                                        | PCLK = 5MHz                  |       | 675   | 1150  | ps    |
|                   |                                                            | (Note 9), (Note 11)                                                                    | PCLK = 10MHz                 |       | 375   | 900   | ps    |
|                   |                                                            |                                                                                        | PCLK = 65 MHz                |       | 500   | 1150  | ps    |
| t <sub>IJT</sub>  | Des Input Jitter Tolerance,                                | EQ = OFF,                                                                              | for jitter freq < 2MHz       |       | 0.9   |       | UI    |
| -                 | Figure 16                                                  | SSCG = OFF,<br>PCLK = 65MHz                                                            | for jitter freq > 6MHz       |       | 0.5   |       | UI    |

| Symbol            | Parameter                                      | Conditions               | Pin/Freq.                            | Min  | Тур | Max | Units |
|-------------------|------------------------------------------------|--------------------------|--------------------------------------|------|-----|-----|-------|
| BIST Mo           | ode                                            | •                        | •                                    |      |     |     |       |
| t <sub>PASS</sub> | BIST PASS Valid Time,<br>BISTEN = 1, Figure 17 |                          |                                      |      | 1   | 10  | us    |
| SSCG N            | lode                                           |                          | •                                    |      |     |     |       |
| f <sub>DEV</sub>  | Spread Spectrum Clocking Deviation Frequency   | Under typical conditions | PCLK = 5 to 65 MHz,<br>SSC[3:0] = ON | ±0.5 |     | ±2  | %     |
| f <sub>MOD</sub>  | Spread Spectrum Clocking Modulation Frequency  | Under typical conditions | PCLK = 5 to 65 MHz,<br>SSC[3:0] = ON | 8    |     | 100 | kHz   |

# **Recommended Timing for the Serial Control Bus**

Over 3.3V supply and temperature ranges unless otherwise specified.

| Symbol              | Parameter                              | Conditions    | Min | Тур | Max  | Units |
|---------------------|----------------------------------------|---------------|-----|-----|------|-------|
| f <sub>SCL</sub>    | SCL Clock Frequency                    | Standard Mode | >0  |     | 100  | kHz   |
|                     |                                        | Fast Mode     | >0  |     | 400  | kHz   |
| t <sub>LOW</sub>    | SCL Low Period                         | Standard Mode | 4.7 |     |      | us    |
|                     |                                        | Fast Mode     | 1.3 |     |      | us    |
| t <sub>HIGH</sub>   | SCL High Period                        | Standard Mode | 4.0 |     |      | us    |
|                     |                                        | Fast Mode     | 0.6 |     |      | us    |
| t <sub>HD;STA</sub> | Hold time for a start or a             | Standard Mode | 4.0 |     |      | us    |
| ·                   | repeated start condition, Figure 18    | Fast Mode     | 0.6 |     |      | us    |
| t <sub>SU:STA</sub> | Set Up time for a start or a           | Standard Mode | 4.7 |     |      | us    |
|                     | repeated start condition,<br>Figure 18 | Fast Mode     | 0.6 |     |      | us    |
| t <sub>HD;DAT</sub> | Data Hold Time,                        | Standard Mode | 0   |     | 3.45 | us    |
|                     | Figure 18                              | Fast Mode     | 0   |     | 0.9  | us    |
| t <sub>SU;DAT</sub> | Data Set Up Time,                      | Standard Mode | 250 |     |      | ns    |
|                     | Figure 18                              | Fast Mode     | 100 |     |      | ns    |
| t <sub>SU;STO</sub> | Set Up Time for STOP                   | Standard Mode | 4.0 |     |      | us    |
|                     | Condition, Figure 18                   | Fast Mode     | 0.6 |     |      | us    |
| t <sub>BUF</sub>    | Bus Free Time                          | Standard Mode | 4.7 |     |      | us    |
|                     | Between STOP and START, Figure 18      | Fast Mode     | 1.3 |     |      | us    |
| t <sub>r</sub>      | SCL & SDA Rise Time,                   | Standard Mode |     |     | 1000 | ns    |
|                     | Figure 18                              | Fast Mode     |     |     | 300  | ns    |
| t <sub>f</sub>      | SCL & SDA Fall Time,                   | Standard Mode |     |     | 300  | ns    |
|                     | Figure 18                              | Fast mode     |     |     | 300  | ns    |

### DC and AC Serial Control Bus Characteristics

Over 3.3V supply and temperature ranges unless otherwise specified.

| Symbol              | Parameter                           | Conditions                                 | Min | Тур | Max               | Units |
|---------------------|-------------------------------------|--------------------------------------------|-----|-----|-------------------|-------|
| V <sub>IH</sub>     | Input High Level                    | SDA and SCL                                | 2.2 |     | V <sub>DDIO</sub> | V     |
| V <sub>IL</sub>     | Input Low Level Voltage             | SDA and SCL                                | GND |     | 0.8               | V     |
| V <sub>HY</sub>     | Input Hysteresis                    |                                            |     | >50 |                   | mV    |
| V <sub>OL</sub>     | Output Low Level Voltage, (Note 11) | SDA, IOL = 1.25mA                          | 0   |     | 0.4               | V     |
| I <sub>in</sub>     |                                     | SDA or SCL, Vin = V <sub>DDIO</sub> or GND | -15 |     | +15               | μA    |
| t <sub>R</sub>      | SDA RiseTime – READ                 | SDA, RPU = X, Cb ≤ 400pF                   |     | 40  |                   | ns    |
| t <sub>F</sub>      | SDA Fall Time – READ                |                                            |     | 25  |                   | ns    |
| t <sub>SU;DAT</sub> | Set Up Time — READ                  |                                            |     | 520 |                   | ns    |
| t <sub>HD;DAT</sub> | Hold Up Time — READ                 |                                            |     | 55  |                   | ns    |
| t <sub>SP</sub>     | Input Filter                        |                                            |     | 50  |                   | ns    |
| C <sub>in</sub>     | Input Capacitance                   | SDA or SCL                                 |     | <5  |                   | pF    |

**Note 1:** "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions at which the device is functional and the device should not be operated beyond such conditions.

**Note 2:** The Electrical Characteristics tables list guaranteed specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not guaranteed.

Note 3: Typical values represent most likely parametric norms at V<sub>DD</sub> = 3.3V, Ta = +25 degC, and at the Recommended Operation Conditions at the time of product characterization and are not guaranteed.

Note 4: Current into device pins is defined as positive. Current out of a device pin is defined as negative. Voltages are referenced to ground except VOD, ΔVOD, VTH and VTL which are differential voltages.

Note 5: When the Serializer output is at TRI-STATE the Deserializer will lose PLL lock. Resynchronization / Relock must occur before data transfer require tell notes.

Note 6: t<sub>PLD</sub> and t<sub>DDLT</sub> is the time required by the serializer and deserializer to obtain lock when exiting power-down state with an active PCLK.

Note 7: UI - Unit Interval is equivalent to one serialized data bit width (1UI = 1 / 28\*PCLK). The UI scales with PCLK frequency.

Note 8: t<sub>DPJ</sub> is the maximum amount the period is allowed to deviate over many samples.

Note 9: t<sub>DCCJ</sub> is the maximum amount of jitter between adjacent clock cycles.

Note 10: Supply noise testing was done with minimum capacitors on the PCB. A sinusoidal signal is AC coupled to the  $V_{DDn}$  (1.8V) supply with amplitude = 100 mVp-p measured at the device  $V_{DDn}$  pins. Bit error rate testing of input to the Ser and output of the Des with 10 meter cable shows no error when the noise frequency on the Ser is less than 750 kHz. The Des on the other hand shows no error when the noise frequency is less than 400 kHz.

Note 11: Specification is guaranteed by characterization and is not tested in production.

Note 12: Specification is guaranteed by design and is not tested in production.

# **AC Timing Diagrams and Test Circuits**



FIGURE 1. Serializer Test Circuit



FIGURE 2. Serializer Output Waveforms



**FIGURE 3. Serializer Output Transition Times** 



FIGURE 4. Serializer Input PCLK Waveform and Set and Hold Times



FIGURE 5. Serializer Lock Time



FIGURE 6. Serializer Disable Time



FIGURE 7. Serializer Latency Delay



FIGURE 8. Serializer Output Jitter



FIGURE 9. Checkerboard Data Pattern



FIGURE 10. Deserializer LVCMOS Transition Times



FIGURE 11. Deserializer Delay - Latency



FIGURE 12. Deserializer Disable Time (OSS\_SEL = 0)



FIGURE 13. Deserializer PLL Lock Times and PDB TRI-STATE Delay



FIGURE 14. Deserializer Output Data Valid (Setup and Hold) Times with SSCG = Off

21



FIGURE 15. Deserializer Output Data Valid (Setup and Hold) Times with SSCG = On



FIGURE 16. Receiver Input Jitter Tolerance



FIGURE 17. BIST PASS Waveform



FIGURE 18. Serial Control Bus Timing Diagram

## **Functional Description**

The DS90UR905Q / DS90UR906Q chipset transmits and receives 27-bits of data (24-high speed color bits and 3 low speed video control signals) over a single serial FPD-Link II pair operating at 140Mbps to 1.82Gbps. The serial stream also contains an embedded clock, video control signals and the DC-balance information which enhances signal quality and supports AC coupling. The pair is intended for use with each other but is backward compatible with previous generations of FPD-Link II as well.

The Des can attain lock to a data stream without the use of a separate reference clock source, which greatly simplifies system complexity and overall cost. The Des also synchronizes to the Ser regardless of the data pattern, delivering true automatic "plug and lock" performance. It can lock to the incoming serial stream without the need of special training patterns or sync characters. The Des recovers the clock and data by extracting the embedded clock information, validating and then deserializing the incoming data stream providing a parallel LVCMOS video bus to the display.

The DS90UR905Q / DS90UR906Q chipset can operate in 24-bit color depth (with VS,HS,DE encoded in the DCA bit) or in 18-bit color depth (with VS, HS, DE encoded in DCA or mapped into the high-speed data bits). In 18-bit color applications, the three video signals maybe sent encoded via the DCA bit (restrictions apply) or sent as "data bits" along with three additional general purpose signals.

Block Diagrams for the chipset are shown at the beginning of this datasheet.

#### **Data Transfer**

The DS90UR905Q / DS90UR906Q chipset will transmit and receive a pixel of data in the following format: C1 and C0 represent the embedded clock in the serial stream. C1 is always HIGH and C0 is always LOW. b[23:0] contain the scrambled RGB data. DCB is the DC-Balanced control bit. DCB is used to minimize the short and long-term DC bias on the signal lines. This bit determines if the data is unmodified or inverted. DCA is used to validate data integrity in the embedded data stream and can also contain encoded control (VS,HS,DE). Both DCA and DCB coding schemes are generated by the Ser and decoded by the Des automatically. Figure 19 illustrates\* the serial stream per PCLK cycle. \*Note: The figure only illustrates the bits but does not actually represent the bit location as the bits are scrambled and balanced continuously.



FIGURE 19. FPD-Link II Serial Stream (905/906)

# Ser & Des OPERATING MODES AND BACKWARD COMPATIBILITY (CONFIG[1:0])

The DS90UR905Q / DS90UR906Q chipset is also backward compatible with previous generations of FPD-Link II. Configuration modes are provided for backwards compatibility with the DS90C241 / DS90C124 FPD-Link II Generation 1, and also the DS90UR241 / DS90UR124 FPD-Link II Generation 2 chipset by setting the respective mode with the CONFIG [1:0] pins on the Ser or Des as shown in *Table 1* and *Table 2*. The selection also determine whether the Video Control

Signal filter feature is enabled or disabled in Normal mode. This feature may be controlled by pin or by Register.

TABLE 1. DS90UR905Q Ser Modes

| CON<br>FIG1 | CON<br>FIG0 | Mode                                           | Des Device             |
|-------------|-------------|------------------------------------------------|------------------------|
| L           | L           | Normal Mode, Control<br>Signal Filter disabled | DS90UR906Q             |
| L           | Н           | Normal Mode, Control<br>Signal Filter enabled  | DS90UR906Q             |
| Н           | L           | Backwards Compatible GEN2                      | DS90UR124,<br>DS99R124 |
| Н           | Н           | Backwards Compatible GEN1                      | DS90C124               |

TABLE 2. DS90UR906Q Des Modes

| CON<br>FIG1 | CON<br>FIG0 | Mode                                           | Ser Device |
|-------------|-------------|------------------------------------------------|------------|
| L           | L           | Normal Mode, Control<br>Signal Filter disabled | DS90UR905Q |
| L           | Н           | Normal Mode, Control<br>Signal Filter enabled  | DS90UR905Q |
| Н           | L           | Backwards Compatible GEN2                      | DS90UR241  |
| Н           | Н           | Backwards Compatible GEN1                      | DS90C241   |

#### **VIDEO CONTROL SIGNAL FILTER — Ser and Des**

When operating the devices in Normal Mode, the Video Control Signals (DE, HS, VS) have the following restrictions:

- Normal Mode with Control Signal Filter Enabled:
   DE and HS Only 2 transitions per 130 clock cycles are transmitted, the transition pulse must be 3 PCLK or longer.
- Normal Mode with Control Signal Filter Disabled: DE and HS — Only 2 transitions per 130 clock cycles are transmitted, no restriction on minimum transition pulse.
- VS Only 1 transition per 130 clock cycles are transmitted, minimum pulse width is 130 clock cycles.

Video Control Signals are defined as low frequency signals with limited transitions. Glitches of a control signal can cause a visual display error. This feature allows for the chipset to validate and filter out any high frequency noise on the control signals. See *Figure 20*.



FIGURE 20. Video Control Signal Filter Waveform

24

#### SERIALIZER FUNCTIONAL DESCRIPTION

The Ser converts a wide parallel input bus to a single serial output data stream, and also acts as a signal generator for the chipset Built In Self Test (BIST) mode. The device can be configured via external pins or through the optional serial control bus. The Ser features enhance signal quality on the link by supporting: a selectable VOD level, a selectable deemphasis signal conditioning and also the FPD-Link II data coding that provides randomization, scrambling, and DC Balanacing of the video data. The Ser includes multiple features to reduce EMI associated with display data transmission. This includes the randomization and scrambling of the data and also the system spread spectrum PCLK support. The Ser features power saving features with a sleep mode, auto stop clock feature, and optional LVCMOS (1.8 V) parallel bus compatibility.

See also the Functional Description of the chipset's serial control bus and BIST modes.

#### **EMI Reduction Features**

#### **Data Randomization & Scrambling**

Text to come.

#### Ser — Spread Spectrum Compatibility

The Ser PCLK is capable of tracking spread spectrum clocking (SSC) from a host source. The PCLK will accept spread spectrum tracking up to 35kHz modulation and  $\pm 0.5$ ,  $\pm 1$  or  $\pm 2\%$  deviations (center spread). The maximum conditions for the PCLK input are: a modulation frequency of 35kHz and amplitude deviations of  $\pm 2\%$  (4% total).

#### Signal Quality Enhancers

#### Ser — VOD Select (VODSEL)

The Ser differential output voltage may be increased by setting the VODSEL pin High. When VODSEL is Low, the VOD is at the standard (default) level. When VODSEL is High, the DC VOD is increased in level. The increased VOD is useful in extremely high noise environments and also on extra long cable length applications. When using de-emphasis it is recommended to set VODSEL = H to avoid excessive signal attenuation especially with the larger de-emphasis settings. This feature may be controlled by the external pin or by register.

**TABLE 3. Differential Output Voltage** 

| Input  | Effect |       |  |
|--------|--------|-------|--|
| VODSEL | VOD    | VOD   |  |
| VODSEL | mV     | mVp-p |  |
| Н      | ±420   | 840   |  |
| L      | ±280   | 560   |  |

#### Ser — De-Emphasis (De-Emph)

The De-Emph pin controls the amount of de-emphasis beginning one full bit time after a logic transition that the Ser drives. This is useful to counteract loading effects of long or lossy cables. This pin should be left open for standard switching currents (no de-emphasis) or if controlled by register. Deemphasis is selected by connecting a resistor on this pin to ground, with R value between 0.5 k $\Omega$  to 1 M $\Omega$ , or by register setting. When using De-Emphasis it is recommended to set VODSEL = H.

**TABLE 4. De-Emphasis Resistor Value** 

| Resistor Value (kΩ) | De-Emphasis Setting |
|---------------------|---------------------|
| Open                | Disabled            |
| 0.6                 | - 12 dB             |
| 1.0                 | - 9 dB              |
| 2.0                 | - 6 dB              |
| 5.0                 | - 3 dB              |



FIGURE 21. De-Emph vs. R value

#### **Power Saving Features**

#### Ser — Power Down Feature (PDB)

The Ser has a PDB input pin to ENABLE or POWER DOWN the device. This pin is controlled by the host and is used to save power, disabling the link when the display is not needed. In the POWER DOWN mode, the high-speed driver outputs are both pulled to VDD and present a 0V VOD state. Note — in POWER DOWN, the optional Serial Bus Control Registers are **RESET**.

#### Ser — Stop Clock Feature

The Ser will enter a low power SLEEP state when the PCLK is stopped. A STOP condition is detected when the input clock frequency is less than 3 MHz. The clock should be held at a static Low or high state. When the PCLK starts again, the Ser will then lock to the valid input PCLK and then transmits the RGB data to the Des. Note – in STOP CLOCK SLEEP, the optional Serial Bus Control Registers values are **RETAINED**.

#### 1.8V or 3.3V VDDIO Operation

The Ser parallel bus and Serial Bus Interface can operate with 1.8 V or 3.3 V levels ( $V_{\rm DDIO}$ ) for host compatibility. The 1.8 V levels will offer lower noise (EMI) and also a system power savings.

#### Ser — Pixel Clock Edge Select (RFB)

The RFB pin determines the edge that the data is latched on. If RFB is High, input data is latched on the Rising edge of the PCLK. If RFB is Low, input data is latched on the Falling edge of the PCLK. Ser and Des maybe set differently. This feature may be controlled by the external pin or by register.

#### **Optional Serial Bus Control**

Please see the following section on the optional Serial Bus Control Interface.

#### **Optional BIST Mode**

Please see the following section on the chipset BIST mode for details.

#### **DESERIALIZER FUNCTIONAL DESCRIPTION**

The Des converts a single input serial data stream to a wide parallel output bus, and also provides a signal check for the chipset Built In Self Test (BIST) mode. The device can be configured via external pins and strap pins or through the optional serial control bus. The Des features enhance signal quality on the link by supporting: an equalizer input and also the FPD-Link II data coding that provides randomization, scrambling, and DC balanacing of the data. The Des includes multiple features to reduce EMI associated with display data transmission. This includes the randomization and scrambling of the data and also the output spread spectrum clock generation (SSCG) support. The Des features power saving features with a power down mode, and optional LVCMOS (1.8 V) interface compatibility.

#### **Signal Quality Enhancers**

#### Des — Input Equalizer Gain (EQ)

The Des can enable receiver input equalization of the serial stream to increase the eye opening to the Des input. Note this function cannot be seen at the RxIN+/- input but can be observed at the serial test port (CMLOUTP/N) enabled via the Serial Bus control registers. The equalization feature may be controlled by the external pin or by register.

**TABLE 5. Receiver Equalization Configuration Table** 

|     | Effect |        |   |         |
|-----|--------|--------|---|---------|
| EQ3 | EQ2    | Ellect |   |         |
| L   | L      | L      | Н | ~1.5 dB |
| L   | L      | Н      | Н | ~3 dB   |
| L   | Н      | L      | Н | ~4.5 dB |
| L   | Н      | Н      | Н | ~6 dB   |
| Н   | L      | L      | Н | ~7.5 dB |

|              | INPUTS   |                |         |          |  |  |  |
|--------------|----------|----------------|---------|----------|--|--|--|
| EQ3          | EQ2      | Effect         |         |          |  |  |  |
| Н            | L        | Н              | Н       | ~9 dB    |  |  |  |
| Н            | Н        | L              | Н       | ~10.5 dB |  |  |  |
| Н            | Н        | Н              | Н       | ~12 dB   |  |  |  |
| X X X L OFF* |          |                |         |          |  |  |  |
|              | * Defaul | t Setting is E | Q = Off | -        |  |  |  |

#### **EMI Reduction Features**

#### Des — Output Slew (OS\_PCLK/DATA)

The parallel bus outputs (RGB[7:0], VS, HS, DE and PCLK) of the Des feature a selectable output slew. The DATA ((RGB [7:0], VS, HS, DE) are controlled by strap pin or register bit OS\_DATA. The PCLK is controlled by strap pin or register bit OS\_PCLK. When the OS\_PCLK/DATA = HIGH, the maximum slew rate is selected. When the OS\_PCLK/DATA = LOW, the minimum slew rate is selected. Use the higher slew rate setting when driving longer traces or a heavier capacitive load.

#### Des — Common Mode Filter Pin (CMF) — Optional

The Des provides access to the center tap of the internal termination. A capacitor may be placed on this pin for additional common-mode filtering of the differential pair. This can be useful in high noise environments for additional noise rejection capability. A  $0.1\mu F$  capacitor may be connected to this pin to Ground.

#### Des — SSCG Generation — Optional

The Des provides an internally generated spread spectrum clock (SSCG) to modulate its outputs. Both clock and data outputs are modulated. This will aid to lower system EMI. Output SSCG deviations to ±2.0% (4% total) at up to 35kHz modulations nominally are available. See *Table 6*. This feature may be controlled by external STRAP pins or by register.

TABLE 6. SSCG Configuration (LF\_MODE = L) — Des Output

|      |      | )] Inputs<br>_ (20 - 65 MHz) |      | Result   |              |
|------|------|------------------------------|------|----------|--------------|
| SSC3 | SSC2 | SSC1                         | SSC0 | fdev (%) | fmod (kHz)   |
| L    | L    | L                            | L    | Off      | Off          |
| L    | L    | L                            | Н    | ±0.5     |              |
| L    | L    | Н                            | L    | ±1.0     | DCI 1//04 C0 |
| L    | L    | Н                            | Н    | ±1.5     | PCLK/2168    |
| L    | Н    | L                            | L    | ±2.0     |              |
| L    | Н    | L                            | Н    | ±0.5     | PCLK/1300    |
| L    | Н    | Н                            | L    | ±1.0     |              |
| L    | Н    | Н                            | Н    | ±1.5     |              |
| Н    | L    | L                            | L    | ±2.0     |              |
| Н    | L    | L                            | Н    | ±0.5     | PCLK/868     |
| Н    | L    | Н                            | L    | ±1.0     |              |
| Н    | L    | Н                            | Н    | ±1.5     |              |
| Н    | Н    | L                            | L    | ±2.0     |              |
| Н    | Н    | L                            | Н    | ±0.5     | PCLK/650     |
| Н    | Н    | Н                            | L    | ±1.0     |              |
| Н    | Н    | Н                            | Н    | ±1.5     |              |

TABLE 7. SSCG Configuration (LF\_MODE = H) — Des Output

|      | SSC[3:0<br>LH_MODE = F |      | F    | Result   |            |
|------|------------------------|------|------|----------|------------|
| SSC3 | SSC2                   | SSC1 | SSC0 | fdev (%) | fmod (kHz) |
| L    | L                      | L    | L    | Off      | Off        |
| L    | L                      | L    | Н    | ±0.5     |            |
| L    | L                      | Н    | L    | ±1.0     | DCI I//600 |
| L    | L                      | Н    | Н    | ±1.5     | PCLK/620   |
| L    | Н                      | L    | L    | ±2.0     |            |
| L    | Н                      | L    | Н    | ±0.5     | PCLK/370   |
| L    | Н                      | Н    | L    | ±1.0     |            |
| L    | Н                      | Н    | Н    | ±1.5     |            |
| Н    | L                      | L    | L    | ±2.0     |            |
| Н    | L                      | L    | Н    | ±0.5     | PCLK/258   |
| Н    | L                      | Н    | L    | ±1.0     |            |
| Н    | L                      | Н    | Н    | ±1.5     |            |
| Н    | Н                      | L    | L    | ±2.0     |            |
| Н    | Н                      | L    | Н    | ±0.5     | PCLK/192   |
| Н    | Н                      | Н    | L    | ±1.0     |            |
| Н    | Н                      | Н    | Н    | ±1.5     |            |



FIGURE 22. SSCG Waveform

#### 1.8V or 3.3V VDDIO Operation

The Des parallel bus and Serial Bus Interface can operate with 1.8 V or 3.3 V levels ( $V_{\rm DDIO}$ ) for target (Display) compatibility. The 1.8 V levels will offer a lower noise (EMI) and also a system power savings.

#### **Power Saving Features**

#### Des — PowerDown Feature (PDB)

The Des has a PDB input pin to ENABLE or POWER DOWN the device. This pin can be controlled by the system to save power, disabling the Des when the display is not needed. An auto detect mode is also available. In this mode, the PDB pin is tied High and the Des will enter POWER DOWN when the serial stream stops. When the serial stream starts up again, the Des will lock to the input stream and assert the LOCK pin and output valid data. In POWER DOWN mode, the Data and PCLK output states are determined by the OSS\_SEL status.

Note – in POWER DOWN, the optional Serial Bus Control Registers are  ${f RESET}.$ 

#### Des — Stop Stream SLEEP Feature

The Des will enter a low power SLEEP state when the input serial stream is stopped. A STOP condition is detected when the embedded clock bits are not present. When the serial stream starts again, the Des will then lock to the incoming signal and recover the data. Note – in STOP STREAM SLEEP, the optional Serial Bus Control Registers values are **RETAINED**.

# Des — CLOCK-DATA RECOVERY STATUS FLAG (LOCK) and OUTPUT STATE SELECT (OSS\_SEL)

When PDB is driven HIGH, the CDR PLL begins locking to the serial input and LOCK goes from TRI-STATE to LOW (depending on the value of the OSS\_SEL setting). After the DS90UR906Q completes its lock sequence to the input serial data, the LOCK output is driven HIGH, indicating valid data and clock recovered from the serial input is available on the parallel bus and PCLK outputs. The PCLK output is held at its current state at the change from OSC\_CLK (if this is enabled via OSC\_SEL) to the recovered clock (or vice versa). If there is a loss of clock from the input serial stream, LOCK is driven Low and the state of the RGB/VS/HS/DE outputs are based on the OSS\_SEL setting (STRAP PIN configuration or register).

#### Des — Oscillator Output — Optional

The Des provides an optional PCLK output when the input clock (serial stream) has been lost. This is based on an internal oscillator. The frequency of the oscillator may be selected. This feature may be controlled by the external pin or by register. See *Table 9* and *Table 10*.

TABLE 8. OSS\_SEL and PDB Configuration — Des Outputs

| INPUTS           |                  |                      | OUTPUTS |              |      |      |
|------------------|------------------|----------------------|---------|--------------|------|------|
| Serial<br>Input  | PDB              | OSS_SEL              | PCLK    | RGB/HS/VS/DE | LOCK | PASS |
| Х                | L                | Х                    | Z       | Z            | Z    | Z    |
| Static           | Н                | L                    | L       | L            | L    | Н    |
| Static           | Н                | Н                    | Z       | Z*           | L    | Н    |
| Active           | Н                | Х                    | Active  | Active       | Н    | Н    |
| NOTE — If pin is | strapped HIGH, o | utput will be pulled | d up    |              |      | •    |

TABLE 9. OSC (Oscillator) Mode — Des Output

| INPUTS        | OUTPUTS  |              |      |      |  |
|---------------|----------|--------------|------|------|--|
| Embedded PCLK | PCLK     | RGB/HS/VS/DE | LOCK | PASS |  |
| NOTE *        | OSC      | L            | L    | Н    |  |
|               | Output   |              |      |      |  |
| Present       | Toggling | Active       | Н    | Н    |  |



CONDITIONS: \* RFB = L, and OSS\_SEL = L

30102040

FIGURE 23. Des Outputs with Output State Select Low (OSS\_SEL = L)



FIGURE 24. Des Outputs with Output State Select High (OSS\_SEL = H)

TABLE 10. OSC\_SEL (Oscillator) Configuration

|          | OSC_SEL[2:0] INPUT | rs       | DCL / Oscillator Output          |
|----------|--------------------|----------|----------------------------------|
| OSC_SEL2 | OSC_SEL1           | OSC_SEL0 | PCLK Oscillator Output           |
| L        | L                  | L        | Off – Feature Disabled – Default |
| L        | L                  | Н        | 50 MHz ±40%                      |
| L        | Н                  | L        | 25 MHz ±40%                      |
| L        | Н                  | Н        | 16.7 MHz ±40%                    |
| Н        | L                  | L        | 12.5 MHz ±40%                    |
| Н        | L                  | Н        | 10 MHz ±40%                      |
| Н        | Н                  | L        | 8.3 MHz ±40%                     |
| Н        | Н                  | Н        | 6.3 MHz ±40%                     |



CONDITIONS: \* RFB = L, OSS\_SEL = H , and OSC\_SEL not equal to 000.

30102054

FIGURE 25. Des Outputs with Output State High and PCLK Output Oscillator Option Enabled

#### Des — OP\_LOW — Optional

The OP\_ LOW feature is used to hold the LVCMOS outputs (except the LOCK output) at a LOW state. The user must toggle the OP\_LOW Set/Reset register bit to release the outputs to the normal toggling state. Note that the release of the outputs can only occur when LOCK is HIGH. When the OP\_LOW feature is enabled, anytime LOCK = LOW, the LVCMOS outputs will toggle to a LOW state again. The OP\_ LOW strap pin feature is assigned to output PASS pin 42.

Restrictions on other straps:

1) Other straps should not be used in order to keep RGB[7:0], HS, VS, DE, and PCLK at a true LOW state. Other features should be selected thru I2C.

2) OSS\_SEL function is not available when  $O/P_LOW$  is tied H.

Outputs RGB[7:0], HSYNC, VSYNC, DE, and PCLK are in TRI-STATE before PDB toggles HIGH because the OP\_LOW strap value has not been recognized until the DS90UR906 powers up. *Figure 26* shows the user controlled release of OP\_LOW and automatic reset of OP\_LOW set on the falling edge of LOCK. *Figure 27* shows the user controlled release of OP\_LOW and manual reset of OP\_LOW set. Note manual reset of OP\_LOW can only occur when LOCK is H.



FIGURE 26. OP\_LOW Auto Set



FIGURE 27. OP\_LOW Manual Set/Reset

#### Des — Pixel Clock Edge Select (RFB)

The RFB pin determines the edge that the data is strobed on. If RFB is High, output data is strobed on the Rising edge of the PCLK. If RFB is Low, data is strobed on the Falling edge of the PCLK. This allows for inter-operability with downstream devices. The Des output does not need to use the same edge as the Ser input. This feature may be controlled by the external pin or by register.

#### Des — Control Signal Filter — Optional

The Des provides an optional Control Signal (VS, HS, DE) filter that monitors the three video control signals and eliminates any pulses that are 1 or 2 PCLKs wide. Control signals must be 3 pixel clocks wide (in its HIGH or LOW state, regardless of which state is active). This is set by the CONFIG [1:0] or by the Control Register. This feature may be controlled by the external pin or by Register.

#### **Des** — Low Frequency Optimization (LF\_Mode)

Text to come. This feature may be controlled by the external pin or by Register.

#### Des — Map Select

Text to come. This feature may be controlled by the external pin or by Register.

**TABLE 11. Map Select Configuration** 

| INP     | Effect  |                     |
|---------|---------|---------------------|
| MAPSEL1 | MAPSEL0 |                     |
| L       | L       | Bit 4, Bit 5 on LSB |
|         |         | DEFAULT             |
| L       | Н       | LSB 0 or 1          |
| Н       | H or L  | LSB 0               |

#### **Des** — Strap Input Pins

Configuration of the device maybe done via configuration input pins and the STRAP input pins, or via the Serial Control Bus. The STRAP input pins share select parallel bus output pins. They are used to load in configuration values during the initial power up sequence of the device. Only a pull-up on the pin is required when a HIGH is desired. By default the pad has an internal pull down, and will bias Low by itself. The recommended value of the pull up is 10 k $\Omega$  to  $V_{DDIO}$ ; open (NC) for Low, no pull-down is required (internal pull-down). If using the Serial Control Bus, no pull ups are required.

#### **Optional Serial Bus Control**

Please see the following section on the optional Serial Bus Control Interface.

#### **Optional BIST Mode**

Please see the following section on the chipset BIST mode for details.

### **Built In Self Test (BIST)**

An optional At-Speed Built In Self Test (BIST) feature supports the testing of the high-speed serial link. This is useful in the prototype stage, equipment production, in-system test and also for system diagnostics. In the BIST mode only a input clock is required along with control to the Ser and Des BIS-TEN input pins. The Ser outputs a test pattern (PRBS7) and drives the link at speed. The Des detects the PRBS7 pattern and monitors it for errors. A PASS output pin toggles to flag any payloads that are received with 1 to 24 errors. Upon completion of the test, the result of the test is held on the PASS output until reset (new BIST test or Power Down). A high on PASS indicates NO ERRORS were detected. A Low on PASS indicates one or more errors were detected. The duration of the test is controlled by the pulse width applied to the Des BISTEN pin. During the BIST duration the deserializer data outputs toggle with a checkerboard pattern.

Inter-operability is supported between this FPD-Link II device and all FPD-Link II generations (Gen 1/2/3) — see respective datasheets for details on entering BIST mode and control.

#### Sample BIST Sequence

See Figure 28 for the BIST mode flow diagram.

Step 1: Place the DS90UR905Q Ser in BIST Mode by setting Ser BISTEN = H. For the DS90UR905Q Ser or DS99R421 FPD-Link II Ser BIST Mode is enabled via the BISTEN pin. For the DS90C241 Ser or DS90UR241 Ser, BIST mode is enetered by setting all the input data of the device to Low state. A PCLK is required for all the Ser options. When the Des detects the BIST mode pattern and command (DCA and DCB code) the RGB and control signal outputs are shut off.

Step 2: Place the DS90UR906Q Des in BIST mode by setting the BISTEN = H. The Des is now in the BIST mode and checks the incoming serial payloads for errors. If an error in the payload (1 to 24) is detected, the PASS pin will switch low for one half of the clock period. During the BIST test, the PASS output can be monitored and counted to determine the payload error rate.

Step 3: To Stop the BIST mode, the Des BISTEN pin is set Low. The Des stops checking the data and the final test result is held on the PASS pin. If the test ran error free, the PASS output will be High. If there was one or more errors detected, the PASS output will be Low. The PASS output state is held until a new BIST is run, the device is RESET, or Powered Down. The BIST duration is user controlled by the duration of the BISTEN signal.

**Step 4:** To return the link to normal operation, the Ser BISTEN input is set Low. The Link returns to normal operation.

Figure 29 shows the waveform diagram of a typical BIST test for two cases. Case 1 is error free, and Case 2 shows one with multiple errors. In most cases it is difficult to generate errors due to the robustness of the link (differential data transmission etc.), thus they may be introduced by greatly extending the cable length, faulting the interconnect, reducing signal condition enhancements (De-Emphasis, VODSEL, or Rx Equalization).



4. OLK III HOMIU

30102043

FIGURE 28. BIST Mode Flow Diagram

#### **BER Calculations**

It is possible to calculate the approximate Bit Error Rate (BER). The following is required:

- Pixel Clock Frequency (MHz)
- · BIST Duration (seconds)
- BIST test Result (PASS)

The BER is less than or equal to one over the product of 24 times the PCLK rate times the test duration. If we assume a 65MHz PCLK, a 10 minute (600 second) test, and a PASS, the BERT is  $\leq$  1.07 X 10E-12

The BIST mode runs a check on the data payload bits. The LOCK pin also provides a link status. It the recovery of the C0 and C1 bits does not reconstruct the expected clock signal, the LOCK pin will switch Low. The combination of the LOCK and At-Speed BIST PASS pin provides a powerful tool for system evaluation and performance monitoring.



FIGURE 29. BIST Waveforms

## **Optional Serial Bus Control**

The Ser and Des may also be configured by the use of a serial control bus that is I2C protocol compatible. By default, the I2C reg\_0x00'h is set to 00'h and all configuration is set by control/strap pins. A write of 01'h to reg\_0x00'h will enable/allow configuration by registers; this will override the control/strap pins. Multiple devices may share the serial control bus since multiple addresses are supported. See *Figure 30*.

The serial bus is comprised of three pins. The SCL is a Serial Bus Clock Input. The SDA is the Serial Bus Data Input / Output signal. Both SCL and SDA signals require an external pull up resistor to  $V_{DDIO}$ . For most applications a 4.7 k pull up resistor to  $V_{DDIO}$  may be used. The resistor value may be adjusted for capacitive loading and data rate requirements. The signals are either pulled High, or driven Low.



FIGURE 30. Serial Control Bus Connection

The third pin is the ID[X] pin. This pin sets one of four possible device addresses. Two different connections are possible. The pin may be pulled to  $V_{DD}$  (1.8V, NOT  $V_{DDIO})) with a 10 <math display="inline">k\Omega$  resistor; or a 10  $k\Omega$  pull up resistor (to  $V_{DD}$  1.8V, NOT  $V_{DDIO}))$  and a pull down resistor of the recommended value to set other three possible addresses may be used. See *Table 12* for the Ser and *Table 13* for the Des. Do not tie ID[x] directly to VSS.

The Serial Bus protocol is controlled by START, START-Repeated, and STOP phases. A START occurs when SCL transitions Low while SDA is High. A STOP occurs when SDA transition High while SCL is also HIGH. See *Figure 31* 



FIGURE 31. START and STOP Conditions

To communicate with a remote device, the host controller (master) sends the slave address and listens for a response from the slave. This response is referred to as an acknowledge bit (ACK). If a slave on the bus is addressed correctly, it Acknowledges (ACKs) the master by driving the SDA bus low. If the address doesn't match a device's slave address, it Not-acknowledges (NACKs) the master by letting SDA be pulled High. ACKs also occur on the bus when data is being transmitted. When the master is writing data, the slave ACKs after every data byte is successfully received. When the master is reading data, the master ACKs after every data byte is received to let the slave know it wants to receive another data byte. When the master wants to stop reading, it NACKs after the last data byte and creates a stop condition on the bus. All communication on the bus begins with either a Start condition or a Repeated Start condition. All communication on the bus ends with a Stop condition. A READ is shown in Figure 32 and a WRITE is shown in Figure 33.

Note: During initial power-up, a delay of 10ms will be required before the I2C will respond.

If the Serial Bus is not required, the three pins may be left open (NC).

TABLE 12. ID[x] Resistor Value - DS90UR905Q Ser

| Resistor<br>RID* kΩ<br>(5% tol) | Address<br>7'b      | Address<br>8'b<br>0 appended<br>(WRITE) |
|---------------------------------|---------------------|-----------------------------------------|
| 0.47                            | 7b' 110 1001 (h'69) | 8b' 1101 0010 (h'D2)                    |
| 2.7                             | 7b' 110 1010 (h'6A) | 8b' 1101 0100 (h'D4)                    |
| 8.2                             | 7b' 110 1011 (h'6B) | 8b' 1101 0110 (h'D6)                    |
| Open                            | 7b' 110 1110 (h'6E) | 8b' 1101 1100 (h'DC)                    |

TABLE 13. ID[x] Resistor Value - DS90UR906Q Des

| Resistor<br>RID* kΩ<br>(5% tol) | Address<br>7'b      | Address<br>8'b<br>0 appended<br>(WRITE) |
|---------------------------------|---------------------|-----------------------------------------|
| 0.47                            | 7b' 111 0001 (h'71) | 8b' 1110 0010 (h'E2)                    |
| 2.7                             | 7b' 111 0010 (h'72) | 8b' 1110 0100 (h'E4)                    |
| 8.2                             | 7b' 111 0011 (h'73) | 8b' 1110 0110 (h'E6)                    |
| Open                            | 7b' 111 0110 (h'76) | 8b' 1110 1100 (h'EC)                    |

\*Note: RID  $\neq$  0 ohm, do not connect directly to VSS (GND), this is not a valid address.

FIGURE 32. Serial Control Bus — READ



FIGURE 33. Serial Control Bus — WRITE

#### TABLE 14. SERIALIZER — Serial Bus Control Registers

| ADD<br>(dec) | ADD<br>(hex) | Register Name | Bit(s) | R/W | Defa<br>ult<br>(bin) | Function     | Description                                         |
|--------------|--------------|---------------|--------|-----|----------------------|--------------|-----------------------------------------------------|
| 0            | 0            | Ser Config 1  | 7      | R/W | 0                    | Reserved     | Reserved                                            |
|              |              |               | 6      | R/W | 0                    | Reserved     | Reserved                                            |
|              |              |               | 5      | R/W | 0                    | VODSEL       | 0: Low                                              |
|              |              |               |        |     |                      |              | 1: High                                             |
|              |              |               | 4      | R/W | 0                    | RFB          | 0: Data latched on Falling edge of PCLK             |
|              |              |               |        |     |                      |              | 1: Data latched on Rising edge of PCLK              |
|              |              |               | 3:2    | R/W | 00                   | CONFIG       | 00: Control Signal Filter Disabled                  |
|              |              |               |        |     |                      |              | 01: Control Signal Filter Enabled                   |
|              |              |               |        |     |                      |              | 10: DS90UR124, DS99R124 Mode                        |
|              |              |               |        |     |                      |              | 11: DS90C124 Mode                                   |
|              |              |               | 1      | R/W | 0                    | SLEEP        | Note – not the same function as PowerDown (PDB)     |
|              |              |               |        |     |                      |              | 0: normal mode                                      |
|              |              |               | _      |     |                      |              | 1: Sleep Mode – Register settings retained.         |
|              |              |               | 0      | R/W | 0                    | REG          | 0: Configurations set from control pins             |
|              |              |               |        |     |                      |              | 1: Configuration set from registers (except I2C_ID) |
| 1            | 1            | Device ID     | 7      | R/W | 0                    | REG ID       | 0: Address from ID[x] Pin                           |
|              |              |               |        | DAM | 4404                 | IDDA         | 1: Address from Register                            |
|              |              |               | 6:0    | R/W | 1101                 | ID[X]        | Serial Bus Device ID, Four IDs are:                 |
|              |              |               |        |     | 000                  |              | 7b '1101 001 (h'69)<br>7b '1101 010 (h'6A)          |
|              |              |               |        |     |                      |              | 7b '1101 010 (110A)<br>  7b '1101 011 (h'6B)        |
|              |              |               |        |     |                      |              | 75 '1101 011 (1105)<br>  75 '1101 110 (h'6E)        |
|              |              |               |        |     |                      |              | All other addresses are <b>Reserved</b> .           |
| 2            | 2            | De-Emphasis   | 7:5    | R/W | 000                  | De-E Setting | 000: set by external Resistor                       |
| _            | _            | Control       |        |     |                      |              | 001: -1 dB                                          |
|              |              |               |        |     |                      |              | 010: -2 dB                                          |
|              |              |               |        |     |                      |              | 011: -3.3 dB                                        |
|              |              |               |        |     |                      |              | 100: -5 dB                                          |
|              |              |               |        |     |                      |              | 101: -6.7 dB                                        |
|              |              |               |        |     |                      |              | 110: -9 dB                                          |
|              |              |               |        |     |                      |              | 111: -12 dB                                         |
|              |              |               | 4      | R/W | 0                    | De-E EN      | 0: De-Emphasis Enabled                              |
|              |              |               |        |     |                      |              | 1: De-Emphasis Disabled                             |
|              |              |               | 3:0    | R/W | 000                  | Reserved     | Reserved                                            |

TABLE 15. DESERIALIZER — Serial Bus Control Registers

| ADD<br>(dec) | ADD<br>(hex) | Register Name  | Bit(s) | R/W | Defa<br>ult<br>(bin) | Function               | Description                                                                                                                                                             |  |
|--------------|--------------|----------------|--------|-----|----------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0            | 0            | Des Config 1   | 7      | R/W | 0                    | LFMODE                 | 0: 20 to 65 MHz Operation<br>1: 5 to 20 MHz Operation                                                                                                                   |  |
|              |              |                | 6      | R/W | 0                    | OS_PCLK                | 0: Normal PCLK Output Slew 1: Increased PCLK Slew                                                                                                                       |  |
|              |              |                | 5      | R/W | 0                    | OS_DATA                | 0: Normal DATA OUTPUT Slew 1: Increased Data Slew                                                                                                                       |  |
|              |              |                | 4      | R/W | 0                    | RFB                    | Data strobed on Falling edge of PCLK     Data strobed on Rising edge of PCLK                                                                                            |  |
|              |              |                | 3:2    | R/W | 00                   | CONFIG                 | 00: Normal Mode, Control Signal Filter Disabled 01: Normal Mode, Control Signal Filter Enabled 10: Backwards Compatible (DS90UR241) 11: Backwards Compatible (DS90C241) |  |
|              |              |                | 1      | R/W | 0                    | SLEEP                  | Note – not the same function as PowerDown (PDB)  0: normal mode  1: Sleep Mode – Register settings retained.                                                            |  |
|              |              |                | 0      | R/W | 0                    | REG Control            | 0: Configurations set from control pins / STRAP pins 1: Configurations set from registers (except I2C_ID)                                                               |  |
| 1            | 1            | Slave ID       | 7      | R/W | 0                    |                        | 0: Address from ID[X] Pin 1: Address from Register                                                                                                                      |  |
|              |              |                | 6:0    | R/W | 1110<br>000          | ID[X]                  | Serial Bus Device ID, Four IDs are: 7b '1110 001 (h'71) 7b '1110 010 (h'72) 7b '1110 011 (h'73) 7b '1110 110 (h'76) All other addresses are <i>Reserved</i> .           |  |
| 2            | 2            | Des Features 1 | 7      | R/W | 0                    | OP_LOW<br>Release/Set  | 0: set outputs state LOW (except LOCK) 1: release output LOW state, outputs toggling norma Note: This register only works during LOCK = 1.                              |  |
|              |              |                | 6      | R/W | 0                    | OSS_SEL                | Output Sleep State Select  0: PCLK/RGB[7:0]/HS/VS/DE = Tri-State, LOCK = Normal, PASS = H  1: PCLK/RGB[7:0]/HS/VS/DE = L, LOCK = Normal, PASS = H                       |  |
|              |              |                | 5:4    | R/W | 00                   | MAP_SEL                | Special for Backwards Compatible Mode with DS90UR241) 00: bit 4, 5 on LSB 01: LSB zero or one 10: LSB zero 11: LSB zero                                                 |  |
|              |              |                | 3      | R/W | 0                    | OP_LOW strap<br>bypass | 0: strap will determine whether OP_LOW feature is ON or OFF 1: Turns OFF OP_LOW feature                                                                                 |  |
|              |              |                | 2:0    | R/W | 00                   | OSC_SEL                | 000: OFF<br>001: 50 MHz ±40%<br>010: 25 MHz ±40%<br>011: 16.7 MHz ±40%<br>100: 12.5 MHz ±40%<br>101: 10 MHz ±40%<br>110: 8.3 MHz ±40%<br>111: 6.3 MHz ±40%              |  |

| ADD   | ADD   | Register Name  | Bit(s) | R/W | Defa  | Function        | Description                                  |  |
|-------|-------|----------------|--------|-----|-------|-----------------|----------------------------------------------|--|
| (dec) | (hex) |                |        |     | ult   |                 |                                              |  |
|       |       |                |        |     | (bin) |                 |                                              |  |
| 3     | 3     | Des Features 2 | 7:5    | R/W | 000   | EQ Gain         | 000: ~1.625 dB                               |  |
|       |       |                |        |     |       |                 | 001: ~3.25 dB                                |  |
|       |       |                |        |     |       |                 | 010: ~4.87 dB                                |  |
|       |       |                |        |     |       |                 | 011: ~6.5 dB                                 |  |
|       |       |                |        |     |       |                 | 100: ~8.125 dB                               |  |
|       |       |                |        |     |       |                 | 101: ~9.75 dB                                |  |
|       |       |                |        |     |       |                 | 110: ~11.375 dB                              |  |
|       |       |                |        |     |       |                 | 111: ~13 dB                                  |  |
|       |       |                | 4      | R/W | 0     | EQ Enable       | 0: EQ = disabled                             |  |
|       |       |                |        |     |       |                 | 1: EQ = enabled                              |  |
|       |       |                | 3:0    | R/W | 0000  | SSC             | IF LF_MODE = 0, then:                        |  |
|       |       |                |        |     |       |                 | 000: SSCG OFF                                |  |
|       |       |                |        |     |       |                 | 0001: fdev = ±0.5%, fmod = PCLK/2168         |  |
|       |       |                |        |     |       |                 | 0010: fdev = ±1.0%, fmod = PCLK/2168         |  |
|       |       |                |        |     |       |                 | 0011: fdev = ±1.5%, fmod = PCLK/2168         |  |
|       |       |                |        |     |       |                 | 0100: fdev = ±2.0%, fmod = PCLK/2168         |  |
|       |       |                |        |     |       |                 | 0101: fdev = $\pm 0.5\%$ , fmod = PCLK/1300  |  |
|       |       |                |        |     |       |                 | 0110: fdev = ±1.0%, fmod = PCLK/1300         |  |
|       |       |                |        |     |       |                 | 0111: fdev = ±1.5%, fmod = PCLK/1300         |  |
|       |       |                |        |     |       |                 | 1000: fdev = ±2.0%, fmod = PCLK/1300         |  |
|       |       |                |        |     |       |                 | 1001: fdev = ±0.5%, fmod = PCLK/868          |  |
|       |       |                |        |     |       |                 | 1010: fdev = ±1.0%, fmod = PCLK/868          |  |
|       |       |                |        |     |       |                 | 1011: fdev = ±1.5%, fmod = PCLK/868          |  |
|       |       |                |        |     |       |                 | 1100: fdev = ±2.0%, fmod = PCLK/868          |  |
|       |       |                |        |     |       |                 | 1101: fdev = ±0.5%, fmod = PCLK/650          |  |
|       |       |                |        |     |       |                 | 1110: fdev = ±1.0%, fmod = PCLK/650          |  |
|       |       |                |        |     |       |                 | 1111: fdev = ±1.5%, fmod = PCLK/650          |  |
|       |       |                |        |     |       |                 | IF LF_MODE = 1, then:                        |  |
|       |       |                |        |     |       |                 | 000: SSCG OFF                                |  |
|       |       |                |        |     |       |                 | 0001: fdev = ±0.5%, fmod = PCLK/620          |  |
|       |       |                |        |     |       |                 | 0010: fdev = ±1.0%, fmod = PCLK/620          |  |
|       |       |                |        |     |       |                 | 0011: fdev = ±1.5%, fmod = PCLK/620          |  |
|       |       |                |        |     |       |                 | 0100: fdev = ±2.0%, fmod = PCLK/620          |  |
|       |       |                |        |     |       |                 | 0101: fdev = ±0.5%, fmod = PCLK/370          |  |
|       |       |                |        |     |       |                 | 0110: $fdev = \pm 1.0\%$ , $fmod = PCLK/370$ |  |
|       |       |                |        |     |       |                 | 0111: fdev = ±1.5%, fmod = PCLK/370          |  |
|       |       |                |        |     |       |                 | 1000: fdev = ±2.0%, fmod = PCLK/370          |  |
|       |       |                |        |     |       |                 | 1001: fdev = ±0.5%, fmod = PCLK/258          |  |
|       |       |                |        |     |       |                 | 1010: fdev = ±1.0%, fmod = PCLK/258          |  |
|       |       |                |        |     |       |                 | 1011: fdev = ±1.5%, fmod = PCLK/258          |  |
|       |       |                |        |     |       |                 | 1100: fdev = ±2.0%, fmod = PCLK/258          |  |
|       |       |                |        |     |       |                 | 1101: fdev = ±0.5%, fmod = PCLK/192          |  |
|       |       |                |        |     |       |                 | 1110: fdev = ±1.0%, fmod = PCLK/192          |  |
|       |       |                |        |     |       |                 | 1111: fdev = ±1.5%, fmod = PCLK/192          |  |
| 4     | 4     | CMLOUT         | 7      | R/W | 0     | Repeater Enable | 0: Output CMLOUTP/N = disabled               |  |
|       |       | Config         |        |     |       |                 | 1: Output CMLOUTP/N = enabled                |  |
|       |       |                | 6:0    | R/W | 0000  | Reserved        | Reserved                                     |  |
|       |       |                |        |     | 000   |                 |                                              |  |
|       |       |                |        |     |       | !               | !                                            |  |

## **Applications Information**

#### **DISPLAY APPLICATION**

The DS90UR905Q/906Q chipset is intended for interface between a host (graphics processor) and a Display. It supports an 24-bit color depth (RGB888) and up to 1024 X 768 display formats. In a RGB888 application, 24 color bits (R[7:0], G[7:0], B[7:0]), Pixel Clock (PCLK) and three control bits (VS, HS and DE) are supported across the serial link with PCLK rates from 5 to 65 MHz. The chipset may also be used in 18-bit color applications. In this application three to six general purpose signals may also be sent from host to display.

The Des is expected to be located close to its target device. The interconnect between the Des and the target device is typically in the 1 to 3 inch separation range. The input capacitance of the target device is expected to be in the 5 to 10 pF range. Care should be taken on the PCLK output trace as this signal is edge sensitive and strobes the data. It is also assumed that the fanout of the Des is one. If additional loads need to be driven, a logic buffer or mux device is recommended.

#### TYPICAL APPLICATION CONNECTION

Figure 34 shows a typical application of the DS90UR905Q Ser in Pin control mode for a 65 MHz 24-bit Color Display Application. The LVDS outputs require 100 nF AC coupling capacitors to the line. The line driver includes internal termination. Bypass capacitors are placed near the power supply pins. At a minimum, four 0.1 µF capacitors and a 4.7 µF capacitor should be used for local device bypassing. System GPO (General Purpose Output) signals control the PDB and BISTEN pins. In this application the RFB pin is tied Low to latch data on the falling edge of the PCLK. The application assumes the companion Des (DS90UR906Q) therefore the configuration pins are also both tied Low. In this example the cable is long, therefore the VODSEL pin is tied High and a De-Emphasis value is selected by the resistor R1. The interface to the host is with 1.8 V LVCMOS levels, thus the VDDIO pin is connected also to the 1.8V rail. The Optional Serial Bus Control is not used in this example, thus the SCL, SDA and ID[x] pins are left open. A delay cap is placed on the PDB signal to delay the enabling of the device until power is stable.



FIGURE 34. DS90UR905Q Typical Connection Diagram — Pin Control

Figure 35 shows a typical application of the DS90UR906Q Des in Pin/STRAP control mode for a 65 MHz 24-bit Color Display Application. The LVDS inputs utilize 100 nF coupling capacitors to the line and the Receiver provides internal termination. Bypass capacitors are placed near the power supply pins. At a minimum, seven 0.1 μF capacitors and two 4.7 μF capacitors should be used for local device bypassing. System GPO (General Purpose Output) signals control the PDB and the BISTEN pins. In this application the RRFB pin is tied Low to strobe the data on the falling edge of the PCLK.

Since the device in the Pin/STRAP mode, four 10  $k\Omega$  pull up resistors are used on the parallel output bus to select the desired device features. CONFIG[1:0] is set to 01'b for Normal Mode and Control Signal Filter ON, this is accomplished with

the STRAP pull-up on B7. The receiver input equalizer is also enabled and set to provide 7.5 dB of gain, this is accomplished with EQ[3:0] set to 1001'b with STRAP pull ups on G4 and G7. To reduce parallel bus EMI, the SSCG feature is enabled and set to 30 kHz and  $\pm 1\%$  with SSC[3:0] set to 0010'b and a STRAP pull-up on R4. The desired features are set with the use of the four pull up resistors.

The interface to the target display is with 3.3V LVCMOS levels, thus the VDDIO pin is connected to the 3.3 V rail. The optional Serial Bus Control is not used in this example, thus the SCL, SDA and ID[x] pins are left open. A delay cap is placed on the PDB signal to delay the enabling of the device until power is stable.



FIGURE 35. DS90UR906Q Typical Connection Diagram — Pin Control

#### **POWER UP REQUIREMENTS AND PDB PIN**

The VDD (V<sub>DDn</sub> and V<sub>DDlO</sub>) supply ramp should be faster than 1.5 ms with a monotonic rise. If slower then 1.5 ms then a capacitor on the PDB pin is needed to ensure PDB arrives after all the VDD have settled to the recommended operating voltage. When PDB pin is pulled to V<sub>DDlO</sub>, it is recommended to use a 10 k $\Omega$  pull-up and a 22 uF cap to GND to delay the PDB input signal.

#### **NOISE MARGIN**

**TBD** 

#### TRANSMISSION MEDIA

The Ser/Des chipset is intended to be used in a point-to-point configuration, through a PCB trace, or through twisted pair cable. The Ser and Des provide internal terminations providing a clean signaling environment. The interconnect for LVDS should present a differential impedance of 100 Ohms. Use cables and connectors that have matched differential impedance to minimize impedance discontinuities. Shielded or un-shielded cables may be used depending upon the noise environment and application requirements.

#### LIVE LINK INSERTION

The Ser and Des devices support live pluggable applications. The automatic receiver lock to random data "plug & go" hot insertion capability allows the DS90UR906Q to attain lock to the active data stream during a live insertion event.

#### **PCB LAYOUT AND POWER SYSTEM CONSIDERATIONS**

Circuit board layout and stack-up for the LVDS Ser/Des devices should be designed to provide low-noise power feed to the device. Good layout practice will also separate high frequency or high-level inputs and outputs to minimize unwanted stray noise pickup, feedback and interference. Power system performance may be greatly improved by using thin dielectrics (2 to 4 mils) for power / ground sandwiches. This arrangement provides plane capacitance for the PCB power system with low-inductance parasitics, which has proven especially effective at high frequencies, and makes the value and placement of external bypass capacitors less critical. External bypass capacitors should include both RF ceramic and tantalum electrolytic types. RF capacitors may use values in the range of 0.01 uF to 0.1 uF. Tantalum capacitors may be in the 2.2 uF to 10 uF range. Voltage rating of the tantalum capacitors should be at least 5X the power supply voltage

Surface mount capacitors are recommended due to their smaller parasitics. When using multiple capacitors per supply pin, locate the smaller value closer to the pin. A large bulk capacitor is recommend at the point of power entry. This is typically in the 50uF to 100uF range and will smooth low frequency switching noise. It is recommended to connect power

and ground pins directly to the power and ground planes with bypass capacitors connected to the plane with via on both ends of the capacitor. Connecting power or ground pins to an external bypass capacitor will increase the inductance of the path.

A small body size X7R chip capacitor, such as 0603, is recommended for external bypass. Its small body size reduces the parasitic inductance of the capacitor. The user must pay attention to the resonance frequency of these external bypass capacitors, usually in the range of 20-30 MHz. To provide effective bypassing, multiple capacitors are often used to achieve low impedance between the supply rails over the frequency of interest. At high frequency, it is also a common practice to use two vias from power and ground pins to the planes, reducing the impedance at high frequency.

Some devices provide separate power and ground pins for different portions of the circuit. This is done to isolate switching noise effects between different sections of the circuit. Separate planes on the PCB are typically not required. Pin Description tables typically provide guidance on which circuit blocks are connected to which power pin pairs. In some cases, an external filter many be used to provide clean power to sensitive circuits such as PLLs.

Use at least a four layer board with a power and ground plane. Locate LVCMOS signals away from the LVDS lines to prevent coupling from the LVCMOS lines to the LVDS lines. Closely-coupled differential lines of 100 Ohms are typically recommended for LVDS interconnect. The closely coupled lines help to ensure that coupled noise will appear as common-mode and thus is rejected by the receivers. The tightly coupled lines will also radiate less.

Information on the LLP style package is provided in National Application Note: AN-1187.

#### LVDS INTERCONNECT GUIDELINES

See AN-1108 and AN-905 for full details.

- Use 100Ω coupled differential pairs
- Use the S/2S/3S rule in spacings
  - -S =space between the pair
  - 2S = space between pairs
  - 3S = space to LVCMOS signal
- · Minimize the number of Vias
- Use differential connectors when operating above 500Mbps line speed
- Maintain balance of the traces
- Minimize skew within the pair
- Terminate as close to the TX outputs and RX inputs as possible

Additional general guidance can be found in the LVDS Owner's Manual - available in PDF format from the National web site at: www.national.com/lvds

#### **ALTERNATE COLOR / DATA MAPPING**

Color Mapped data Pin names are provided to specify a recommended mapping for 24-bit Color Applications. Seven [7] is assumed to be the MSB, and Zero [0] is assumed to be the LSB. While this is recommended it is not required. When connecting to earlier generations of FPD-Link II Ser and Des

devices, a color mapping review is recommended to ensure the correct connectivity is obtained. *Table 16* provides examples for interfacing to 18-bit applications with or without the video control signals embedded. The DS90UR906Q Des also provides additional flexibility with the MAP\_SEL feature as well

TABLE 16. Alternate Color / Data Mapping — See Text Below

| 18-bit RGB | 18-bit RGB | 24-bit RGB | 905 Pin Name | 906 Pin Name | 24-bit RGB | 18-bit RGB | 18-bit RGB |
|------------|------------|------------|--------------|--------------|------------|------------|------------|
| LSB R0     | GP0        | RO         | RO           | R0           | R0         | GP0        | LSB R0     |
| R1         | GP1        | R1         | R1           | R1           | R1         | GP1        | R1         |
| R2         | R0         | R2         | R2           | R2           | R2         | R0         | R2         |
| R3         | R1         | R3         | R3           | R3           | R3         | R1         | R3         |
| R4         | R2         | R4         | R4           | R4           | R4         | R2         | R4         |
| MSB R5     | R3         | R5         | R5           | R5           | R5         | R3         | MSB R5     |
| LSB G0     | R4         | R6         | R6           | R6           | R6         | R4         | LSB G0     |
| G1         | R5         | R7         | R7           | R7           | R7         | R5         | G1         |
| G2         | GP2        | G0         | G0           | G0           | G0         | GP2        | G2         |
| G3         | GP3        | G1         | G1           | G1           | G1         | GP3        | G3         |
| G4         | GO         | G2         | G2           | G2           | G2         | G0         | G4         |
| MSB G5     | G1         | G3         | G3           | G3           | G3         | G1         | MSB G5     |
| LSB B0     | G2         | G4         | G4           | G4           | G4         | G2         | LSB0       |
| B1         | G3         | G5         | G5           | G5           | G5         | G3         | B1         |
| B2         | G4         | G6         | G6           | G6           | G6         | G4         | B2         |
| В3         | G5         | G7         | G7           | G7           | G7         | G5         | В3         |
| B4         | GP4        | B0         | B0           | В0           | B0         | GP4        | B4         |
| MSB B5     | GP5        | B1         | B1           | B1           | B1         | GP5        | MSB B5     |
| HS         | B0         | B2         | B2           | B2           | B2         | B0         | HS         |
| VS         | B1         | В3         | B3           | B3           | В3         | B1         | VS         |
| DE         | B2         | B4         | B4           | B4           | B4         | B2         | DE         |
| GP0        | В3         | B5         | B5           | B5           | B5         | В3         | GP0        |
| GP1        | B4         | В6         | B6           | В6           | В6         | B4         | GP1        |
| GP2        | B5         | B7         | B7           | B7           | B7         | B5         | GP2        |
| GND        | HS         | HS         | HS           | HS           | HS         | HS         | GND        |
| GND        | VS         | VS         | VS           | VS           | VS         | VS         | GND        |
| GND        | DE         | DE         | DE           | DE           | DE         | DE         | GND        |
| Scenario 3 | Scenario 2 | Scenario 1 | 905 Pin Name | 906 Pin Name | Scenario 1 | Scenario 2 | Scenario 3 |

#### Scenario 3

Scenario 3 supports an 18-bit RGB color mapping, 3 un-embedded video control signals, and up to three general purpose signals.

#### Scenario 2

Scenario 2 supports an 18-bit RGB color mapping, 3 embedded video control signals, and up to six general purpose signals.

#### Scenario 1

Scenario 1 supports the 24-bit RGB color mapping, along with the 3 embedded video control signals. This is the native mode for the chipset.

## **Typical Performance Curves**

- LVCMOS VOL/IOL (VDDIO, OS\_PCLK/DATA, PCLK/ outputs)
- LVCMOS VOH/IOH (VDDIO, OS\_PCLK/DATA, PCLK/ outputs)
- Ser ICC
- Des ICC
- SigCon Ser
- SigCon Des
- Cable Length

### **Revision History**

- 2/01/2010
- DS90UR905Q DATASHEET LIMITS HAVE BEEN UPDATED PER CHARACTERIZATION RESULT AND ARE THE FINAL LIMITS
- Updated TABLE 12: deleted ID[x] Address 7'b 110 1000 (h'68) (8'b 1101 0000 (h'D0))
- Updated TABLE 13: deleted ID[x] Address 7'b 111 0000 (h'70) (8'b 1110 0000 (h'E0))
- Updated DS90UR906Q Pin Diagram: strap changes on pin11, pin14, and pin42
- Updated DS90UR906Q Deserializer Pin Descriptions: RDS feature changed to OS\_PCLK and OS\_DATA. Added OP\_LOW feature.
- Changed strap pin 14 feature from "RDS" to "OS\_DATA" (Output Slew\_DATA)
- Added strap to pin 11 "OS\_PCLK" (Output Slew\_PCLK)
- Added strap to pin 42 "OP LOW" (Output LOW)
- Changed Table 14: ADD\1\bit\6:0\ID[x]: deleted Device ID 7b'1101 00 (h'68). Only four (4) IDs will be available.
- Changed Table 15: ADD \ 0 \ bit \ 6 \ OSS\_SEL:
   "OSS\_SEL" changed feature to "OS\_PCLK" (Output Slew\_PCLK). OSS\_SEL moved to ADD \ 2 \ bit \ 6 \.
- Changed Table 15: ADD \ 0 \ bit \ 5 \ RDS: changed "RDS" feature to OS\_DATA (Output Slew\_DATA)

- Changed Table 15: ADD \ 1\ bit \ 6:0 \ ID[x]: deleted Device ID 7b'1110 00 (h'70). Only four (4) IDs will be available.
- Changed Table 15: ADD \ 2 \ bit \ 7 \ Reserved: changed "Reserved" to "OP\_LOW"
- Changed Table 15: ADD \ 2 \ bit \ 6 \ Reserved: changed "Reserved" to "OSS\_SEL"
- Updated DS90UR905Q Typical Connection Diagram Pin Control. Ref 30102044
- Updated DS90UR906Q Typical Connection Diagram Pin Control. Ref 30102045
- Created OP\_LOW timing figure 26. Ref 30102065.
- · Created OP\_LOW timing figure27. Ref 30102066.
- Removed IDDT3 and IDDIOT3 (RANDOM pattern) because the limits are the same as checker board pattern.
- 2/08/2010
- Minor corrections: Changed lin from +/-10uA to +/-15uA in Serial Control bus section; added note 11 to: t<sub>XZR</sub>, t<sub>PLD</sub>, t<sub>SD</sub>, t<sub>D,IIT</sub> and VOL (in Serial Control Bus Characteristics).
- 2/09/2010
- Added "Note: During initial power-up, a delay of 10ms will be required before the I2C will respond." in Optional Serial Bus Control description section.
- 2/11/2010
- Removed Note 11 on t<sub>D,IIT</sub> and max values.
- 3/5/2010
- Added reference to soldering profile.
- · Added ESD CDM and ESD MM values.
- Updated  $\theta_{JA}$  value.
- 5/25/2010
- DS90UR906 DATASHEET LIMITS HAVE BEEN UPDATED PER CHARACTERIZATION RESULTS
- Corrected TABLE 14. SERIALIZER Serial Bus Control Regeisters: register 5 from RFB to VODSEL and register 4 from VODSEL to RFB

# Physical Dimensions inches (millimeters) unless otherwise noted



48-pin LLP Package (7.0 mm x 7.0 mm x 0.8 mm, 0.5 mm pitch) NS Package Number SQA48A



60-pin LLP Package (9.0 mm x 9.0 mm x 0.8 mm, 0.5 mm pitch) NS Package Number SQA60B

## **Notes**

For more National Semiconductor product information and proven design tools, visit the following Web sites at:

| Pr                             | oducts                       | Design Support                  |                                |  |  |
|--------------------------------|------------------------------|---------------------------------|--------------------------------|--|--|
| Amplifiers                     | www.national.com/amplifiers  | WEBENCH® Tools                  | www.national.com/webench       |  |  |
| Audio                          | www.national.com/audio       | App Notes                       | www.national.com/appnotes      |  |  |
| Clock and Timing               | www.national.com/timing      | Reference Designs               | www.national.com/refdesigns    |  |  |
| Data Converters                | www.national.com/adc         | Samples                         | www.national.com/samples       |  |  |
| Interface                      | www.national.com/interface   | Eval Boards                     | www.national.com/evalboards    |  |  |
| LVDS                           | www.national.com/lvds        | Packaging                       | www.national.com/packaging     |  |  |
| Power Management               | www.national.com/power       | Green Compliance                | www.national.com/quality/green |  |  |
| Switching Regulators           | www.national.com/switchers   | Distributors                    | www.national.com/contacts      |  |  |
| LDOs                           | www.national.com/ldo         | Quality and Reliability         | www.national.com/quality       |  |  |
| LED Lighting                   | www.national.com/led         | Feedback/Support                | www.national.com/feedback      |  |  |
| Voltage References             | www.national.com/vref        | Design Made Easy                | www.national.com/easy          |  |  |
| PowerWise® Solutions           | www.national.com/powerwise   | Applications & Markets          | www.national.com/solutions     |  |  |
| Serial Digital Interface (SDI) | www.national.com/sdi         | Mil/Aero                        | www.national.com/milaero       |  |  |
| Temperature Sensors            | www.national.com/tempsensors | SolarMagic™                     | www.national.com/solarmagic    |  |  |
| PLL/VCO                        | www.national.com/wireless    | PowerWise® Design<br>University | www.national.com/training      |  |  |

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

Copyright© 2010 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Technical Support Center Email: support@nsc.com Tel: 1-800-272-9959 National Semiconductor Europe Technical Support Center Email: europe.support@nsc.com National Semiconductor Asia Pacific Technical Support Center Email: ap.support@nsc.com

National Semiconductor Japan Technical Support Center Email: jpn.feedback@nsc.com