Total No. of Questions: 10 ] [ Total No. of Printed Pages: 4

Roll No. .....

## CS-605(N)

# B. E. (Sixth Semester) EXAMINATION, June, 2011

(Computer Science & Engg. Branch)

ADVANCE COMPUTER ARCHITECTURE

[CS-605(N)]

Time: Three Hours

Muximum Marks: 100

Minimum Pass Marks : 35

Note: Attempt one question from each Unit. All questions carry equal marks.

#### Unit-I

- (a) Explain Flynn's classification based on multiplicity of instruction stream and data stream.
  - (b) Explain the following terms to measure performance of computer system;
    - (i) Clock rate and CPI (Cycle Per Instruction)
    - (ii) MIPS (Million Instruction Per Second) rate
    - (iii) Throughput rate
    - (iv) Performance factor
- 2. (a) Explain the architectural operations of SIMD and MIMD computers. Distinguish between multiprocessor and multicomputers based on their structure.

P. T. O.

(b) What is Interconnection Network? Explain different interconnection network architectures comparing their architectural features.

#### Unit $-\Pi$

- (a) Explain the following terms associated with cache design:
  - (i) Write through verses write back cache
  - (ii) Factors affecting cache hit ratios
  - (b) Discuss arbitration, transaction and interrupt w. r. to backplane bus system.
- (a) Explain Interleaved memory organization. Justify the use of interleaved memory organization.
  - (b) Explain MESI protocol for cache coherence with suitable example.

#### Unit-III

- (a) Explain the following approaches to the branch problem in pipeline processor:
  - (i) Branch elimination
  - (ii) Branch prediction
  - (iii) Branch target
  - (b) Distinguish between the following:

10

- (i) Arithmetic and instruction pipeline
- (ii) Unifunctional and multifunctional pipeline
- (iii) Static and dynamic pipeline
- (iv) Scalar and vector pipeline
- (a) Explain the working of arithmetic pipeline with suitable example.

j

(b) Consider the following reservation table for 4 stage pipeline with clock cycle P = 20 ns:

|                  | 1 | 2 | 3 | 4: | 5 | .6 |
|------------------|---|---|---|----|---|----|
| $\mathbf{s}_{i}$ | × |   |   |    |   | ×  |
| S <sub>2</sub>   | • | × |   | ×  |   |    |
| S <sub>3</sub>   |   |   | × |    |   |    |
| S <sub>4</sub>   |   |   |   | ×  | × |    |

- (i) What are the forbidden latencies and initial collision vector?
- (ii) Draw state transition diagram.
- (iii) Determine the MAL associated with the shortest greedy cycle.
- (iv) Determine the pipeline throughput corresponding to the MAL and given P.

#### Unit-IV

- 7. (a) Compare distributed and shared memory model. 10
  - (b) What is vector processing? Explain the characteristics of vector processing.
- (a) Explain message routing schemes in multicomputer network.
  - (b) Explain Snoopy coherency protocol. 10

#### Unit -- V

(a) Explain various parallel programming models.
 P. T. O.

### [4]

|    | (b)   | Write in brief on parallel languages and expla | in the       |
|----|-------|------------------------------------------------|--------------|
|    |       | reatures of parallel language for parallelism. | ιι μης<br>10 |
| 10 | Wri   | te short notes on the following:               | 20           |
|    |       | Parallel software tools                        | 20           |
|    | (ii)  | Object oriented parallel programming model     |              |
|    | (iii) | Parallel programming environment               |              |
|    | (iv)  | Vector access memory schemes                   |              |
|    |       |                                                |              |

CS-605(N)