| Total N                                                                                                              | lo. of Questions: 5]   | [ Total No. of Printed Pages : 3           | , |  |
|----------------------------------------------------------------------------------------------------------------------|------------------------|--------------------------------------------|---|--|
| rgpvonlin                                                                                                            | ne.com                 | Roll No.                                   |   |  |
| EC-505(N)                                                                                                            |                        |                                            |   |  |
| B. E. (Fifth Semester) EXAMINATION, Dec., 2010                                                                       |                        |                                            |   |  |
| (New Scheme)                                                                                                         |                        |                                            |   |  |
| (Electronics & Communication Engg. Branch)                                                                           |                        |                                            |   |  |
| CMOS VLSI DESIGN                                                                                                     |                        |                                            |   |  |
| [EC-505(N)]                                                                                                          |                        |                                            |   |  |
| Time : Three Hours                                                                                                   |                        |                                            |   |  |
| Maximum Marks : 100                                                                                                  |                        |                                            |   |  |
|                                                                                                                      | Minimum Pa             | ass Marks : 35                             |   |  |
| <b>Note:</b> Attempt any <i>five</i> questions Attempt one question from each Unit. All questions carry equal marks. |                        |                                            |   |  |
|                                                                                                                      | Un                     | it—I                                       |   |  |
| 1. (a)                                                                                                               | Draw the stick diagram | m for:                                     |   |  |
|                                                                                                                      | (i) An Inverter        |                                            |   |  |
| <b>K</b> .\                                                                                                          | (ii) 2 Input Nand Ga   | ate                                        |   |  |
| (b)                                                                                                                  | What are second orde   | er effect? Explain briefly. 6              | ) |  |
| (c)                                                                                                                  | Calculate the threshol | ld voltage $V_{to}$ for $V_{CB} = 0$ for a | l |  |
| P channel Mosfet with the following parameters: 8                                                                    |                        |                                            |   |  |
|                                                                                                                      | Substrate doping       | $= 10^{15} / \text{cm}^3$                  |   |  |
|                                                                                                                      | Polysilicon gate dopin | ig density = $10^{20}$ /cm <sup>3</sup>    |   |  |
| •                                                                                                                    | Gate oxide thickness   | $= 650 \mathrm{\AA}$                       |   |  |
| •                                                                                                                    | Oxide Interface fixed  |                                            |   |  |
|                                                                                                                      | density                | $= 2 \times 10^{10} / \text{cm}^2$         |   |  |

|           | [2]                                                                                                     | EC-505(N)      |  |  |
|-----------|---------------------------------------------------------------------------------------------------------|----------------|--|--|
| Exp       | Or pvonline.com lain the different mode of operation of NM rief and derive the relationship between gar |                |  |  |
|           | age $(V_{gs})$ and drain current $(I_D)$ in linear and                                                  | d saturation   |  |  |
| region 20 |                                                                                                         |                |  |  |
| Unit — II |                                                                                                         |                |  |  |
| (a)       | What are VLSI Interconnects? How interconnects                                                          | connects are   |  |  |
| •         | developed during IC fabrication ?                                                                       | 12             |  |  |
| (b)       | What is Scribe Line? What is its use in fa CMOS transistor?                                             |                |  |  |
|           | Or                                                                                                      | 8              |  |  |
| Or        |                                                                                                         |                |  |  |
| (a)       | Explain a basic N-well CMOS process for of MOS transistor.                                              | fabrication 10 |  |  |
| (b)       | Explain the photolithographic process fabrication of MOS devices.                                       | during the     |  |  |
| Unit-III  |                                                                                                         |                |  |  |
|           | Cint—III                                                                                                | •              |  |  |
| (a)       | What is power dissipation in CMOS? Expl                                                                 | ain its cause  |  |  |
|           | and explain how we can reduce them.                                                                     | 12             |  |  |
| (b)       | Explain the following terms with respect                                                                | t to CMOS      |  |  |
|           | chip design:                                                                                            | 2 each         |  |  |
|           | (i) Supply voltage                                                                                      |                |  |  |

(a) List various types of scaling techniques and explain the effect of scaling factor on drain current (I<sub>D</sub>), power dissipation and area for constant field scaling.

(ii)

(iii)

(iv)

Process variation

Reliability

Design corner

(b) Explain the following terms: 4 each Parasitic delay rgpvonline.com Transistor sizing Unit-IV 7. What are Current Mirrors? Explain them and also derive expression for it. 20 Or (a) Explain how CMOS inverter can be used as amplifier. 10 (b) With the help of diagram explain the working of : 10 (i) CMOS operational amplifier (ii) Differential pairs Unit -V 9. With the help of diagram explain the working of BICMOS circuit. Explain the advantage and drawback of BICMOS over CMOS logic and also derive the expression for switching delay in BICMOS logic. 20 Or10. Explain the following terms: 4 each (i) Cell hierarchies (ii) Cell libraries (iii) Cell shapes

(iv) Library entries(v) Boot strapping