www.rgpvonline.com

www.rgpvonline.com

www.rgpvonline.com

Roli No .....

## EC-605

## **B.E. VI Semester**

Examination, June 2016

## VLSI Circuits and Systems

Time: Three Hours

Maximum Marks: 70

www.rgpvonline.com

www.rgpvonline.com

Answer five questions. In each question part A, B, C is Note: i) compulsory and D part has internal choice.

- All parts of each question are to be attempted at one place.
- iii) All questions carry equal marks, out of which part A and B (Max. 50 words) carry 2 marks, part C (Max. 100 words) carry 3 marks, part D (Max. 400 words) carry 7 marks.
- iv) Except numericals, Derivation, Design and Drawing etc.
- What is Antifuse, define.
  - What do you mean by well rules?
  - Define the term locality with respect to VLSI design.
  - Explain the various steps of VLSI design flow.

OR

What are the basic layout design rules?

- What do you mean by sequential machines? 2. a)
  - Define pulsed latches.
  - Differentiate between Mealy and Moore models.
  - Explain in detail about Moore machine. State table and transition diagram with suitable diagram.

OR

What are the timing conditions for proper operation of combinational circuit?

www.rgpvonline.com

EC-605

Define the asynchronous machine.

- How asynchronous machine is different from synchronous machine explain in brief.
- Differentiate between fundamental mode and pulse mode asynchronous sequential machines.
- Illustrate the secondary state assignments in asynchronous sequential machine.

OR

Explain the races and hazards in asynchronous sequential machine.

- Define Algorithm state machine.
  - What are the main blocks of an ASM chart?
  - Differentiate between hardware and firmware.
  - What are the steps should be followed while constructing an ASM chart?

OR

Focus your comments on controllers and data system designing.

- 5. Define fault detection.
  - Define PROM in brief.
  - What are different types of faults?
  - Describe the fault detection using Boolean difference and path sensitization method.

OR

Differentiate between CPLD and FPGA.

\*\*\*\*\*

EC-605

PTO