### http://www.rgpvonline.com

[4]

 Explain the principle of Latch up. Discuss about its physical origin, its triggering and its prevention methods.

OR

Write short notes (any two)

- i) Algotronix
- ii) NMOS Process
- iii) BJT Noise Model

\*\*\*\*\*

#### http://www.rgpvonline.com

Total No. of Questions: 5]

[Total No. of Printed Pages: 4

| Roll | No  |                                         |
|------|-----|-----------------------------------------|
| KOII | 140 | *************************************** |

# EC-705

## **B.E. VII Semester**

Examination, December 2016

## **VLSI** Design

Time: Three Hours

Maximum Marks: 70

**Note:** i) Answer five questions. In each question part A, B, C is compulsory and D part has internal choice.

- ii) All parts of each question are to be attempted at one place.
- iii) All questions carry equal marks, out of which part A and B (Max. 50 words) carry 2 marks, part C (Max. 100 words) carry 3 marks, part D (Max. 400 words) carry 7 marks.
- iv) Except numericals, Derivation, Design and Drawing etc.
- v) Assume suitable data if required.
- a) Give a brief history of VLSI design explaining the effects of transistors in the discussion.
  - Give a classification of integrated circuits by device count.
  - c) Assume an OP-AMP requires an area 100 mil × 100 mil and a microprocessor requires an area 1cm × 1cm. How many of each type of chip can be fabricated on a 5 inch wafer?

ttp://www.rgpvonline.com

http://www.rgpvonline.com

EC-705

EC-705

PTO

http://www.rgpvonline.com

### http://www.rgpvonline.com

[2]

- d) If 1000 devices on a chip must have specific parameter within the specified design process window, determine the soft yield if the process has been characterized by a complexity index of:
  - i) Cp = 0.5
  - ii) Cp = 1.0
  - iii) Cp = 1.5
  - iv) Cp = 2.0

OR

Discuss about the recent trends in VLSI Design. How VLSI design will be economical? Give the major costs associated with wafer processing and fabrication.

- a) What do you mean by Modeling? Explain dc Models in VLSI.
  - b) Explain the use of device models in circuit analysis.
  - Explain the quiescent output voltage and small signal steady state output voltage.
  - d) Obtain an expression in terms of quiescent excess gate bias, Vgs - Vt, that shows where the spectral density of the 1/f noise crosses over that of the thermal noise. Assume operation in the saturation region.

OR

Derive expressions for simple MOSFET models for digital applications. Explain derivations for the Simple digital inverter.

- 3. a) Explain the flowchart of SPICE subroutines.
  - b) Derive a relation of Noise Model of the MOSFET.
  - Explain the collector current and base current equations of large signal BJT model.

#### http://www.rgpvonline.com

[3]

 d) Write and explain the various parameters which show temperature dependency of the BJT. Derive expressions to justify your answer.

OR

Compare the dc transfer characteristics ( $I_D$  Vs  $V_{DS}$  as a function of  $V_{GS}$ ) for a MOSFET using Level 1 and Level 2 SPICE Models. Use the SPICE process model parameters.

- 4. a) Explain the Weinberger Arrays.
  - Use the Weinberger NOR array structure to implement the Exclusive - OR function.
  - Write some points on Random Logic Versus Structured logic forms.
  - d) Determine the voltage change on a DRAM data line caused by connection to a memory cell in terms of data line capacitance and memory cell capacitance.

OF

If a manufacturer's layout rate is eight transistors/day and a chip regularization factor of 20 is achieved, how many man years are required to lay out a 300,000 transistor chip.

- a) Draw and explain the various steps for the basic n-well CMOS process.
  - Discuss about the Twin tub process and its disadvantages in fabrication technique.
  - What do you mean by Interconnects? Discuss about its circuit elements.

p://www.rgpvonline.com

Contd...

http://www.rgpvonline.com

http://www.rgpvonline.com