RGPVONLINE.COM .....

# MCSE - 103

# M.E./M.Tech., I Semester

Examination, December 2013

# **Advanced Computer Architecture**

Time: Three Hours

Maximum Marks: 70

Note: Attempt one question from each unit.

### Unit - I

- a) Explain how instructions set, compiler technology CPU implementation and control and cache and memory hierarchy affect the CPU performance and justify the effects in terms of program length, clock rate and effective CPI.
  - b) Describe the various shared memory multiprocessors.

# RGPVONLINE.COM

- a) Consider the execution of a program of 15,00,000 instructions by a linear pipeline processor with a clock rate of 1000MHz.
  - Calculate the speed up factor in using pipeline as compared with an equivalent non pipelined processor.
  - ii) What are the efficiency and throughout of pipelined processor.
  - b) Explain handler's classification of parallel computers.

RGPVONLINE.COM

#### Unit - II

- a) Discuss the benefits and limitations of static branch prediction and dynamic branch prediction.
  - Distinguish between shared memory multiprocessor and message passing multiprocessor.
- Explain the following terms associated with compound vector processing:
  - a) Compound Vector Function.
  - b) Vector loops and pipeline chaining
  - c) Systolic program graphs
  - d) Pipeline network or pipe nets.

## Unit - III

- a) Explain the temporal locality, spatial locality and sequential locality associated with program/data access in a memory hierarchy.
  - b) Compare buses, cross has switches and multistage networks for building a multiprocessor system with n processor and n shared memory modules.
- a) Explain the parallel algorithms for array processors.
  - b) Describe in brief the structure of reorder buffer and the functions which it can and cannot perform in the process of exploiting instruction level parallelism.

## Unit - IV

- a) Explain operating system configurations for a multiprocessor computer.
  - Describe the cache coherence protocol using distributed directories in multiprocessor.

- 8. a) Explain the protection schemes associated with the multiprocessor system.
  - b) Distinguish between stochastic Queuing model and deterministic Queuing model.

### Unit-V

- 9. a) Explain the following terms as applied to communication patterns in a message passing network.
  - i) Unicast versus Multicast
  - ii) Broadcast versus Conference
  - iii) Channel band width
  - iv) Communication latency
  - b) What is cache coherence? Explain the various protocols of Cache Coherence.
- 10. Consider the following pipeline reservation table:
  - a) What are the forbidden latencies
  - b) Draw the state transition diagram
  - c) List all the simple cycles and greedy cycles
  - d) Find minimal average latency.

|                | 1 | 2 | 3 | 4 |
|----------------|---|---|---|---|
| S,             | × |   |   | × |
| S <sub>2</sub> |   | × |   |   |
| S <sub>3</sub> |   |   | × |   |

\*\*\*\*\*