http://www.rgpvonline.com

http://www.rgpvonline.com

\*\*\*\*\*

[Total No. of Printed Pages :2

Roll No

## MEDC-104 M.E./M.Tech. I Semester

Examination, December 2016

## VLSI Design

Time: Three Hours

Maximum Marks: 70

http://www.rgpvonline.com

Note: i) Attempt any five questions out of eight questions.

- ii) All questions carry equal marks.
- iii) Assume suitable data, if required.
- a) Discuss about the fundamental design for digital CMOS circuits with the help of any one example.
  - Explain the basic concept of integrated circuits and its manufacturing technologies. Discuss about any one technology in detail with the help of suitable example.
- a) Discuss about the ECL and Low voltage swing pads. Explain the similarity between the two.
  - b) Explain the terms "setup time" and "hold time" in relation to a CMOS D register. If a clock is delayed to a register with regard to the data input, which of these parameters varies and how?
- a) Draw and explain NP domino logic (Zipper CMOS). Write the advantages of dynamic logic styles.
  - b) Draw and explain the CMOS complementary logic. Write its advantages and disadvantages.
- a) Explain the difference between programmable logic and programmable logic structures with the help of suitable structure.

http://www.rgpvonline.com

[2]

- Discuss about the dissipated power. Write down its classification and explain them in brief.
- a) Write an introductory note on Algotronix. Explain its CAL logic cell functions.
  - Explain the concept of sea of gates and gate array design with example.
- a) Explain the design process which elaborates its capture, simulation and verification of any logic structure.
  - Explain the memory and control strategies for subsystem design operations. Write an example.
- a) Explain the effective implementation of PLA and ROM on CMOS sub-system design operations.
  - Discuss about the Design abstraction and circuit validation of CMOS circuits.
- 8. Write short note on any two:
  - a) Routing and Placement techniques.
  - b) Timing analysis
  - c) Fault tolerance
  - d) Optimization

MEDC-104