

## Control Integrated POwer System (CIPOS™)

## Inverter IPM Reference Board Type 3 for 3-Shunt Resistor

### About this document

### Scope and Purpose

The scope of this application note is to describe the product reference board of the CIPOS™ Mini inverter IPM and the basic requirements for operating the product in a recommended mode. Environmental conditions were considered in the design of the reference board. The design was tested as described in this document but not qualified regarding safety requirements or manufacturing and operation over the whole operating temperature range or lifetime. The boards provided by Infineon are subject to functional testing only.

Reference boards are not subject to the same procedures as regular products regarding Returned Material Analysis (RMA), Process Change notification (PCN) and Product Discontinuation (PD). Reference boards are intended to be used under laboratory conditions by specialists only.

#### Intended Audience

Power electronics engineers who want to evaluate the CIPOS™ Mini inverter IPM.

### **Table of Contents**

| About th | nis document                               | 1  |
|----------|--------------------------------------------|----|
| Table of | Contents                                   | 1  |
| 1        | Introduction                               | 2  |
| 2        | Schematic                                  |    |
| 3        | External Connection                        |    |
| 3.1      | Signal Connector 1                         | 4  |
| 3.2      | Signal Connector 2                         |    |
| 3.3      | Power Terminals                            | 4  |
| 4        | Key Parameters Setting                     | 5  |
| 4.1      | Circuit of Input Signals (LIN(X), HIN(X))  | 5  |
| 4.2      | Bootstrap Capacitor                        |    |
| 4.3      | Internal Bootstrap Circuit Characteristics | 7  |
| 4.4      | Over Current Protection                    |    |
| 4.4.1    | Current Sensing Resistor Selection         | 8  |
| 4.4.2    | Delay Time                                 | 9  |
| 4.5      | Temperature Monitor and Thermal Protection | 9  |
| 5        | Part List                                  | 11 |
| 6        | PCB Design Guide                           | 12 |
| 6.1      | Layout of Reference Board                  | 12 |
| 7        | Reference                                  | 14 |
| Revision | n History                                  | 14 |



Introduction

### 1 Introduction

This reference board is composed of the IGCM10F60GA, minimum peripheral components and three current sensing resistors. It is designed for customers to evaluate the performance of the CIPOS $^{\text{TM}}$  Mini inverter IPM with simple connections of control signals and power wires. Figure 1 shows the external view of the reference board.

This application note also describes how to design key parameters and PCB layout.



Reference board pictures

Figure 1



Bottom view



Figure 2 Application example



Schematic

## 2 Schematic

Figure 3 shows a circuitry of the reference board.

The reference board consists of interface circuit, bootstrap circuit, snubber capacitor, Short Circuit (SC) protection circuit, fault output circuit, current sensing resistors and passive parts etc.



Figure 3 Circuit of the reference board

Note: The "Vctr" on the J1 pin 9 denotes the control signal supply voltage such as 5V or 3.3V.

Note: It is optional to use external bootstrap circuit together with the internal one as shown in the dotted line, in case that a smaller bootstrap resistor is necessary.

## Control Integrated POwer System (CIPOS™)





**External Connection** 

#### 3 **External Connection**

#### 3.1 Signal Connector 1

Table 1 Pin description of the signal connector 1 (J1 HEADER 11, 11-pin, 2.5mm pin pitch)

| Pin | Name   | Description                                          |  |
|-----|--------|------------------------------------------------------|--|
| 1   | HIN(U) | Control signal input for phase U upper side IGBT     |  |
| 2   | HIN(V) | Control signal input for phase V upper side IGBT     |  |
| 3   | HIN(W) | Control signal input for phase W upper side IGBT     |  |
| 4   | LIN(U) | Control signal input for phase U lower side IGBT     |  |
| 5   | LIN(V) | Control signal input for phase V lower side IGBT     |  |
| 6   | LIN(W) | Control signal input for phase W lower side IGBT     |  |
| 7   | /Fo    | Fault output signal / Temperature monitor (Optional) |  |
| 8   | NC     | No Connection                                        |  |
| 9   | Vctr   | External 5V or 3.3V supply for control signal        |  |
| 10  | VDD    | External 15V supply for module                       |  |
| 11  | GND    | Ground                                               |  |

#### 3.2 Signal Connector 2

Table 2 Pin description of signal connector 2 (J2 HEADER 3, 3-pin, 2.5mm pin pitch)

| Pin | Name     | Description                  |  |
|-----|----------|------------------------------|--|
| 1   | ISEN(NU) | Current monitor output of NU |  |
| 2   | ISEN(NV) | Current monitor output of NV |  |
| 3   | ISEN(NW) | Current monitor output of NW |  |

#### 3.3 **Power Terminals**

Table 3 Pin description of power terminals

| Terminal Name | Description                      |
|---------------|----------------------------------|
| U             | Output node of U phase           |
| V             | Output node of V phase           |
| W             | Output node of W phase           |
| P             | Positive node of DC link voltage |
| N             | Negative node of DC link voltage |



**Key Parameters Setting** 

## 4 Key Parameters Setting

## 4.1 Circuit of Input Signals (LIN(X), HIN(X))

The input signals are compatible with either TTL or CMOS levels. The logic level can go down to 3.3V. The maximum input voltage of the input signal pin is clamped to 10.5V by the internal Zener diode. However the recommended voltage range of input voltage is up to 5V. The input signals LIN(X) and HIN(X) are active high.

These pins have an internal pull-down structure with a pull-down resistor, which is nominal  $5k\Omega$ . The input noise filter inside the CIPOS<sup>TM</sup> Mini inverter IPM suppresses short pulses and prevents a false IGBT driving from an unintentional operation. The input noise filter time ( $t_{FLIN}$ ) is typically 270ns. This means that the input signal must stay on more than 270ns so that the driver IC detects the normal PWM input for a correct IGBT driving. CIPOS<sup>TM</sup> Mini inverter IPMs can be connected directly to the controller without an external input RC filter due to the internal pull down resistor and input noise filter, as shown in Figure 4.



Figure 4 Internal pull-down resistor and input noise filter on input signal pin

## 4.2 Bootstrap Capacitor

Bootstrapping is a common method for charge pumping from a low potential to a higher one. With this technique a supply voltage can be easily established for a floating high side section of the gate driver. Figure 5 below shows a simple bootstrap circuit diagram. It represents only one-phase effective circuit from a three-phase half bridge inverter. The bootstrap functionality is implemented internally to limit current. Please refer to the datasheet and application note for the bootstrapping method in detail.



Figure 5 Bootstrap circuit for the supply of the high side gate drive



### **Key Parameters Setting**

A low leakage current of the high side section is very important in order to keep the bootstrap capacitor small. The bootstrap capacitor ( $C_{BS}$ ) is discharged mainly by the following mechanisms:

- Quiescent current to the high side circuit in IC
- Gate charge for turning high side IGBT on
- Level-shift charge required by level shifters in IC
- Bootstrap capacitor leakage current (can be ignored for a non-electrolytic capacitor)
- Bootstrap diode leakage current
- Bootstrap diode reverse recovery charge

The calculation of the bootstrap capacitor results in the following equation.

$$\boldsymbol{C}_{\scriptscriptstyle{BS}} = \frac{\boldsymbol{I}_{\scriptscriptstyle{leak}} \times \boldsymbol{t}_{\scriptscriptstyle{P}}}{\Delta \boldsymbol{V}_{\scriptscriptstyle{BS}}}$$

#### Where,

- C<sub>BS</sub>: bootstrap capacitor value
- I<sub>leak</sub>: maximum discharge current of the C<sub>BS</sub>
- t<sub>P</sub>: maximum on pulse width of the high side IGBT
- $\Delta V_{BS}$ : voltage drop at the bootstrap capacitor within a switching period

A practical leakage current level ( $I_{leak}$ ) of the CIPOS<sup>TM</sup> Mini inverter IPM is max. 1mA for 1 cycle turn on of the HS IGBT.

Figure 6 shows the curve corresponding to the  $C_{BS}$  equation above for a continuous sinusoidal modulation when the voltage ripple ( $\Delta V_{BS}$ ) is 0.1V. The recommended bootstrap capacitance for a continuous sinusoidal modulation method is therefore in the range up to 4.7 $\mu$ F for 2~20kHz switching frequencies. In other PWM method case like a discontinuous sinusoidal modulation, the  $t_P$  must be set to the longest period of the low side IGBT off.



Figure 6 Value of the bootstrap capacitor as a function of the switching frequency, f<sub>PWM</sub>



**Key Parameters Setting** 

## 4.3 Internal Bootstrap Circuit Characteristics

CIPOS<sup>TM</sup> Mini inverter IPM includes three bootstrap circuits in the internal drive IC, which consist of three diodes and three resistors, as shown in Figure 5. A typical value of the internal bootstrap resistor is  $40\Omega$ . For more information, please refer to the below Table 4. Note that  $R_{BS2}$  and  $R_{BS3}$  have the same value with the  $R_{BS1}$ .

Table 4 Internal bootstrap circuit characteristics

| Description                     | Condition                                                                                                                                                           | Symbol             | Min. | Тур.                 | Max. | Unit |
|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------|----------------------|------|------|
| Repetitive peak reverse voltage |                                                                                                                                                                     | $V_{RRM}$          | 600  |                      |      | V    |
| Bootstrap resistance of U-phase | VS2 or VS3=300V, T <sub>J</sub> =25°C<br>VS2 and VS3=0V, T <sub>J</sub> =25°C<br>VS2 or VS3=300V,<br>T <sub>J</sub> =125°C<br>VS2 and VS3=0V, T <sub>J</sub> =125°C | R <sub>BS1</sub>   |      | 35<br>40<br>50<br>65 |      | Ω    |
| Reverse recovery time           | I <sub>F</sub> =0.6A, di/dt=80A/μs                                                                                                                                  | t <sub>rr_BS</sub> |      | 50                   |      | ns   |
| Forward voltage drop            | $I_F$ =20mA, VS2 and VS3=0V                                                                                                                                         | $V_{F\_BS}$        |      | 2.6                  |      | V    |

### 4.4 Over Current Protection

Over Current (OC) protection level is decided by ITRIP positive going threshold voltage ( $V_{IT,TH+}$ ) and current sensing resistance. When the ITRIP voltage exceeds  $V_{IT,TH+}$ , the module turns off all 6 IGBTs and the fault flag is activated during fault-output duration time, typically 65 $\mu$ s.



Figure 7 Timing chart of OC protection



**Key Parameters Setting** 

### 4.4.1 Current Sensing Resistor Selection

The value of the current sensing resistor can be calculated with the following equation.

$$R_{_{SH}} = \frac{V_{_{IT,\,TH+}} + V_{_{FILTER,\,DIODE\,DROP}}}{I_{_{OC}}}$$

Where,

- R<sub>SH</sub>: current sensing resistor value
- $V_{IT,TH+}$ : ITRIP positive going threshold voltage, typ. 0.47V
- $V_{FILTER, DIODEDROP}$ : voltage drop from  $R_{SH}$  to ITRIP by ORing diode, typ. 0.62V (1N4148,  $I_F=1$ mA,  $T_I=25$ °C)
- I<sub>oc</sub>: over current level

A maximum value of the OC protection level should be set less than the maximum peak output current in the datasheet absolute maximium ratings while taking into consideration the tolerance of the current sensing resistor.

For example, the maximum peak output current of the IGCM10F60GA is 20Apeak,

$$R_{SH(min)} = \frac{0.47V + 0.62V}{20A} = \frac{1.09V}{20A} = 0.055\Omega$$

So the recommended value of the current sensing resistor should be higher than  $55m\Omega$  for IGCM10F60GA.

In order to calculate the power rating of the current sensing resistor, the below items has to be taken into account.

- Maximum load current of the inverter module (I<sub>RMS</sub>)
- Current sensing resistor value at Tc=25°C(R<sub>SH</sub>)
- Power derating ratio of the current sensing resistor at T<sub>SH</sub>=100°C
- Safety margin

And the power rating can be calculated with the equation below.

$$P_{SH} = \frac{1}{2} \times \frac{I_{RMS}^{2} \times R_{SH} \times Safety margin}{Derating ratio}$$

For example, In case of IGCM10F60GA and  $R_{\text{SH}}{=}55\text{m}\Omega$ 

- Max. load current of the inverter module (I<sub>RMS</sub>): 6A<sub>RMS</sub>
- Current sensing resistor value at Tc=25°C (R<sub>SH</sub>): 0.055Ω
- Power derating ratio of the current sensing resistor at T<sub>SH</sub>=100°C: 80%
- Safety margin: 30%

$$P_{SH} = \frac{1}{2} \times \frac{6A^2 \times 0.055\Omega \times 130\%}{80\%} = 1.6W$$

So the proper power rating of the current sensing resistor is recommended as more than 1.6W.

Based on the equation, condition and calculation method above, some example values of minimum current sensing resistance and required resistor power rating are introduced as shown in below Table 5 for CIPOS™ Mini inverter module products. When choosing a proper current sensing resistance and its power rating, an accurate OC protection level in the application setting should be taken into account for a correct over current detection.



### **Key Parameters Setting**

Table 5 Maximum peak current, shunt resistor value and required power rating

| Product     | Maximum Peak Current | Minimum Shunt Resistance, RSH | Minimum Shunt Resistor<br>Power, PSH |
|-------------|----------------------|-------------------------------|--------------------------------------|
| IKCM30F60xA | 60                   | $18$ m $\Omega$               | 6W                                   |
| IGCM20F60xA | 45                   | $24 \mathrm{m}\Omega$         | 4.5W                                 |
| IGCM15F60xA | 30                   | $36 \mathrm{m}\Omega$         | 3W                                   |
| IGCM10F60xA | 20                   | $55\mathrm{m}\Omega$          | 1.6W                                 |
| IGCM06x60xA | 12                   | 90mΩ                          | 1.2W                                 |
| IGCM04F60xA | 8                    | 135mΩ                         | 0.7W                                 |

## 4.4.2 Delay Time

An RC filter should be necessary in the OC sensing circuit to prevent a false OC protection caused by noise interference. The time constant of the RC filter should be determined while considering the noise period and the IGBT withstand time against the OC event. When the current flows through the current sensing resistor, the induced voltage drop on the current sensing resistor is supplied to the ITRIP pin of the CIPOS<sup>TM</sup> Mini inverter IPM through the RC filter. While the ITRIP pin voltage is rising to the ITRIP positive threshold voltage (typ. 0.47V), the filter delay time ( $t_{\rm Filter}$ ) is created by the RC filter time constant. In addition there is a shutdown propagation delay on ITRIP ( $t_{\rm ITRIP}$ ) as shown in the Table 6 below.

Table 6 Shut down propagation delay

| Item                                    |             | Condition                                                                | Min. | Тур. | Max. | Unit |
|-----------------------------------------|-------------|--------------------------------------------------------------------------|------|------|------|------|
|                                         | IKCM30F60xA | I <sub>out</sub> =20A, from V <sub>IT,TH+</sub> to 10% I <sub>out</sub>  | -    | 1420 | -    | ns   |
|                                         | IGCM20F60xA | I <sub>out</sub> =15A, from V <sub>IT,TH+</sub> to 10% I <sub>out</sub>  | 1    | 1540 | -    |      |
| Shut down                               | IGCM15F60xA | I <sub>out</sub> =10A, from V <sub>IT,TH+</sub> to 10% I <sub>out</sub>  | ı    | 1340 | -    |      |
| propagation delay (t <sub>ITRIP</sub> ) | IGCM10F60xA | I <sub>out</sub> =6A, from V <sub>IT,TH+</sub> to 10% I <sub>out</sub>   | ı    | 1260 | -    |      |
| delay (clikir)                          | IGCM06x60xA | I <sub>out</sub> =4A, from V <sub>IT,TH+</sub> to 10% I <sub>out</sub>   | ı    | 1300 | -    |      |
|                                         | IGCM04F60xA | $I_{\text{out}}$ =2.5A, from $V_{\text{IT,TH+}}$ to 10% $I_{\text{out}}$ | -    | 1320 | -    |      |

Therefore, the total delay time from occurrence of the OC event to the shutdown of the IGBT gate becomes:

$$t_{total} = t_{Filter} + t_{TTRIP}$$

The shut down propagation delay is in inverse proportion to the current range. Therefore the  $t_{\text{ITRIP}}$  will be shorter with a higher current condition, comparing to the current condition in the Table 6. The total delay must be less than 5µs of the short circuit withstand time ( $t_{\text{SC}}$ ), which is specified in the datasheet. Thus, the RC time constant should be set in the range of 1~2µs. A recommended RC filter values are 1.8k $\Omega$  R10, 1nF C17, 3k $\Omega$  R16, 100 $\Omega$  R17~19 and 1nF C20~22.

## 4.5 Temperature Monitor and Thermal Protection

In case of the CIPOS<sup>TM</sup> Mini inverter IPM, a built-in thermistor ( $85k\Omega$  at  $25^{\circ}$ C) is connected between VFO and VSS pins. The typical application circuit looks like Figure 8 where the VFO pin is used for both thermistor temperature sensing and fault flag. The voltage of the VFO pin decreases as the thermistor temperature increases because the thermistor is a NTC (Negative Temperature Coefficient) type and it is connected to the external pull-up resistor. Note that the voltage variation of the VFO pin, which is generated by the thermistor temperature change, should be always higher than the fault detection level of the micro controller. In this reference board, the pull-up resistor is set to  $3.6k\Omega$  so that the VFO voltage becomes 2.95V and 1.95V



### **Key Parameters Setting**

respectively for 5V and 3.3V control voltage (Vctr) when the thermistor temperature is 100°C, as shown in Figure 9.



Figure 8 Temperature monitor with built in thermistor and pull up resistor



Figure 9 Voltage variation of the VFO along with the NTC thermistor temperature change



Part List

## 5 Part List

Table 7 Part list (Only for reference. Supplier can be changed.)

| Symbol                      | Components                                    | Description                                   | Supplier |
|-----------------------------|-----------------------------------------------|-----------------------------------------------|----------|
| R1 ∼ R6                     | 100Ω, $1/8W$ , $5%$                           | Series resistors for input voltage            | Walsin   |
| R7 ∼ R9                     | No Connection                                 | See note below                                | -        |
| R10                         | $1.8$ k $\Omega$ , $1/8$ W, $1\%$             | Series resistor for current sensing voltage   | Walsin   |
| - R11                       | $3.6 \text{k}\Omega$ , $1/8 \text{W}$ , $1\%$ | Pull-up resistor for fault output voltage     | Walsin   |
| _ R12                       | $1$ k $\Omega$ , $1/8$ W, $5\%$               | Series resistor for fault output voltage      | Walsin   |
| ~R13 ~ R15                  | Content 4.4.1                                 | Current sensing resistor >55 mΩ 采样电阻          | Vishay   |
| - R16                       | 3kΩ, 1/8W, 5%                                 | Pull-down resistor for ITRIP voltage          | Walsin   |
| $_{-}$ R17 $\sim$ R19       | $100\Omega$ , $1/8W$ , $1\%$                  | Series resistor for current sensing voltage   | Walsin   |
| <u>C1 ~ C6</u>              | 1nF, 25V                                      | Bypass capacitors for input voltage           | Walsin   |
| C7 ~ C9                     | 0.1uF, 25V                                    | Bypass capacitors for high side bias voltage  | Walsin   |
| $\sim$ C10 $\sim$ C12 5*7mm | 22uF, 35V                                     | Bootstrap capacitors 自举电容                     | Samyoung |
| <b>C</b> 13 6*12mm          | 100uF, 35V                                    | Source capacitor for 5 or 3.3V supply voltage | Samyoung |
| C14                         | 0.1uF, 35V                                    | Bypass capacitor for 5 or 3.3V supply voltage | Walsin   |
| <u>C15</u> 8*12mm           | 220uF, 35V                                    | Source capacitor for VDD supply voltage       | Samyoung |
| <u>C16</u>                  | 0.1uF, 35V                                    | Bypass capacitor for VDD supply voltage       | Walsin   |
| C17                         | 1nF, 25V                                      | Bypass capacitor for current sensing voltage  | Walsin   |
| C18                         | 1nF, 16V                                      | Bypass capacitor for fault output voltage     | Walsin   |
| C19                         | 1nF, 16V                                      | Bypass capacitor for fault output voltage     | Walsin   |
| _ C20                       | 0.1uF, 630V                                   | Snubber capacitor 缓冲电容器 安规电容                  | Pilkor   |
| C20 ~ C22                   | 1nF, 25V                                      | Bypass capacitor for current sensing voltage  | Walsin   |
| D1 ~ D3                     | No Connection                                 | See note below                                | -        |
| <b>D</b> 4 ∼ D6             | 1N4148                                        | Series diode for current sensing voltage      | STMicro- |
| _ J1                        | SMW250-11P                                    | Signal & Power supply connector               | Yeonho   |
| _ J2                        | SMW250-03P                                    | Current sensing connector                     | Yeonho   |
| – U, V, W, P, N             | Fasten Tap                                    | Power terminals                               | KET      |

Note: It is optional to use external bootstrap circuit together with internal one, in case that smaller bootstrap resistor is necessary.

11



PCB Design Guide

## 6 PCB Design Guide

In general, there are several issues to be considered when designing a switching power supply application.

- Low stray inductive connection
- Isolation distance
- Component placement

This chapter will explain about the items above and come up with the solutions for the better layout design.

## 6.1 Layout of Reference Board



Figure 10 Layout of reference board type 3 for 3-shunt resistor

- 1. The connection between emitters of CIPOS<sup>TM</sup> Mini inverter IPM (NU, NV, NW) and current sensing resistors should be as short and as wide as possible.
- 2. It is recommended that the ground pin of the micro-controller should be directly connected to the VSS pin. Signal ground and power ground should be as short as possible and connected at only one point via the VDD capacitor (C16).
- 3. All of the bypass capacitors should be placed as close to the pins of  $CIPOS^{TM}$  Mini inverter IPM as possible.
- 4. The capacitor (C17) for voltage sensing of the current sensing resistor should be placed as close to ITRIP and VSS pins as possible.
- 5. In order to accurately detect the voltage of the current sensing resistor, both sensing and ground patterns should be connected at the pins of the current sensing resistor and should not be overlapped with any patterns for the load current, as shown in Figure 10.



### PCB Design Guide

- 6. The snubber capacitor (C20) should be placed as close to the power terminals as possible.
- 7. The PCB routings for power pins such as P, U, V, W, NU, NV and NW should be placed on both top and bottom layers with vias to allow high current flowing. They have to keep the minimum isolation distance among the power patterns. The distance should be at least over than 2.54mm.
- 8. Note that there are milling profiles in blue lines on the board to keep the isolation distance
- 9. All components except the CIPOS $^{\text{TM}}$  Mini inverter IPM are placed on the top layer.



Reference

## 7 Reference

[1] Infineon Power Semitech: CIPOS™ Mini IGCM10F60GA; Datasheet Ver. 1.6; Infineon Power Semitech, 2014

## **Revision History**

### Major changes since the last revision

| Page or Reference | Description of change                              |  |
|-------------------|----------------------------------------------------|--|
| Ver1.0, Mar.2012  |                                                    |  |
| All pages         | First release                                      |  |
| Ver1.1,           |                                                    |  |
| Aug.03.2016       | Figure 1 Reference board pictures replaced         |  |
| Page 2            | Figure 10 Reference board layout pictures replaced |  |
| Page 12           | Minor typo fixed                                   |  |
| All pages         | Template changed                                   |  |
| All pages         |                                                    |  |
| Ver1.11,          |                                                    |  |
| Sep.09.2016       | Minor typo fixed                                   |  |
| All pages         |                                                    |  |

#### Trademarks of Infineon Technologies AG

HVIC™, µIPM™, µPFC™, AU-ConvertIR™, AURIX™, C166™, CanPAK™, CIPOS™, CIPURSE™, CoolDP™, CoolGaN™, COOLiR™, CoolMOS™, CoolSET™, CoolSiC™, DAVE™, DI-POL™, DirectFET™, DrBlade™, EasyPIM™, EconoBRIDGE™, EconoDUAL™, EconoPACK™, EconoPIM™, EiceDRIVER™, eupec™, FCOS™, GaNpowIR™, HEXFET™, HITFET™, HybridPACK™, iMOTION™, IRAM™, ISOFACE™, IsoPACK™, LEDrivIR™, LITIX™, MIPAQ™, ModSTACK™, mydd™, NovalithIC™, OPTIGA™, OptiMOS™, ORIGA™, PowIRaudio™, PowIRStage™, PrimePACK™, PrimeSTACK™, PROFET™, PRO-SIL™, RASIC™, REAL3™, SmartLEWIS™, SOLID FLASH™, SPOC™, StrongIRFET™, SupIRBuck™, TEMPFET™, TRENCHSTOP™, TriCore™, UHVIC™, XHP™, XMC™

Trademarks updated November 2015

#### Other Trademarks

 $All\ referenced\ product\ or\ service\ names\ and\ trademarks\ are\ the\ property\ of\ their\ respective\ owners.$ 

Edition <2016-09-09>
Published by
Infineon Technologies AG
81726 Munich, Germany

 $\hbox{@ }2016$  Infine on Technologies AG. All Rights Reserved.

Do you have a question about this document?

Email: erratum@infineon.com

Do cument reference AN 2016-12 Application Note

#### I M PORTANT NOTICE

The information contained in this application note is given as a hint for the implementation of the product only and shall in no event be regarded as a description or warranty of a certain functionality, condition or quality of the product. Before implementation of the product, the recipient of this application note must verify any function and other technical information given herein in the real application. Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind (including without limitation warranties of non-infringement of intellectual property rights of any third party) with respect to any and all information given in this application note.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

Please note that this product is not qualified according to the AEC Q100 or AEC Q101 documents of the Automotive Electronics Council.

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.