

### **Features and Benefits**

- 3-Axis Electronic Magnetometer
- Cost effective and compact solution
- Factory set full scale range
   Max ±48 gauss selectable
- On chip EEPROM trimming
- Operating temp range:- 40 °C to 85 °C
- 1.8V compatible IO
- 16 bits ADC
- Fast mode IIC serial interface
- Interrupt supported
- RoHS compliant

## **Applications**

- Electronic Compass
- Smartphone
- Tablet PC
- · Handheld devices

## **General Description**

The ST480M is an integrated 3-axis magnetometer with signal processing circuitry and integrated IIC interface. It provides excellent temperature stability and high resolution over the whole operating temperature range (-40 $^{\circ}$ C  $^{\circ}$  85 $^{\circ}$ C).

The ST480M has ±48 gauss Full Scale Range to provide multi-domain application.

The ST480M delivers output signal proportional to magnetic field it measures on each axis. Meanwhile, it provides an IIC digital output. Factory trimmed scale factors eliminate the need for external active components and end-user calibration.

The ST480M is packaged in BGA, QFN, Flip LGA or WL-CSP package.

## **Order Information**

| Model Name | Full Scale Range | Package Description                         |
|------------|------------------|---------------------------------------------|
| ST480MC    | ±48 gauss        | 8pin WL-CSP, 1.27*1.27*0.5mm <sup>3</sup>   |
| ST480MW    | ±48 gauss        | 14pin BGA, 1.6*1.6*0.85mm <sup>3</sup>      |
| ST480MF    | ±48 gauss        | 14pin Flip-LGA, 1.6*1.6*0.75mm <sup>3</sup> |
| ST480MB    | ±48 gauss        | 14pin BGA ,2*2*0.85 mm <sup>3</sup>         |
| ST480MQ    | ±48 gauss        | 16pin QFN ,3*3*0.85 mm <sup>3</sup>         |



# **Content**

| 1.  | Functional Diagram            | 3  |
|-----|-------------------------------|----|
| 2.  | Sensor Specifications         | 4  |
| 3.  | Electrical Characteristics    | 4  |
| 4.  | Absolute Maximum Ratings      | 4  |
| 5.  | Pin Order and Pin Description | 5  |
| 6.  | Functional Explanation        |    |
|     | 6.1 Magnetic Sensor           | 7  |
|     | 6.2 The noise of sensor:      | 8  |
|     | 6.3 Operation mode            | 8  |
| 7.  | Serial Interface              | 11 |
|     | 7.1 Data Transfer protocol    |    |
|     | 7.1.1 I2C Protocol            | 11 |
|     | 7.1.2 SPI Protocol            | 13 |
|     | 7.2 Register map              | 14 |
|     | 7.3 Command List              | 16 |
|     | 7.4 Command Usage:            |    |
| 8.  | Typical Application           |    |
| 9.  | Outline Dimensions            | 19 |
|     | 9.1 ST480MQ QFN Package       | 19 |
|     | 9.2 ST480MB BGA Package       | 20 |
|     | 9.3 ST480MF Flip-LGA Package  | 20 |
|     | 9.4 ST480MW BGA Package       | 21 |
|     | 9.5 ST480MC WL-CSP Package    | 21 |
|     | 9.6 Package Laser Mark        | 22 |
| 10. | Revision History              | 23 |
| 11  | Disclaimer                    | 22 |



# 1. Functional Diagram



Figure 1: Function block diagram



# 2. Sensor Specifications

DC Operating Parameters T=-40  $^{\circ}$ C to 85  $^{\circ}$ C, Vdd=2.2V to 3.6V (unless otherwise specified) All parameters are specified @ Vdd=3.0V and T=25  $^{\circ}$ C

| Parameter                                 |                        |    | Тур. | Max. | Unit       |
|-------------------------------------------|------------------------|----|------|------|------------|
| Full Range                                | Each axis              |    | ±48  |      | gauss      |
| Non Linearity ±48 gauss                   |                        |    | 0.1  |      | % of FS    |
| Z axis                                    |                        |    | 400  |      | LSBs/Gauss |
| Sensitivity                               | X and Y axis           |    | 667  |      | LSBs/Gauss |
| Magnetic Pecelution                       | Z axis                 |    | 2.5  |      | mG/LSB     |
| Magnetic Resolution                       | X and Y axis           |    | 1.5  |      | mG/LSB     |
| T <sub>CONV</sub> From idle to data ready |                        | 1  |      | 256  | mS         |
| T <sub>STBY</sub> From IDLE to STBY       |                        |    | 250  |      | μS         |
| T <sub>ACTIVE</sub> From STBY to ACTIVE   |                        |    | 8    |      | μS         |
|                                           | Time in between 2      |    |      |      |            |
| T <sub>INTERVAL</sub>                     | conversions(Burst mode | 20 |      | 5000 | mS         |
|                                           | or Wake-up on Change)  |    |      |      |            |

## 3. Electrical Characteristics

Electrical characteristics @ Vdd=3.0V, T=25  $^{\circ}$ C unless otherwise noted

| Symbol                            | Parameter               | Condition               | Min. | Тур. | Max. | Unit     |
|-----------------------------------|-------------------------|-------------------------|------|------|------|----------|
| VDD                               | Power supply            |                         | 2.2  | 3    | 3.6  | V        |
| VLOGIC                            | Digital IO power supply |                         | 1.65 | 1.8  | VDD  | <b>V</b> |
| I <sub>DD</sub> , CONV            | Conversion Current      |                         |      |      | 2.2  | mA       |
| I <sub>DD</sub> , <sub>STBY</sub> | Power Down Current      |                         |      | 80   |      | μΑ       |
| I <sub>DD</sub> , <sub>IDLE</sub> | Idle current            |                         |      | 1    | 2    | μΑ       |
| I <sub>DD</sub> , NOM             | Nominal Current         | Data-rate =10Hz,        |      | 0.4  |      | mA       |
|                                   | <i>y</i>                | t <sub>conv</sub> =16mS |      |      |      |          |

# 4. Absolute Maximum Ratings

Stress above those listed as "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

| Parameter                 | Min  | Max  | Unit                   |
|---------------------------|------|------|------------------------|
| Operating supply voltage  | -0.3 | 6.5  | V                      |
| Operating Temperature     | -40  | 85   | $^{\circ}\!\mathbb{C}$ |
| Storage Temperature Range | -50  | 125  | $^{\circ}\!\mathbb{C}$ |
| ESD( HBM )                |      | 2000 | V                      |



# 5. Pin Order and Pin Description



Figure 2: PIN Order for ST480MQ Top view QFN-16pin 3 x 3 x 0.85mm<sup>3</sup>



Figure 3.2: PIN order for ST480MF Top view Flip-LGA 14pin 1.6 x 1.6 x 0.75 mm<sup>3</sup>



Figure 3.4: PIN order for ST480MC Top view WL-CSP 8pin 1.27 x 1.27 x 0.5 mm<sup>3</sup>



TOP VIEW

Figure 3.1: PIN Order for ST480MB Top view BGA-14pin 2 x 2 x 0.85 mm<sup>3</sup>



Figure 3.3: PIN order for ST480MW Top view BGA 14pin 1.6 x 1.6 x 0.85 mm<sup>3</sup>



Table PIN Description (may be changed to compliant with 3 types of pin orders, note1)

| PIN No.<br>ST480MQ | PIN No.<br>ST480MB | Pin No.<br>ST480MF<br>ST480MW | PIN<br>Name | PIN Function                                                                  |
|--------------------|--------------------|-------------------------------|-------------|-------------------------------------------------------------------------------|
| 1                  | C3                 | A1                            | INT         | Interrupt output, read data while INT is High                                 |
| 2                  | A2                 | A2                            | SENB        | BUS Select;<br>SENB=0 for SPI; SENB=1 for IIC;                                |
| 3                  | A3                 | A3                            | SCLK        | IIC serial clock input when SENB=1; SPI serial clock input when SENB=0;       |
| 4                  | A4,A1              |                               | RSV         | Reserved, left open                                                           |
| 5                  | D4                 | A4                            | SDA         | I2C serial data input/output pin when SENB=1; SPI data input pin when SENB=0; |
| 6                  | B4                 | B4                            | MISO        | SPI data output pin when SENB=0;                                              |
| 7                  |                    | С3                            | TRG         | Trig input for data read/Data ready signal output pin, active "H"             |
| 8                  | C4                 | C4                            | VLOGIC      | Digital interface positive power supply pin                                   |
| 9, 10,<br>14,16    | B3,C2              | B3,C2<br>D4                   | NC          | No Connected                                                                  |
| 11                 | D2                 | D2                            | A1          | Second LSB of 7bits IIC address; Do not float                                 |
| 12                 | D1                 | D1                            | A0          | LSB of 7bits IIC address; Do not float                                        |
| 13                 | C1                 | C1                            | VSS         | GND                                                                           |
| 15                 | B1                 | B1                            | VDD         | Power supply                                                                  |

| PIN No.<br>ST480MC | PIN Name | PIN Function                                                                                      |
|--------------------|----------|---------------------------------------------------------------------------------------------------|
| A1                 | VDD      | Positive power supply pin.                                                                        |
| A2                 | A0       | LSB of 7bits IIC address; Do not float                                                            |
| A3                 | TST      | Test pin Pulled down by $100k\Omega$ internal resister. Keep this pin electrically non-connected. |
| B1                 | VSS      | Ground pin.                                                                                       |
| B3                 | SCL      | Control data clock input pin Input: Schmidt trigger                                               |
| C1                 | VDDIO    | Digital interface positive power supply pin                                                       |
| C2                 | NC       | No Connected                                                                                      |



| C3 | SDA | I2C serial data input/output pin when SENB=1; |
|----|-----|-----------------------------------------------|
|    |     | SPI data input pin when SENB=0;               |

# 6. Functional Explanation

# 6.1 Magnetic Sensor

The measurement data increases as the magnetic flux density increases in the arrow directions.



Figure 4: Sensor Direction of ST480M



### 6.2 The noise of sensor:



Figure 5: Relation between the noise and conversion time

## 6.3 Operation mode

The ST480M can operate in 3 modes: single measurement mode , burst mode , wakeup mode . The statement changed should follow the state diagram  $\frac{1}{2}$ 





Figure 6: Top-Level State Diagram with indication of timings

#### Single measurement mode

The master will ask for data via the corresponding protocol (I<sub>2</sub>C or SPI), waking up the ASIC to make a single conversion, immediately followed by an automatic return to sleep mode (IDLE) until the next polling of the master. This polling can also be done by strobing the TRG pin, which has the same effect as sending a protocol command for a single measurement.

Whenever the sensor is set to this mode (or after startup) the ST480M goes to the IDLE state where it awaits a command from the master to perform a certain acquisition. The duration of the acquisition will be the concatenation of the Tstby, Tactive and m\*Tconv (with m # of axes). The conversion time will effectively be programmable by the user, but is equally a function of the required axes/temperature to be measured. Upon reception of such a polling command from the master, the sensor will make the necessary acquisitions,



and set the INT/DRDY pin high to signal that the measurement has been performed and the master can read out the data on the bus at his convenience. The INT/DRDY will be cleared either when:

- The master has issued a command to read out at least one of the measured components
- The master issues an Exit (EX) command to cancel the measurement
- The chip is reset, after POR (Power-on reset) or Reset command (RT)

#### • Burst mode:

The ASIC will have a programmable data rate at which it will operate. This data rate implies auto-wakeup and sequencing of the ASIC, flagging that data is ready on a dedicated pin (INT). The maximum data rate will correspond to 1/3\*Tconv in case of 3 axes magnetic data. The time during which the ASIC has a counter running, but is not doing an actual conversion is called the Standby mode (STBY).

When the sensor is operating in burst mode, it will make conversions at specific time intervals. The programmability of the user is the following:

- Burst speed (TINTERVAL)
- Conversion time (TCONV)
- Axes/Temperature (MDATA)

Whenever the ST480M has made the selected conversions (based on MDATA), the DRDY pin will be set active H to indicate that the data is ready. It will remain high until the master has sent the command to read out at least one of the converted quantities (ZYXT). Should the master have failed to read out any of them by the time the sensor has made a new conversion, the DRDY pin will be strobed low for 10us, and the next rising edge will indicate a new set of data is ready.

### Wake-Up on Change:

This mode is similar to the burst mode in the sense that the device will be auto-sequencing, with the difference that the measured component(s) is/are compared with a reference and in case the difference is bigger than a user-defined threshold, the INT pin is set. The user can select which axes and/or temperature fall under this cyclic check, and which thresholds are allowed.

User can change the operating mode at all time through a specific command on the bus. The default start-up mode is Single Measurement mode (in IDLE state), but with a proper user command any mode can be set after power-up. Changing to Burst or WOC mode, coming from Single Measure mode is always accompanied by a measurement first. The top-level state diagram indicating the different modes and some relevant timing is shown below in Figure . In the Measure state, the MDATA flag will define which components will be measured (ZYXT). The sequential order cannot be modified by the user.

The Wake-Up on Change (WOC) functionality can be set by the master with as main purpose to only receive an interrupt when a certain threshold is crossed. The WOC mode will



always compare a new burst value with a reference value in order to assess if the difference between both exceeds a user-defined threshold. The reference value is defined as one of the following:

- The first measurement of WOC mode is stored as reference value once, as a result of a measurement. This measurement at "t=0" is then the basis for comparison.
- The reference for acquisition (t) is always acquisition (t-1), in such a way that the INT/DRDY will only be set if the derivative of any component exceeds a threshold.

The in-application programmability is the same as for burst mode, but now the thresholds for setting the interrupt are also programmable by the user, as well as the reference, if the latter is data(t=0) or data(t-1).

### 7. Serial Interface

## 7.1 Data Transfer protocol

The supported protocols are I2C and SPI. The SENB/CS pin (pin #2 in QFN package) is used to define the protocol to be used:

- /CS = 0 for SPI, addressing the ST480M slave in SPI mode (3- and 4-wire)
- /CS = 1 for I2C, addressing the ST480M slave when the correct address is transmitted over the bus

To make sure the activity on the SPI bus can't be accidentally interpreted as I2C protocol, programming bits are available in the EEPROM of the ST480M to select the protocol. It concerns the COMM MODE[1:0] bits with the following effect:

| COMM_MODE[1] | COMM_MODE[0] | Description                                     |
|--------------|--------------|-------------------------------------------------|
| 0            | X            | The mode in which the first valid command is    |
|              |              | transmitted to the ST480M defines the operating |
|              |              | mode (SPI or I2C) for all its future commands,  |
| A            |              | until a reset (hard or soft) is done.           |
| 1            | 0            | SPI mode only                                   |
| 1            | 1            | I2C mode only                                   |

### 7.1.1 I2C Protocol

#### **Slave Address**

The ST480M always work as a slave device. The I2C address is made up of some memory written value and hard-coded bits as follows: I2C\_ADDR[7:0] = {EE\_I2C\_ADDR[4:0],A<sub>1</sub>,A<sub>0</sub>,R/W} with A<sub>i</sub> the user-selectable active-high value of the input pads of the ST480M, referred to the V<sub>DD</sub> supply system and EE\_I2C\_ADDR[4:0] default programmed to 03h. When the R/W bit is set to"1", READ instruction is executed. When the R/W bit is set to"0", WRITE instruction is executed. Table1: for ST480MW/ ST480MF/ ST480MB/ ST480MQ:

| MSB |   |   |   |   |    |    | LSB |
|-----|---|---|---|---|----|----|-----|
| 0   | 0 | 0 | 1 | 1 | A1 | A0 | R/W |



| Tablez. 101 314601VIC (opil) WL-CSF | Table2: for ST480MC | (8pin WL-CSP) | ): |
|-------------------------------------|---------------------|---------------|----|
|-------------------------------------|---------------------|---------------|----|

| MSB |   |   |   |   |   |    | LSB |  |
|-----|---|---|---|---|---|----|-----|--|
| 0   | 0 | 0 | 1 | 1 | 0 | A0 | R/W |  |

Note: for ST480MC (8pin WL-CSP), A1 please connect to Gnd, for other package type A1 is second LSB of 7bits IIC address.

#### **I2C Principle**

The ST480M supports I2C communication in both Standard Mode and Fast Mode. Bytes are transmitted MSB first, and in order to reconstruct words, the bytes need to be concatenated MSByte first. The general principle of communication is always the same:

- 1. Initiating the communication is always done by the Master (Start condition S)
- 2. Addressing the Slave (ST480M) followed by a cleared bit to indicate the Master intends to write something to the specific addressed Slave
- 3. Acknowledging by the Slave if the transmitted address corresponds to the Slave's I<sub>2</sub>C address. If the latter isn't the case, any further activity on the bus except a Sr (Start Repeat) and P (Stop) condition will be ignored by the ST480M
- 4. Sending a Command Byte by the Master, as depicted in Figure 5. The Slave will always acknowledge this, even if it is an unrecognized command.
- 5. Issuing a Start Repeat (Sr) condition by the Master in order to restart the addressing phase
- 6. Addressing the Slave (ST480M) followed by a set bit to indicate the Master intends to read something from the specific addressed Slave
- 7. Acknowledging by the Slave if the transmitted address corresponds to the Slave's I<sup>2</sup>C address. If the latter isn't the case, any further activity on the bus except a Sr (Start Repeat) and P (Stop) condition will be ignored by the ST480M
- 8. Transmitting the Status Byte by the Slave, who is in control of the bus
- 9. Acknowledging by the Master if the data is well received
- 10. Generating a Stop condition (P) by the master

The Master controlled bus activity is shown in blue, the Slave controlled bus activity is shown in orange. In case a command is longer than a single byte, the bytes are transmitted sequentially before generating the Start Repeat (Sr) condition.







Figure 7.1 I2C slave protocol



Figure 7.2 I2C slave timing diagram

| Comple ed                               | Parameter                                      | I <sup>2</sup> C standa | ard mode <sup>(1)</sup> | I <sup>2</sup> C fast r               | node <sup>(1)</sup> | Unit |
|-----------------------------------------|------------------------------------------------|-------------------------|-------------------------|---------------------------------------|---------------------|------|
| Symbol                                  | Parameter                                      | Min                     | Max                     | Min                                   | Max                 | Unit |
| f <sub>(SCL)</sub>                      | SCL clock frequency                            | 0                       | 100                     | 0                                     | 400                 | kHz  |
| t <sub>w(SCLL)</sub>                    | SCL clock low time                             | 4.7                     |                         | 1.3                                   |                     |      |
| t <sub>w(SCLH)</sub>                    | SCL clock high time                            | 4.0                     |                         | 0.6                                   |                     | μs   |
| t <sub>su(SDA)</sub>                    | SDA setup time                                 | 250                     |                         | 100                                   |                     | ns   |
| t <sub>h(SDA)</sub>                     | SDA data hold time                             | 0                       | 3.45                    | 0                                     | 0.9                 | μs   |
| $t_{r(SDA)} t_{r(SCL)}$                 | SDA and SCL rise time                          |                         | 1000                    | 20 + 0.1C <sub>b</sub> <sup>(2)</sup> | 300                 |      |
| t <sub>f(SDA)</sub> t <sub>f(SCL)</sub> | SDA and SCL fall time                          |                         | 300                     | 20 + 0.1C <sub>b</sub> <sup>(2)</sup> | 300                 | ns   |
| t <sub>h(ST)</sub>                      | START condition hold time                      | 4                       |                         | 0.6                                   |                     |      |
| $t_{su(SR)}$                            | Repeated START condition setup time            | 4.7                     |                         | 0.6                                   |                     | Ī.,, |
| t <sub>su(SP)</sub>                     | STOP condition setup time                      | 4                       |                         | 0.6                                   |                     | μs   |
| $t_{w(\text{SP:SR})}$                   | Bus free time between STOP and START condition | 4.7                     |                         | 1.3                                   |                     |      |

Figure 7.3 I2C slave timing value

#### 7.1.2 SPI Protocol

The ST480M can handle SPI communication at a bitrate of 10Mhz. The SPI communication is implemented in a half-duplex way, showing high similarities with I2C communication, but addressing through the \CS (Chip Select) pin instead of through bus arbitration. The half-duplex nature is at the basis of the 3-wire SPI support. The implemented SPI mode is mode 3: CPHA=1



(data changed on leading edge and captured on trailing edge, and CPOL=1 (high level is inactive state). The Chip Select line is active-low.

| Sumb at  | P                       | Valu |     |      |  |
|----------|-------------------------|------|-----|------|--|
| Symbol   | Parameter               | Min  | Max | Unit |  |
| tc(SPC)  | SPI clock cycle         | 100  |     | ns   |  |
| fc(SPC)  | SPI clock frequency     |      | 10  | MHz  |  |
| tsu(CS)  | CS setup time           | 5    |     |      |  |
| th(CS)   | CS hold time            | 10   |     |      |  |
| tsu(SI)  | SDI input setup time    | 5    |     |      |  |
| th(SI)   | SDI input hold time     | 15   |     | ns   |  |
| tv(SO)   | SDO valid output time   |      | 50  |      |  |
| th(SO)   | SDO output hold time    | 5    |     |      |  |
| tdis(SO) | SDO output disable time |      | 50  |      |  |

Figure 7.4 SPI Timing Value



Figure 7.5 SPI Timing diagram

## 7.2 Register map

The ST480M has ten 16bit Registers of non-volatile memory, and the same amount of volatile memory, The RR and WR commands impact the volatile memory only(yellow Area), there no direct access possible to the non-volatile memory.







Figure 7.6 Memory Relationship

The Volatile memory map is given:

| Address |                               | Bit Number                                                                    |  |  |      |          |    |      |    |   |   |   |       |     |   |    |
|---------|-------------------------------|-------------------------------------------------------------------------------|--|--|------|----------|----|------|----|---|---|---|-------|-----|---|----|
| [7:2]   | 15 14 13 12 11 10 9 8 7 6 5 4 |                                                                               |  |  |      |          |    |      |    | 3 | 2 | 1 | 0     |     |   |    |
| 0x00    |                               | RESERVED_LOW BIST Zseries Gain Sel HALLCONF                                   |  |  |      |          |    |      |    |   |   |   |       |     |   |    |
| 0x01    | INT/TRIG                      | INT/TRIG COMM_MODE WOC_DIFF EXT_TRIG TCMP_EN BURST_SEL (zyxt) BURST_DATA_RATE |  |  |      |          |    |      |    | E |   |   |       |     |   |    |
| 0x02    | OSR2 RES_                     |                                                                               |  |  |      |          |    | ES_X | YZ |   |   |   | DIG_F | ILT | 0 | SR |
| 0x03    |                               | SENS_TC_HT SENS_TC_LT                                                         |  |  |      |          |    |      |    |   |   |   |       |     |   |    |
| 0x04    | OFFSET_X                      |                                                                               |  |  |      |          |    |      |    |   |   |   |       |     |   |    |
| 0x05    |                               |                                                                               |  |  | 0    | FFSET_Y  |    |      |    |   |   |   |       |     |   |    |
| 0x06    |                               |                                                                               |  |  | 0    | FFSET_Z  |    |      |    |   |   |   |       |     |   |    |
| 0x07    |                               | WOXY_THRESHOLD                                                                |  |  |      |          |    |      |    |   |   |   |       |     |   |    |
| 0x08    |                               | WOZ_THRESHOLD                                                                 |  |  |      |          |    |      |    |   |   |   |       |     |   |    |
| 0x09    |                               |                                                                               |  |  | WOT_ | THRESHOL | .D |      |    |   |   |   |       |     |   |    |
|         |                               |                                                                               |  |  |      |          |    |      |    |   |   |   |       |     |   |    |

**Table 7.1 Register Map** 

Note: Address[1:0] = 0x00

- RESERVED LOW: Reserved IO trimming bits
- BIST: Enabled the on-chip coil, applying a Z-field [Built-In Self Test]
- Z\_SERIES : Enable all plates for Z-measurement
- GAIN\_SEL[2:0]: Analog chain gain setting, factor 5 between min and max code
- HALLCONF[3:0]: Hall plate spinning rate adjustment
- TRIG\_INT\_SEL: Puts TRIG\_INT pin in TRIG mode when cleared, INT mode otherwise
- COMM\_MODE[1:0]: Allow only SPI [10b], only I<sub>2</sub>C [11b] or both [0Xb] according to CS pin
- WOC\_DIFF: Sets the Wake-up On Change based on Δ{sample(t),sample(t-1)}
- EXT\_TRIG : Allows external trigger inputs when set, if TRIG\_INT\_SEL = 0
- TCMP\_EN: Enables on-chip sensitivity drift compensation
- BURST\_SEL[3:0]: Defines the MDATA in burst mode if SB command argument = 0
- BURST\_DATARATE[6:0]: Defines TINTERVAL as BURST\_DATA\_RATE \* 20ms
- OSR2[1:0]: Temperature sensor ADC oversampling ratio
- RES\_XYZ[5:0]: Selects the desired 16-bit output value from the 19-bit ADC
- DIG\_FILT[1:0]: Digital filter applicable to ADC
- OSR[1:0]: Magnetic sensor ADC oversampling ratio
- SENS\_TC\_HT[7:0]: Sensitivity drift compensation factor for T < Tree</li>

SENODIA Technologies Co., Ltd.

Page 15 of 23



- SENS\_TC\_LT[7:0]: Sensitivity drift compensation factor for T > TREF
- OFFSET\_i[15:0]: Constant offset correction, independent for i = X, Y, Z
- WOi\_THRESHOLD[15:0]: Wake-up On Change threshold, independent for i = X, Y, Z and T

#### 7.3 Command List

The ST480M only listens to a specific set of commands. Apart from the Reset command, all commands generate a status byte that can be read out. The table below indicates the 12 different commands that are (conditionally) accepted by the ST480M.

|        |                          | •                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol | CMD Byte                 | 0                                                                                                                                                                                    | utput Bytes <sup>(2</sup>                                                                                                                                                                                                                                                                             | )                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| SB     | 0001 zyxt (1)            |                                                                                                                                                                                      | N/A                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| SW     | 0010 zyxt (1)            |                                                                                                                                                                                      | N/A                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|        |                          |                                                                                                                                                                                      | $\mathbf{V}$                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| SM     | 0011 zyxt <sup>(1)</sup> |                                                                                                                                                                                      | N/A                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|        |                          |                                                                                                                                                                                      | )                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| RM     | 0100 zyxt <sup>(1)</sup> |                                                                                                                                                                                      | N/A                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| RR     | 0101 0000                | Register                                                                                                                                                                             | High                                                                                                                                                                                                                                                                                                  | Low                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|        |                          | Address                                                                                                                                                                              | Byte                                                                                                                                                                                                                                                                                                  | Byte                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| WR     | 0110 0000                | High                                                                                                                                                                                 | Low                                                                                                                                                                                                                                                                                                   | Register                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|        |                          | Byte                                                                                                                                                                                 | Byte                                                                                                                                                                                                                                                                                                  | Address                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| EM     | 1000 0000                | 7                                                                                                                                                                                    | N/A                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| HR     | 1101 0000                |                                                                                                                                                                                      | N/A                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| HS     | 1110 0000                |                                                                                                                                                                                      | N/A                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| RT     | 1111 0000                |                                                                                                                                                                                      | N/A                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|        | SB SW SM RM RR WR EM HR  | SB 0001 zyxt <sup>(1)</sup> SW 0010 zyxt <sup>(1)</sup> SM 0011 zyxt <sup>(1)</sup> RM 0100 zyxt <sup>(1)</sup> RR 0101 0000  WR 0110 0000  EM 1000 0000  HR 1101 0000  HS 1110 0000 | SB       0001 zyxt (1)         SW       0010 zyxt (1)         SM       0011 zyxt (1)         RM       0100 zyxt (1)         RR       0101 0000         Register Address         WR       0110 0000         High Byte         EM       1000 0000         HR       1101 0000         HS       1110 0000 | SB         0001 zyxt (1)         N/A           SW         0010 zyxt (1)         N/A           SM         0011 zyxt (1)         N/A           RM         0100 zyxt (1)         N/A           RR         0101 0000         Register High Byte           WR         0110 0000         High High High High High High Byte           EM         1000 0000         N/A           HR         1101 0000         N/A           HS         1110 0000         N/A |

**Table 7.2 Command List** 

Note: (1) The argument in all mode-starting commands (SB/SW/SM) is a nibble specifying the conversions to be performed by the sensor in the following order «zyxt». For example, if only Y axis and temperature are to be measured in Single Measurement mode the correct command to be transmitted is 0x35h.

(2) Output Bytes have to been sent before Start repeat

### 7.4 Command Usage:

All of the command usage should follow the sequence ,Each command has its owns input and output bytes , outputs byte can be found in the command list table , only RR and RM has input bytes.





| R/S | Address[7:1] | Read bit | Α | State Byte | Α | Input Bytes | Α | Р |  |
|-----|--------------|----------|---|------------|---|-------------|---|---|--|
|-----|--------------|----------|---|------------|---|-------------|---|---|--|

#### **State Byte:**

The status byte is the first byte transmitted by the ST480M in response to a command issued by the master. It is composed of a fixed combination of informative bits:

| bit 7   |     | bit 6    | bit 5   | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 |
|---------|-----|----------|---------|-------|-------|-------|-------|-------|
| BURST_M | ODE | WOC_MODE | SM_MODE | ERROR | SED   | RS    | D1    | D0    |

#### **MODE** bits

these bits define in which mode the ST480M is currently set. Whenever a mode transition command is rejected, the first status byte after this command will have the expected mode bit cleared, which serves as an indication that the command has been rejected, next to the ERROR bit. The SM\_MODE flag can be the result of an SM command or from raising the TRG pin when TRG mode is enabled in the volatile memory of the ST480M.

#### **ERROR bit**

this bit is set in case a command has been rejected or in case an uncorrectable error is detected in the memory, a so called ECC\_ERROR. A single error in the memory can be corrected (see SED bit), two errors can be detected and will generate the ECC\_ERROR. In such a case all commands but the RT (Reset) command will be rejected.

#### SED bit

the single error detection bit simply flags that a bit error in the non-volatile memory has been corrected. It is purely informative and has no impact on the operation of the ST480M.

#### **RS** bit

whenever the ST480M gets out of a reset situation – both hard and soft reset – the RS flag is set to highlight this situation to the master in the first status byte that is read out. As soon as the first status byte is read, the flag is cleared until the next reset occurs.

#### D[1:0] bits

These bits only have a meaning after the RM commands, when data is expected as a response from the ST480M. The number of response bytes correspond to 2\*D[1:0] + 2, so the expected byte counts are either 2, 4, 6 or 8.

#### RateByte:

All of the rate byte data is supplied as complement, the bit7 of High Byte is considered to be a sign mark bit

#### **Example of Command usage:**

#### Read measurement RM

The command Read Measurement can get the Sensor Rate while the ST480M set out a int signal, generally speaking, the amounts of input bytes depends on the argument of <zyxt> in mode command, each bit represent two bytes of rate data, the RATA data order is fixed as Temperature Rate, RateX, RateY,RateZ. If we wants RateZ only, the sequence of I2C should





### Read Register(RR)

The Volatile memory data can be read out by the Command of Read Register(RR). The command byte should be followed while the I2C writing address has been sent out. Before a restart of IIC protocol, the register address needed, then the register data will be received following a read IIC address.



#### Other commands

The usage of left commands is quite easy for they do not have input or output bytes, just follow the sequence bellow completely.

| Start A | Address[7:1] | Write<br>bit | Α | Command | Α | R/S | Address[7:1] | Read<br>bit | Α | State<br>Byte | Α | Р |
|---------|--------------|--------------|---|---------|---|-----|--------------|-------------|---|---------------|---|---|
|---------|--------------|--------------|---|---------|---|-----|--------------|-------------|---|---------------|---|---|

SENODIA Technologies Co., Ltd.

Page 18 of 23

Rev 2.5



# 8. Typical Application



Figure 8.1: Reference Application Circuitry using I2C interface

# 9. Outline Dimensions

## 9.1 ST480MQ QFN3X3 Package



SENODIA Technologies Co., Ltd.

Page 19 of 23

Rev 2.5



# 9.2 ST480MB BGA2X2 Package





Bottom View (unit mm)

# 9.3 ST480MF Flip-LGA1.6X1.6 Package



Top View (unit mm)



# 9.4 ST480MW BGA1.6X1.6 Package



Top View (unit mm)

# 9.5 ST480MC WL-CSP 1.27X1.27 Package



| Parameter                            | Min(Millimeters) | Nominal (Millimeters) | Max(Millimeters) |
|--------------------------------------|------------------|-----------------------|------------------|
| Package Ibody dimension X            | 1.25             | 1.28                  | 1.31             |
| Package Ibody dimension Y            | 1.25             | 1.28                  | 1.31             |
| Package height                       | 0.47             | 0.50                  | 0.53             |
| Ball height (after reflowing)        | 0.19             | 0.20                  | 0.21             |
| Ball diameter                        | 0.245            | 0.25                  | 0.255            |
| Edge to ball center distance along X | 0.05             | 0.055                 | 0.06             |
| Edge to ball center distance along Y | 0.05             | 0.055                 | 0.06             |

SENODIA Technologies Co., Ltd.

Page 21 of 23

Rev 2.5



# 9.6 Package laser Mark

## 9.6.1 ST480MB/ ST480MF marking

| Mark  | Name             | Symbol | Remark                                                                                               |
|-------|------------------|--------|------------------------------------------------------------------------------------------------------|
| O 480 | Pin 1 identifier | 0      |                                                                                                      |
| 3J1   | Product Name     | 480    | 3 numeric digits, fixed to identify product name                                                     |
|       | Trace Code       | 3J1    | 3 alphanumeric digits, variable to generate mass production trace code: YWL (year, week, lot number) |

# 9.6.2 ST480MW marking

| Mark | Name             | Symbol | Remark                                                                                               |
|------|------------------|--------|------------------------------------------------------------------------------------------------------|
| 0    | Pin 1 identifier | 0      |                                                                                                      |
| 471  | Trace Code       | 471    | 3 alphanumeric digits, variable to generate mass production trace code: YWL (year, week, lot number) |
|      |                  |        | namet y                                                                                              |

# 9.6.3 ST480MC marking

| Mark     | Name             | Symbol | Remark                                                            |
|----------|------------------|--------|-------------------------------------------------------------------|
|          | Pin 1 identifier | 0      |                                                                   |
| M4C<br>O | Product Name     | M      | Alphabetic M: fixed to identify product name                      |
|          | Trace Code       | 4C     | 2 alphanumeric digits, variable to generate mass production trace |



|  | code: YW (year, week) |
|--|-----------------------|
|  |                       |

# 10. Revision History

| Date       | Revision | Changes                                             |
|------------|----------|-----------------------------------------------------|
| 2012-12-20 | 1.0      | Preliminary Version Release.                        |
| 2013-3-8   | 1.1      | Modify part 6.1                                     |
| 2013-9-3   | 2.0      | Modify Order Information, part 5,part 6.1 and part9 |
| 2014-6-24  | 2.1      | Add ST480MC                                         |
| 2014-8-1   | 2.2      | Update 7.1.1 I2C Protocol slave address             |
| 2014-8-4   | 2.3      | Update 6.1 figure 4: ST480MC                        |
| 2014-9-30  | 2.4      | Update part 9.6                                     |
| 2014-11-6  | 2.5      | Update part 9.6.3                                   |

### 11. Disclaimer

Information furnished by SENODIA is believed to be accurate and reliable. However, SENODIA reserve the right to make changes, modifications or corrections to this document and related products at any time, without notice.

No license and intellectual property right is granted under this document. No responsibility is assumed by SENODIA for any infringements of patents or other rights of third parties which may result from its use.