# Hardware Design and Lab: Lab5

# 111060013 EECS 26' 劉祐廷

# Catalog

|                      | 1. Advanced Question:                   |     |
|----------------------|-----------------------------------------|-----|
| Sliding Window Seq   | uence Detector                          | Р3  |
|                      | 2. Advanced Question:                   |     |
| Traffic Light Contro | oller                                   | P5  |
|                      | 3. Advanced Question:                   |     |
| Greatest Common D    | Divisor                                 | P7  |
|                      | 4. Advanced Question:                   |     |
| Booth Multiplier     | • • • • • • • • • • • • • • • • • • • • | P12 |
| 5. What I Have L     | earned                                  | P14 |

# 1. Advanced Question: Sliding Window Sequence Detector

### A. Finite State Diagram



### **B.** Explanation

**Start:** Detect 0 bit that match the pattern.

one\_1: Detect the first bit 1 of the pattern.

two\_11: Detect the second bit 1 of the pattern.

three 111: Detect the third bit 1 of the pattern.

four 1110: Detect the fourth bit 0 of the pattern.

head: It means 1110.

head 0: Detect 0 of the "several 01".

head\_01: Detect 1 of the "several 01".

body: It means "several 01".

**head body 1:** Detect the second-to-last bit 1 of the pattern.

head body 11: Detect the last bit 1 of the pattern

### C. Testbench



I use the testcase of the lab slide to check if there is something wrong and it seems that the design works properly.

# 2. Advanced Question: Traffic Light Controller

### A. Finite State Diagram



### **B.** Explanation

I designed my circuit according to **Figure 2.1**. **count** remains **7'd69** is **lr\_has\_car** == **1'b0** while the state is **hw\_light**: **Green**, **lr\_light**: **Red**, so that after counting 70 clock cycles, if **lr\_has\_car** == **1'b1**, **hw light** can change into yellow immediately.

### C. Testbench



Figure 2.2

First, I test the case that **lr\_has\_car** is pulled up after 75 clock cycles, and it seems that nothing is wrong as **Figure 2.2** shows.



Second, I test the case that **lr\_has\_car** is pulled up from the beginning, and everything is correct as **Figure 2.3** shows.

# 3. Advanced Question: Greatest Common Divisor

# A. Block Diagram













#### **B.** Finite State Diagram



### C. Explanation

In this problem, most of rules are provided in the lab slide. Therefore, I just follow the slide and use moore machine to realize the circuits. **Figure 3.1** to **Figure 3.6** show that the circuits I designed. Because **a**, **b** can change at any time, I use **fixed\_a** and **fixed\_b** to store the value while **state** change from **WAIT** to **CAL**.

### D. Testbench



Figure 3.8

To test the design, I set **a** and **b** to different numbers and then change them and calculate them again. In this way, I can test if the Euclidean algorithm works properly. It seems that everything is right as **Figure 3.8** shows.

### 4. Advanced Question: Booth Multiplier

#### A. Finite State Diagram



#### **B.** Explanation

In this problem, I designed a Moore machine according to **Figure 4.1**. Because Booth method needs the complement of the multiplicand, I use 5 bits for multiplicand to prevent from the error cause by overflow while it is equal to -8.

#### C. Testbench



As **Figure 4.3** shows, I test every possible case to check if my design is correct or not. And for the overflow problem mentioned in **Explanation** above is prevented. We can see that while -8 is the multiplicand, the results are correct.

#### 5. What I Have Learned

In this lab I've found that after I realized the circuits according to the finite state diagram, there may be some redundant multiplexers in my circuits, such as whatever the selection signal is 1 or 0, the output is the same. After drawing out the block diagram, I can clearly see that which mux is redundant and can be deleted. However, close to the end of the semester, there are a lot of projects that I need to do, which steals my time away. Therefore I didn't have time to simplify my code to reduce redundant mux.



For example, in Figure 3.6, these two mux can be replaced by a wire.