天猫店铺网址:https://telesky.tmall.com

# **SSD1315**

# Advance Information

128 x 64 Dot Matrix OLED/PLED Segment/Common Driver with Controller

# **Appendix: IC Revision history of SSD1315 Specification**

| Version | Change Items | Effective Date |
|---------|--------------|----------------|
| 1.0     | 1st Release  | 05-Jan-17      |
|         |              |                |

Dec 2016 | P 2/36 | Rev 1.0 | **SSD1315** 

# **CONTENTS**

| 1  | GENERAL DESCRIPTION                                           | 6  |
|----|---------------------------------------------------------------|----|
| 2  | FEATURES                                                      | 6  |
| 3  | ORDERING INFORMATION                                          | 6  |
| 4  | BLOCK DIAGRAM                                                 | 7  |
| 5  | PIN DESCRIPTION                                               | 8  |
| 6  | FUNCTIONAL BLOCK DESCRIPTIONS                                 | 11 |
| 6  | 6.1 MCU INTERFACE SELECTION                                   | 11 |
|    | 6.1.1 MCU Parallel 6800-series Interface                      |    |
|    | 6.1.2 MCU Parallel 8080-series Interface                      | 12 |
|    | 6.1.3 MCU Serial Interface (4-wire SPI)                       | 13 |
|    | 6.1.4 MCU Serial Interface (3-wire SPI)                       |    |
|    | 6.1.5 MCU I <sup>2</sup> C Interface                          |    |
| 6  | 6.2 COMMAND DECODER                                           |    |
| 6  | 6.3 OSCILLATOR CIRCUIT AND DISPLAY TIME GENERATOR             | 18 |
| 6  | 6.4 FR SYNCHRONIZATION                                        | 19 |
| 6  | 6.5 RESET CIRCUIT                                             |    |
| 6  | 6.6 SEGMENT DRIVERS / COMMON DRIVERS                          | 20 |
| 6  | 6.7 GRAPHIC DISPLAY DATA RAM (GDDRAM)                         | 21 |
| 6  | 6.8 SEG/COM DRIVING BLOCK                                     | 22 |
| 6  | 6.9 POWER ON AND OFF SEQUENCE                                 | 23 |
|    | 6.9.1 Power ON and OFF sequence with External V <sub>CC</sub> | 23 |
|    | 6.9.2 Power ON and OFF sequence with Charge Pump Application  | 24 |
| 6  | 6.10 CHARGE PUMP REGULATOR                                    | 25 |
| 7  | MAXIMUM RATINGS                                               | 26 |
| 8  | DC CHARACTERISTICS                                            | 27 |
| 9  | AC CHARACTERISTICS                                            | 28 |
| 10 |                                                               |    |
|    |                                                               |    |

# **TABLES**

| Table 3-1: Ordering Information                                        | 6  |
|------------------------------------------------------------------------|----|
| Table 3-1: Ordering Information                                        | 8  |
| Table 5-2: Bus Interface selection                                     | 8  |
| Table 6-1: MCU interface assignment under different bus interface mode | 11 |
| Table 6-2: Control pins of 6800 interface                              | 11 |
| Table 6-3: Control pins of 8080 interface                              | 13 |
| Table 6-4: Control pins of 4-wire Serial interface                     | 13 |
| Table 6-5: Control pins of 3-wire Serial interface                     | 14 |
| Table 7-1: Maximum Ratings                                             |    |
| Table 8-1: DC Characteristics                                          | 27 |
| Table 9-1: AC Characteristics                                          | 28 |
| Table 9-2: 6800-Series MCU Parallel Interface Timing Characteristics   | 29 |
| Table 9-3: 8080-Series MCU Parallel Interface Timing Characteristics   | 30 |
| Table 9-4: Serial Interface Timing Characteristics (4-wire SPI)        | 31 |
| Table 9-5: Serial Interface Timing Characteristics (3-wire SPI)        |    |
| Table 9-6: I2C Interface Timing Characteristics                        | 33 |
|                                                                        |    |

# **FIGURES**

| Figure 4-1: SSD1315 Block Diagram                                                                        | 7  |
|----------------------------------------------------------------------------------------------------------|----|
| Figure 6-1: Data read back procedure - insertion of dummy read                                           | 12 |
| Figure 6-2: Example of Write procedure in 8080 parallel interface mode                                   | 12 |
| Figure 6-3: Example of Read procedure in 8080 parallel interface mode                                    | 12 |
| Figure 6-4: Display data read back procedure - insertion of dummy read                                   | 13 |
| Figure 6-5: Write procedure in 4-wire Serial interface mode                                              | 14 |
| Figure 6-6: Write procedure in 3-wire Serial interface mode                                              | 14 |
| Figure 6-7: I <sup>2</sup> C-bus data format                                                             | 16 |
| Figure 6-8: Definition of the Start and Stop Condition                                                   | 17 |
| Figure 6-9: Definition of the acknowledgement condition                                                  |    |
| Figure 6-10: Definition of the data transfer condition                                                   | 17 |
| Figure 6-11: Oscillator Circuit and Display Time Generator                                               | 18 |
| Figure 6-12: Segment Output Waveform in three phases                                                     | 20 |
| Figure 6-13: GDDRAM pages structure                                                                      |    |
| Figure 6-14: Enlargement of GDDRAM (No row re-mapping and column-remapping)                              | 21 |
| Figure 6-15: I <sub>REF</sub> Current Setting by Resistor Value                                          | 22 |
| Figure 6-16: The Power ON Sequence                                                                       | 23 |
| Figure 6-17: The Power OFF Sequence                                                                      | 23 |
| Figure 6-18: The Power ON sequence with Charge Pump Application                                          | 24 |
| Figure 6-19: The Power OFF sequence with Charge Pump Application                                         | 24 |
| Figure 9-1: 6800-series MCU parallel interface characteristics                                           | 29 |
| Figure 9-2: 8080-series parallel interface characteristics                                               | 30 |
| Figure 9-3: Serial interface characteristics (4-wire SPI)                                                | 31 |
| Figure 9-4: Serial interface characteristics (3-wire SPI)                                                | 32 |
| Figure 9-5 I2C interface Timing characteristics                                                          | 33 |
| Figure 10-1: Application Example of SSD1315 with External V <sub>CC</sub> and I <sup>2</sup> C interface | 34 |
| Figure 10-2: Application Example of SSD1315 with Internal Charge Pump and I <sup>2</sup> C interface     | 34 |

#### 1 GENERAL DESCRIPTION

SSD1315 is a single-chip CMOS OLED/PLED driver with controller for organic/polymer light emitting diode dot-matrix graphic display system. It consists of 128 segments and 64 commons. This IC is designed for Common Cathode type OLED/PLED panel.

SSD1315 displays data directly from its internal 128 x 64 bits Graphic Display Data RAM (GDDRAM). Data/Commands are sent from general MCU through the hardware selectable I2C Interface, 6800-/8080-series compatible Parallel Interface or Serial Peripheral Interface.

The 256 steps contrast control and oscillator which embedded in SSD1315 reduces the number of external components. SSD1315 is suitable for portable applications requiring a compact size and high output brightness, such as set-top box, car audio, wearable electronics, etc.

#### 2 FEATURES

- Resolution: 128 x 64 dot matrix panel
- Power supply
  - $\circ \quad V_{DD} = 1.65V 3.5V, \le V_{BAT} \text{ (for IC logic)}$
  - o  $V_{BAT} = 3.0V 4.5V$  (for charge bump regulator circuit)
  - $\circ$  V<sub>CC</sub> = 7.5V 16.5V (for Panel driving)
- Segment maximum source current: 240uA
- Common maximum sink current: 30mA
- Embedded 128 x 64 bit SRAM display buffer
- Pin selectable MCU Interfaces:
  - o 8 bits 6800/8080-series parallel Interface
  - o 3/4 wire Serial Peripheral Interface
  - o I<sup>2</sup>C Interface
- Screen saving continuous scrolling function in both horizontal and vertical direction
- Screen saving infinite content scrolling function
- Internal or external I<sub>REF</sub> selection
- Internal charge pump regulator
- RAM write synchronization signal
- Programmable Frame Rate and Multiplexing Ratio
- Row Re-mapping and Column Re-mapping
- Power On Reset (POR)
- Dynamic Grayscale
- On-Chip Oscillator
- Chip layout for COG, COF
- Wide range of operating temperature: -40°C to 85°C

#### 3 ORDERING INFORMATION

**Table 3-1: Ordering Information** 

| Ordering Part Number | SEG | COM | Package Form | Remark                                     |
|----------------------|-----|-----|--------------|--------------------------------------------|
|                      |     |     |              | <ul><li>Min SEG pad pitch : 27um</li></ul> |
|                      |     |     |              | o Min COM pad pitch : 27um                 |
| SSD1315Z             | 128 | 64  | COG          | o Min I/O pad pitch : 30um                 |
|                      |     |     |              | o Die thickness: 250um                     |
|                      |     |     |              | o Bump height: nominal 9um                 |

| Dec 2016 | P 6/36 | Rev 1.0 | SSD1315 |
|----------|--------|---------|---------|
|----------|--------|---------|---------|

# 4 BLOCK DIAGRAM

Figure 4-1: SSD1315 Block Diagram



**SSD1315** Rev 1.0 P 7/36 Dec 2016

# 5 PIN DESCRIPTION

# **Key:**

| I = Input                           | NC = Not Connected              |
|-------------------------------------|---------------------------------|
| O = Output                          | Pull LOW = connect to Ground    |
| I/O = Bi-directional (input/output) | Pull HIGH = connect to $V_{DD}$ |
| P = Power pin                       |                                 |

**Table 5-1: Pin Description** 

| Pin Name           | Type | Description                                |                                                                                                                                                                                               |              |                        |                                                          |  |  |  |  |  |  |
|--------------------|------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------------------|----------------------------------------------------------|--|--|--|--|--|--|
| $V_{DD}$           | P    | Power supply pin for core logic operation. |                                                                                                                                                                                               |              |                        |                                                          |  |  |  |  |  |  |
| $V_{CC}$           | P    |                                            | Power supply for panel driving voltage. This is also the most positive power voltage supply pin. When charge pump is enabled, a capacitor should be connected between this pin and $V_{SS}$ . |              |                        |                                                          |  |  |  |  |  |  |
| V <sub>SS</sub>    | P    | Ground pin.                                | Ground pin. It must be connected to external ground.                                                                                                                                          |              |                        |                                                          |  |  |  |  |  |  |
| V <sub>LSS</sub>   | P    | This is an ana                             | This is an analog ground pin. It should be connected to $V_{SS}$ externally.                                                                                                                  |              |                        |                                                          |  |  |  |  |  |  |
| $V_{\text{COMH}}$  | 0    |                                            | COM signal deselected voltage level. A capacitor should be connected between this pin and V <sub>SS</sub> .                                                                                   |              |                        |                                                          |  |  |  |  |  |  |
| $V_{BAT}$          | P    | Power supply                               | for charge pump re                                                                                                                                                                            | egulator     | circuit.               | 9                                                        |  |  |  |  |  |  |
|                    |      | Status                                     | $V_{\rm BAT}$                                                                                                                                                                                 | $V_{\rm DD}$ | 60                     | Vcc                                                      |  |  |  |  |  |  |
|                    |      | Enable charge pump                         | Connect to external V <sub>BAT</sub> source                                                                                                                                                   | Conr         | source                 | A capacitor should be connected between this pin and Vss |  |  |  |  |  |  |
|                    |      | Disable charge pump                        | Keep float                                                                                                                                                                                    |              | ect to external source | Connect to external V <sub>CC</sub> source               |  |  |  |  |  |  |
|                    |      |                                            |                                                                                                                                                                                               |              |                        |                                                          |  |  |  |  |  |  |
| BGGND              | P    | Reserved pin                               | . It should be conne                                                                                                                                                                          | ected to     | $V_{SS}$ .             |                                                          |  |  |  |  |  |  |
| C1P/C1N<br>C2P/C2N | I    |                                            |                                                                                                                                                                                               |              |                        | each other with a capacitor.                             |  |  |  |  |  |  |
| LS                 | I    | Reserved pin                               | . It should be conne                                                                                                                                                                          | ected to     | $V_{SS}$ .             |                                                          |  |  |  |  |  |  |
| BS[2:0]            | I    |                                            | 3S1 and BS0 are pir                                                                                                                                                                           | ı select.    |                        | ogic setting as described in the following               |  |  |  |  |  |  |
|                    |      |                                            | BS[2                                                                                                                                                                                          | ·01          | Interface              |                                                          |  |  |  |  |  |  |
|                    |      |                                            | 000                                                                                                                                                                                           | ]            | 4 line SPI             |                                                          |  |  |  |  |  |  |
|                    |      |                                            | 001                                                                                                                                                                                           |              | 3 line SPI             |                                                          |  |  |  |  |  |  |
|                    |      |                                            | 010                                                                                                                                                                                           |              | I <sup>2</sup> C       |                                                          |  |  |  |  |  |  |
|                    |      |                                            | 110                                                                                                                                                                                           |              | 8-bit 8080 pa          | arallel                                                  |  |  |  |  |  |  |
|                    |      |                                            | 100                                                                                                                                                                                           |              | 8-bit 6800 pa          |                                                          |  |  |  |  |  |  |
|                    |      | Note (1) 0 is connec (2) 1 is connec       |                                                                                                                                                                                               |              |                        |                                                          |  |  |  |  |  |  |
|                    |      |                                            |                                                                                                                                                                                               |              |                        |                                                          |  |  |  |  |  |  |

| Dec 2016   P 8/36 | Rev 1.0 | SSD1315 |
|-------------------|---------|---------|
|-------------------|---------|---------|

| Pin Name         | Type |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I <sub>REF</sub> | I    | This is segment output current reference pin. When external $I_{REF}$ is used, a resistor should be connected between this pin and $V_{SS}$ to maintain the $I_{REF}$ current at 30uA. Please refer to <b>Figure 6-15</b> for the details of resistor value. When internal $I_{REF}$ is used, this pin should be kept NC.                                                                                                                                                                                                                                         |
| FR               | О    | This pin outputs RAM write synchronization signal. Proper timing between MCU data writing and frame display timing can be achieved to prevent tearing effect. It should be kept NC if it is not used.                                                                                                                                                                                                                                                                                                                                                             |
| CL               | I    | This is external clock input pin. When internal clock is enabled (i.e. HIGH in CLS pin), this pin is not used and should be connected to $V_{SS}$ . When internal clock is disabled (i.e. LOW in CLS pin), this pin is the external clock source input pin.                                                                                                                                                                                                                                                                                                       |
| CLS              | I    | This is internal clock enable pin. When it is pulled HIGH (i.e. connect to $V_{DD}$ ), internal clock is enabled. When it is pulled LOW, the internal clock is disabled; an external clock source must be connected to the CL pin for normal operation.                                                                                                                                                                                                                                                                                                           |
| RES#             | Ι    | This pin is reset signal input. When the pin is pulled LOW, initialization of the chip is executed. Keep this pin HIGH (i.e. connect to $V_{\text{DD}}$ ) during normal operation.                                                                                                                                                                                                                                                                                                                                                                                |
| CS#              | I    | This pin is the chip select input connecting to the MCU. The chip is enabled for MCU communication only when CS# is pulled LOW (active LOW).                                                                                                                                                                                                                                                                                                                                                                                                                      |
| D/C#             | I    | This pin is Data/Command control pin connecting to the MCU. When the pin is pulled HIGH, the data at D[7:0] will be interpreted as data. When the pin is pulled LOW, the data at D[7:0] will be transferred to a command register. In $I^2C$ mode, this pin acts as SA0 for slave address selection. When 3-wire serial interface is selected, this pin must be connected to $V_{SS}$ . For detail relationship to MCU interface signals, refer to Timing Characteristics Diagrams <b>Figure 9-1</b> to <b>Figure 9-3</b> .                                       |
| E (RD#)          | I    | This pin is MCU interface input. When 6800 interface mode is selected, this pin will be used as the Enable (E) signal. Read/write operation is initiated when this pin is pulled HIGH and the chip is selected. When 8080 interface mode is selected, this pin receives the Read (RD#) signal. Read operation is initiated when this pin is pulled LOW and the chip is selected. When serial or $I^2C$ interface is selected, this pin must be connected to $V_{SS}$ .                                                                                            |
| R/W#(WR#)        | I    | This is read / write control input pin connecting to the MCU interface. When interfacing to a 6800-series microprocessor, this pin will be used as Read/Write (R/W#) selection input. Read mode will be carried out when this pin is pulled HIGH (i.e. connect to $V_{DD}$ ) and write mode when LOW. When 8080 interface mode is selected, this pin will be the Write (WR#) input. Data write operation is initiated when this pin is pulled LOW and the chip is selected. When serial or $I^2C$ interface is selected, this pin must be connected to $V_{SS}$ . |

**SSD1315** Rev 1.0 P 9/36 Dec 2016

| Pin Name | Type | Description                                                                                                                   |
|----------|------|-------------------------------------------------------------------------------------------------------------------------------|
| D[7:0]   | IO   | These pins are bi-directional data bus connecting to the MCU data bus.                                                        |
|          |      | Unused pins are recommended to tie LOW.                                                                                       |
|          |      | When serial interface mode is selected, D2 should be either tied LOW or tied together with D1 as                              |
|          |      | the serial data input: SDIN, and D0 will be the serial clock input: SCLK.                                                     |
|          |      | When I <sup>2</sup> C mode is selected, D2, D1 should be tied together and serve as SDA <sub>out</sub> , SDA <sub>in</sub> in |
|          |      | application and D0 is the serial clock input, SCL.                                                                            |
|          |      |                                                                                                                               |
| TR[12:0] | -    | Reserved pin. It should be kept NC.                                                                                           |
| SEG0 ~   | О    | These pins provide Segment switch signals to OLED panel. These pins are V <sub>SS</sub> state when display                    |
| SEG127   |      | is OFF.                                                                                                                       |
| COM0 ~   | О    | These pins provide Common switch signals to OLED panel. They are in high impedance state                                      |
| COM63    |      | when display is OFF.                                                                                                          |
| NC       | -    | This is dummy pin. It should be kept NC.                                                                                      |

Dec 2016 P 10/36 Rev 1.0 **SSD1315** 

#### 6 FUNCTIONAL BLOCK DESCRIPTIONS

#### 6.1 MCU Interface Selection

SSD1315 MCU interface consist of 8 data pins and 5 control pins. The pin assignment at different interface mode is summarized in **Table 6-1**. Different MCU mode can be set by hardware selection on BS[2:0] pins (please refer to **Table 5-2** for BS[2:0] setting).

Table 6-1: MCU interface assignment under different bus interface mode

| Pin Name         | Data/C    | Data/Command Interface Control Signal |  |  |  |                          |                   |             |         |      |         |      |      |
|------------------|-----------|---------------------------------------|--|--|--|--------------------------|-------------------|-------------|---------|------|---------|------|------|
| Bus              |           |                                       |  |  |  |                          |                   |             |         |      |         |      |      |
| Interface        | <b>D7</b> | D7 D6 D5 D4 D3 D2 D1 D0               |  |  |  |                          |                   |             |         | R/W# | CS#     | D/C# | RES# |
| 8-bit 8080       |           |                                       |  |  |  |                          | RD#               | WR#         | CS#     | D/C# | RES#    |      |      |
| 8-bit 6800       |           | D[7:0] E R/W# CS# D/C# RES#           |  |  |  |                          |                   |             |         | RES# |         |      |      |
| 3-wire SPI       | Tie LO    | W                                     |  |  |  | SDIN <sup>(1)</sup> SCLK |                   | Tie LOW CS# |         | CS#  | Tie LOW | RES# |      |
| 4-wire SPI       | Tie LOW   |                                       |  |  |  | SDIN                     | $J^{(1)}$         | SCLK        | Tie L   | OW   | CS#     | D/C# | RES# |
| I <sup>2</sup> C | Tie LO    | W                                     |  |  |  | SDA <sub>OUT</sub>       | SDA <sub>IN</sub> | SCL         | Tie LOW |      | SA0     | RES# |      |

Note: (1) In 3-wire SPI or 4-wire SPI interface, D2 should be either tied LOW or tied together with D1 as the serial data input: SDIN.

#### 6.1.1 MCU Parallel 6800-series Interface

The parallel interface consists of 8 bi-directional data pins (D[7:0]), R/W#, D/C#, E and CS#.

A LOW in R/W# indicates WRITE operation and HIGH in R/W# indicates READ operation. A LOW in D/C# indicates COMMAND read/write and HIGH in D/C# indicates DATA read/write. The E input serves as data latch signal while CS# is LOW. Data is latched at the falling edge of E signal.

Table 6-2: Control pins of 6800 interface

| Function      | E            | R/W# | CS# | D/C# |
|---------------|--------------|------|-----|------|
| Write command | <b>↓</b>     | L    | L   | L    |
| Read status   | <b>↓</b>     | Н    | L   | L    |
| Write data    | <b>↓</b>     | L    | L   | Н    |
| Read data     | $\downarrow$ | Н    | L   | Н    |

#### Note

(1) ↓ stands for falling edge of signal H stands for HIGH in signal

L stands for LOW in signal

In order to match the operating frequency of display RAM with that of the microprocessor, some pipeline processing is internally performed which requires the insertion of a dummy read before the first actual display data read. This is shown in **Figure 6-1**.

**SSD1315** Rev 1.0 P 11/36 Dec 2016

Figure 6-1: Data read back procedure - insertion of dummy read



#### 6.1.2 MCU Parallel 8080-series Interface

The parallel interface consists of 8 bi-directional data pins (D[7:0]), RD#, WR#, D/C# and CS#.

A LOW in D/C# indicates COMMAND read/write and HIGH in D/C# indicates DATA read/write. A rising edge of RD# input serves as a data READ latch signal while CS# is kept LOW. A rising edge of WR# input serves as a data/command WRITE latch signal while CS# is kept LOW.

Figure 6-2: Example of Write procedure in 8080 parallel interface mode



Figure 6-3: Example of Read procedure in 8080 parallel interface mode



Dec 2016 | P 12/36 | Rev 1.0 | **SSD1315** 

Table 6-3: Control pins of 8080 interface

| Function      | RD#      | WR#      | CS# | D/C# |
|---------------|----------|----------|-----|------|
| Write command | Н        | <b>↑</b> | L   | L    |
| Read status   | <b>↑</b> | Н        | L   | L    |
| Write data    | Н        | <b>↑</b> | L   | Н    |
| Read data     | <b>↑</b> | Н        | L   | Н    |

#### Note

- (1) ↑ stands for rising edge of signal
- (2) H stands for HIGH in signal
- (3) L stands for LOW in signal

In order to match the operating frequency of display RAM with that of the microprocessor, some pipeline processing is internally performed which requires the insertion of a dummy read before the first actual display data read. This is shown in **Figure 6-4**.

Figure 6-4: Display data read back procedure - insertion of dummy read



#### **6.1.3** MCU Serial Interface (4-wire SPI)

The 4-wire serial interface consists of serial clock: SCLK, serial data: SDIN, D/C#, CS#. In 4-wire SPI mode, D0 acts as SCLK, D1 and D2 are tied together to act as SDIN. For the unused data pins from D3 to D7, E(RD#) and R/W#(WR#) can be connected to an external ground.

Table 6-4: Control pins of 4-wire Serial interface

| Function      | E       | R/W#    | CS# | D/C# | <b>D</b> 0 |
|---------------|---------|---------|-----|------|------------|
| Write command | Tie LOW | Tie LOW | L   | L    | <b>↑</b>   |
| Write data    | Tie LOW | Tie LOW | L   | Н    | 1          |

#### Note

- (1) H stands for HIGH in signal
- (2) L stands for LOW in signal
- (3) ↑ stands for rising edge of signal

SDIN is shifted into an 8-bit shift register on every rising edge of SCLK in the order of D7, D6, ..., D0. D/C# is sampled on every eighth clock and D/C# should be kept stable throughout eight clock period. The data byte in the shift register is written to the Graphic Display Data RAM (GDDRAM) or command register in the same clock.

Under serial mode, only write operations are allowed.

|--|

CS# D/C# SDIN/ DBn SCLK SCLK (D0) SDIN(D1) D7 D6 D5 D4 D3 D2 D1 D0

Figure 6-5: Write procedure in 4-wire Serial interface mode

# **6.1.4** MCU Serial Interface (3-wire SPI)

The 3-wire serial interface consists of serial clock SCLK, serial data SDIN and CS#.

In 3-wire SPI mode, D0 acts as SCLK, D1 and D2 are tied together to act as SDIN. For the unused data pins from D3 to D7, R/W# (WR#), E(RD#) and D/C# can be connected to an external ground.

The operation is similar to 4-wire serial interface while D/C# pin is not used. There are altogether 9-bits will be shifted into the shift register on every ninth clock in sequence: D/C# bit, D7 to D0 bit. The D/C# bit (first bit of the sequential data) will determine the following data byte in the shift register is written to the Display Data RAM (D/C# bit = 1) or the command register (D/C# bit = 0).

Under serial mode, only write operations are allowed.

Table 6-5: Control pins of 3-wire Serial interface

| Function      | E(RD#)  | <b>R/W#(WR#)</b> | CS# | D/C#    | D0       | Note    |
|---------------|---------|------------------|-----|---------|----------|---------|
| Write command | Tie LOW | Tie LOW          | L   | Tie LOW | 1        | (1) L s |
| Write data    | Tie LOW | Tie LOW          | L   | Tie LOW | <b>↑</b> | (2) ↑ s |

stands for LOW in signal

stands for rising edge of signal

Figure 6-6: Write procedure in 3-wire Serial interface mode



Dec 2016 P 14/36 Rev 1.0 SSD1315

邮箱:2355526548@qq.com 电话: 18923720150

# 6.1.5 MCU I<sup>2</sup>C Interface

The  $I^2C$  communication interface consists of slave address bit SA0,  $I^2C$ -bus data signal SDA (SDA<sub>OUT</sub>/D<sub>2</sub> for output and SDA<sub>IN</sub>/D<sub>1</sub> for input) and  $I^2C$ -bus clock signal SCL (D<sub>0</sub>). Both the data and clock signals must be connected to pull-up resistors. RES# is used for the initialization of device.

#### a) Slave address bit (SA0)

SSD1315 has to recognize the slave address before transmitting or receiving any information by the I<sup>2</sup>C-bus. The device will respond to the slave address following by the slave address bit ("SA0" bit) and the read/write select bit ("R/W#" bit) with the following byte format,

 $b_7 \ b_6 \ b_5 \ b_4 \ b_3 \ b_2 \ b_1 \ b_0 \\ 0 \ 1 \ 1 \ 1 \ 1 \ 0 \ SA0 \ R/W\#$ 

"SA0" bit provides an extension bit for the slave address. Either "0111100" or "0111101", can be selected as the slave address of SSD1315. D/C# pin acts as SA0 for slave address selection. "R/W#" bit is used to determine the operation mode of the  $I^2$ C-bus interface. R/W# = 1, it is in read mode. R/W# = 0, it is in write mode.

### b) I<sup>2</sup>C-bus data signal (SDA)

SDA acts as a communication channel between the transmitter and the receiver. The data and the acknowledgement are sent through the SDA.

It should be noticed that the ITO track resistance and the pulled-up resistance at "SDA" pin becomes a voltage potential divider. As a result, the acknowledgement would not be possible to attain a valid logic 0 level in "SDA".

"SDA<sub>IN</sub>" and "SDA<sub>OUT</sub>" are tied together and serve as SDA. The "SDA<sub>IN</sub>" pin must be connected to act as SDA. The "SDA<sub>OUT</sub>" pin may be disconnected. When "SDA<sub>OUT</sub>" pin is disconnected, the acknowledgement signal will be ignored in the I<sup>2</sup>C-bus.

# c) I<sup>2</sup>C-bus clock signal (SCL)

The transmission of information in the I<sup>2</sup>C-bus is following a clock signal, SCL. Each transmission of data bit is taken place during a single clock period of SCL.

**SSD1315** Rev 1.0 P 15/36 Dec 2016

#### 6.1.5.1 I<sup>2</sup>C-bus Write Data

The  $I^2C$ -bus interface gives access to write data and command into the device. Please refer to for the write mode of  $I^2C$ -bus in chronological order.

Figure 6-7: I<sup>2</sup>C-bus data format



#### 6.1.5.2 Write mode for I2C

- 1) The master device initiates the data communication by a start condition. The definition of the start condition is shown in **Figure 6-8**. The start condition is established by pulling the SDA from HIGH to LOW while the SCL stays HIGH.
- 2) The slave address is following the start condition for recognition use. For the SSD1315, the slave address is either "b0111100" or "b0111101" by changing the SA0 to LOW or HIGH (D/C pin acts as SA0).
- 3) The write mode is established by setting the R/W# bit to logic "0".
- 4) An acknowledgement signal will be generated after receiving one byte of data, including the slave address and the R/W# bit. Please refer to the **Figure 6-9** for the graphical representation of the acknowledge signal. The acknowledge bit is defined as the SDA line is pulled down during the HIGH period of the acknowledgement related clock pulse.
- 5) After the transmission of the slave address, either the control byte or the data byte may be sent across the SDA. A control byte mainly consists of Co and D/C# bits following by six "0" 's.
  - a. If the Co bit is set as logic "0", the transmission of the following information will contain data bytes only.
  - b. The D/C# bit determines the next data byte is acted as a command or a data. If the D/C# bit is set to logic "0", it defines the following data byte as a command. If the D/C# bit is set to logic "1", it defines the following data byte as a data which will be stored at the GDDRAM. The GDDRAM column address pointer will be increased by one automatically after each data write.
- 6) Acknowledge bit will be generated after receiving each control byte or data byte.
- 7) The write mode will be finished when a stop condition is applied. The stop condition is also defined in **Figure 6-8**. The stop condition is established by pulling the "SDA in" from LOW to HIGH while the "SCL" stays HIGH.

Dec 2016 P 16/36 Rev 1.0 SSD1315

SDA SDA SDA SCL S START condition

Figure 6-8: Definition of the Start and Stop Condition





Please be noted that the transmission of the data bit has some limitations.

- 1. The data bit, which is transmitted during each SCL pulse, must keep at a stable state within the "HIGH" period of the clock pulse. Please refer to the **Figure 6-10** for graphical representations. Except in start or stop conditions, the data line can be switched only when the SCL is LOW.
- 2. Both the data line (SDA) and the clock line (SCL) should be pulled up by external resistors.

SDA
SCL
Data line is stable Change of data

Figure 6-10: Definition of the data transfer condition

SSD1315 Rev 1.0 P 17/36 Dec 2016

#### 6.2 Command Decoder

This module determines whether the input data is interpreted as data or command. Data is interpreted based upon the input of the D/C# pin.

If D/C# pin is HIGH, D[7:0] is interpreted as display data written to Graphic Display Data RAM (GDDRAM). If it is LOW, the input at D[7:0] is interpreted as a command. Then data input will be decoded and written to the corresponding command register.

### 6.3 Oscillator Circuit and Display Time Generator

Figure 6-11: Oscillator Circuit and Display Time Generator



This module is an on-chip LOW power RC oscillator circuitry. The operation clock (CLK) can be generated either from internal oscillator or external source CL pin. This selection is done by CLS pin. If CLS pin is pulled HIGH, internal oscillator is chosen and CL should be connected to  $V_{SS}$ . Pulling CLS pin LOW disables internal oscillator and external clock must be connected to CL pins for proper operation. When the internal oscillator is selected, its output frequency  $F_{OSC}$  can be changed by command D5h A[7:4].

The display clock (DCLK) for the Display Timing Generator is derived from CLK. The division factor "D" can be programmed from 1 to 16 by command D5h

$$DCLK = F_{OSC} / D$$

The frame frequency of display is determined by the following formula.

$$F_{FRM} = \frac{F_{osc}}{D \times K \times No. \text{ of } Mux}$$

where

- D stands for clock divide ratio. It is set by command D5h A[3:0]. The divide ratio has the range from 1 to 16.
- K is the number of display clocks per row. The value is derived by  $K = \text{Phase 1 period} + \text{Phase 2 period} + K_0 = 2 + 2 + 99 = 103$  at power on reset (i.e.  $K_0 = 99$ ) Please refer to **Section 6.6** for the details of the "Phase".
- Number of multiplex ratio is set by command A8h. The power on reset value is 63 (i.e. 64MUX).
- F<sub>OSC</sub> is the oscillator frequency. It can be changed by command D5h A[7:4]. The higher the register setting results in higher frequency.

Dec 2016

P 18/36

Rev 1.0

SSD1315

#### 6.4 FR Synchronization

FR synchronization signal can be used to prevent tearing effect.



The starting time to write a new image to OLED driver is depended on the MCU writing speed. If MCU can finish writing a frame image within one frame period, it is classified as fast write MCU. For MCU needs longer writing time to complete (more than one frame but within two frames), it is a slow write one.

**For fast write MCU:** MCU should start to write new frame of ram data just after rising edge of FR pulse and should be finished well before the rising edge of the next FR pulse.

**For slow write MCU**: MCU should start to write new frame ram data after the falling edge of the 1<sup>st</sup> FR pulse and must be finished before the rising edge of the 3<sup>rd</sup> FR pulse.

#### 6.5 Reset Circuit

When RES# input is LOW, the chip is initialized with the following status:

- 1. Display is OFF
- 2. 128 x 64 Display Mode
- 3. Normal segment and display data column address and row address mapping (SEG0 mapped to address 00h and COM0 mapped to address 00h)
- 4. Shift register data clear in serial interface
- 5. Display start line is set at display RAM address 0
- 6. Column address counter is set at 0
- 7. Normal scan direction of the COM outputs
- 8. Contrast control register is set at 7Fh
- 9. Normal display mode (Equivalent to A4h command)

SSD1315 | Rev 1.0 | P 19/36 | Dec 2016

# **6.6** Segment Drivers / Common Drivers

电话: 18923720150

Segment drivers deliver 128 current sources to drive the OLED panel. The driving current can be adjusted by altering the registers of the contrast setting command (81h). Common drivers generate voltage-scanning pulses.

The segment driving waveform is divided into three phases:

- 1. In phase 1, the OLED pixel charges of previous image are discharged in order to prepare for next image content display.
- 2. In phase 2, the OLED pixel is driven to the targeted voltage. The pixel is driven to attain the corresponding voltage level from VSS. The period of phase 2 can be programmed in length from 1 to 16 DCLKs. If the capacitance value of the pixel of OLED panel is larger, a longer period is required to charge up the capacitor to reach the desired voltage.
- 3. In phase 3, the OLED driver switches to use current source to drive the OLED pixels and this is the current drive stage.

V<sub>SS</sub>

Phase: 12 3

Figure 6-12: Segment Output Waveform in three phases

After finishing phase 3, the driver IC will go back to phase 1 to display the next row image data. This three-step cycle is run continuously to refresh image display on OLED panel.

In phase 3, if the length of current drive pulse width is set to 99, after finishing 99 DCLKs in current drive phase, the driver IC will go back to phase 1 for next row display.

邮箱: 2355526548@qq.com

#### 6.7 Graphic Display Data RAM (GDDRAM)

The GDDRAM is a bit mapped static RAM holding the bit pattern to be displayed. The size of the RAM is 128 x 64 bits and the RAM is divided into eight pages, from PAGE0 to PAGE7, which are used for monochrome 128x64 dot matrix display, as shown in **Figure 6-13**.

Row re-mapping PAGE0 (COM0-COM7) PAGE0 (COM 63-COM56) Page 0 PAGE1 (COM8-COM15) PAGE1 (COM 55-COM48) Page 1 PAGE2 (COM16-COM23) PAGE2 (COM47-COM40) Page 2 PAGE3 (COM24-COM31) PAGE3 (COM39-COM32) Page 3 PAGE4 (COM32-COM39) PAGE4 (COM31-COM24) Page 4 PAGE5 (COM23-COM16) PAGE5 (COM40-COM47) Page 5 PAGE6 (COM15-COM8) PAGE6 (COM48-COM55) Page 6 PAGE7 (COM56-COM63) PAGE7 (COM 7-COM0) Page 7 SEG0 -----SEG127 Column re-mapping SEG127 --

Figure 6-13: GDDRAM pages structure

When one data byte is written into GDDRAM, all the rows image data of the same page of the current column are filled (i.e. the whole column (8 bits) pointed by the column address pointer is filled.). Data bit D0 is written into the top row, while data bit D7 is written into bottom row as shown in **Figure 6-14**.

PAGE2

| COM16 | COM17 | COM23 | Each box represents one bit of image data

Figure 6-14: Enlargement of GDDRAM (No row re-mapping and column-remapping)

For mechanical flexibility, re-mapping on both Segment and Common outputs can be selected by software as shown in **Figure 6-13**.

For vertical shifting of the display, an internal register storing the display start line can be set to control the portion of the RAM data to be mapped to the display (command D3h).

| SSD1315 | Rev 1.0 | P 21/36 | Dec 2016 |
|---------|---------|---------|----------|
|         |         |         |          |

#### **6.8 SEG/COM Driving Block**

This block is used to derive the incoming power sources into the different levels of internal use voltage and current.

- $V_{CC}$  is the most positive voltage supply.
- V<sub>COMH</sub> is the Common deselected level. It is internally regulated.
- V<sub>LSS</sub> is the ground path of the analog and panel current.
- I<sub>REF</sub> is a reference current source for segment current drivers I<sub>SEG</sub>. The relationship between reference current and segment current of a color is:

$$I_{SEG} = (Contrast / 32) \times I_{REF}$$

in which the contrast (1~255) is set by Set Contrast command 81h

When external I<sub>REF</sub> is used, the magnitude of I<sub>REF</sub> is controlled by the value of resistor, which is connected between I<sub>REF</sub> pin and V<sub>SS</sub> as shown in Figure 6-15. It is recommended to set I<sub>REF</sub> to 30±2uA so as to achieve  $I_{SEG} = 240uA$  at maximum contrast 255.

Figure 6-15: IREF Current Setting by Resistor Value



Since the voltage at  $I_{REF}$  pin is  $V_{CC} - 3V$ , the value of resistor R1 can be found as below:

For 
$$I_{REF} = 30uA$$
,  $V_{CC} = 12V$ :

电话: 18923720150

$$\begin{split} R1 &= (Voltage~at~I_{REF} - V_{SS}) ~/~I_{REF} \\ &\approx (12-3) ~/~30uA \\ &= 300 K \Omega \end{split}$$

When internal IREF is used, the IREF pin should be kept NC and the ISEG can be set as either 150uA or 240uA (max) by software command ADh setting. The selection of external or internal I<sub>REF</sub> is also controlled by command ADh. For details, please refer to SSD1315 Command Table.

Dec 2016

**Rev 1.0** 

邮箱: 2355526548@qq.com

SSD1315

P 22/36

#### **6.9** Power ON and OFF Sequence

The following figures illustrate the recommended power ON and power OFF sequence of SSD1315.

#### 6.9.1 Power ON and OFF sequence with External $V_{\rm CC}$

Power ON sequence:

- 1. Power ON V<sub>DD</sub>
- 2. After  $V_{DD}$  become stable, wait at least 20ms ( $t_0$ ), set RES# pin LOW (logic low) for at least 3us ( $t_1$ ) <sup>(4)</sup> and then HIGH (logic high).
- 3. After set RES# pin LOW (logic low), wait for at least 3us (t<sub>2</sub>). Then Power ON V<sub>CC.</sub><sup>(1)</sup>
- 4. After  $V_{CC}$  become stable, send command AFh for display ON. SEG/COM will be ON after 100ms ( $t_{AF}$ ).



Figure 6-16: The Power ON Sequence

Power OFF sequence:

- 1. Send command AEh for display OFF.
- 2. Power OFF  $V_{CC}^{(1),(2)}$
- 3. Power OFF V<sub>DD</sub> after t<sub>OFF</sub>. (4) (where Minimum t<sub>OFF</sub>=0ms, typical t<sub>OFF</sub>=100ms)



Figure 6-17: The Power OFF Sequence

#### Note:

- (1) V<sub>CC</sub> should be kept float (i.e. disable) when it is OFF.
- (2) Power Pins (V<sub>DD</sub>, V<sub>CC</sub>) can never be pulled to ground under any circumstance.
- $^{(3)}$  The register values are reset after  $t_1$ .
- $^{(4)}$   $V_{DD}$  should not be Power OFF before  $V_{CC}$  Power OFF.

SSD1315 Rev 1.0 P 23/36 Dec 2016

#### 6.9.2 Power ON and OFF sequence with Charge Pump Application

Power ON sequence:

- 1. Power ON V<sub>DD</sub>
- 2. Wait for  $t_{ON}$ . Power ON  $V_{BAT}$ . (where Minimum  $t_{ON} = 0$ ms)
- 3. After  $V_{DD}$  become stable, wait at least 20ms ( $t_0$ ), set RES# pin LOW (logic low) for at least 3us ( $t_1$ ) (3) and then HIGH (logic high).
- 4. After set RES# pin LOW (logic low), wait for at least 3us (t<sub>2</sub>). Then input commands with below sequence:
  - a. 8Dh for enabling internal charge pump
  - b. AFh for display ON
- 5. SEG/COM will be ON after 100ms (t<sub>AF</sub>).

Figure 6-18: The Power ON sequence with Charge Pump Application



Power OFF sequence:

- 1. Send command AEh for display OFF
- 2. Send command 8Dh 10h to disable charge pump
- 3. Power OFF  $V_{BAT}$  after  $t_{OFF}$ . (1), (2) (Typical  $t_{OFF} = 100 \text{ms}$ )
- 4. Power OFF  $V_{DD}$  after  $t_{OFF2}$ . (where Minimum  $t_{OFF2} = 0$ ms <sup>(4)</sup>, Typical  $t_{OFF2} = 5$ ms)

Figure 6-19: The Power OFF sequence with Charge Pump Application



#### Note:

- (1) V<sub>BAT</sub> should be kept float (i.e. disable) when it is OFF.
- (2) Power Pins (V<sub>BAT</sub>) can never be pulled to ground under any circumstance.
- $^{(3)}$  The register values are reset after  $t_1$ .
- $^{(4)}$  V<sub>DD</sub> should not be Power OFF before V<sub>BAT</sub> Power OFF.

Dec 2016 | P 24/36 | Rev 1.0 | SSD1315

# 6.10 Charge Pump Regulator

The internal regulator circuit in SSD1315 accompanying only 2 external capacitors can generate a maximum of 9.0V voltage supply,  $V_{CC}$  and a maximum output loading of 12mA from a low voltage supply input,  $V_{BAT}$ . In SSD1315, there are 3 charge pump output  $V_{CC}$  setting, 7.5V, 8.5V and 9V, which can be selected by software command 8Dh setting. The  $V_{CC}$  is the voltage supply to the OLED driver block. This regulator can be turned ON/OFF by software command 8Dh setting. For details, please refer to SSD1315 Command Table.

**SSD1315** Rev 1.0 P 25/36 Dec 2016

# 7 MAXIMUM RATINGS

**Table 7-1: Maximum Ratings** 

(Voltage Reference to V<sub>SS</sub>)

| Symbol    | Parameter                 | Value                          | Unit           |
|-----------|---------------------------|--------------------------------|----------------|
| $V_{DD}$  |                           | -0.3 to +4                     | V              |
| $V_{BAT}$ | Supply Voltage            | -0.3 to +6                     | V              |
| $V_{CC}$  |                           | 0 to 18                        | V              |
| $V_{SEG}$ | SEG output voltage        | 0 to V <sub>CC</sub>           | V              |
| $V_{COM}$ | COM output voltage        | 0 to 0.9*V <sub>CC</sub>       | V              |
| $V_{in}$  | Input voltage             | $V_{SS}$ -0.3 to $V_{DD}$ +0.3 | V              |
| $T_A$     | Operating Temperature     | -40 to +85                     | ${\mathcal C}$ |
| $T_{stg}$ | Storage Temperature Range | -65 to +150                    | ${\mathcal C}$ |

<sup>\*</sup>Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the limits in the Electrical Characteristics tables or Pin Description.

Dec 2016 | P 26/36 | Rev 1.0 | **SSD1315** 

<sup>\*</sup>This device may be light sensitive. Caution should be taken to avoid exposure of this device to any light source during normal operation. This device is not radiation protected.

# 8 DC CHARACTERISTICS

# **Condition (Unless otherwise specified):**

Voltage referenced to  $V_{SS}$   $V_{DD} = 1.65 V$  to 3.5 V $T_A = 25 ^{\circ} C$ 

**Table 8-1: DC Characteristics** 

| Symbol                         | Parameter                                                                                                                                  | Test Condition                                                                                                                                                                         | Min                   | Тур | Max                    | Unit |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|------------------------|------|
| $V_{CC}$                       | Operating Voltage                                                                                                                          | -                                                                                                                                                                                      | 7.5                   | -   | 16.5                   | V    |
| $V_{ m DD}$                    | Logic Supply Voltage                                                                                                                       | -                                                                                                                                                                                      | 1.65                  | -   | 3.5                    | V    |
| $V_{\mathrm{BAT}}$             | Charge Pump Regulator Supply Voltage                                                                                                       | -                                                                                                                                                                                      | 3.0                   | -   | 4.5                    | V    |
|                                |                                                                                                                                            | 7.5V mode                                                                                                                                                                              | 7                     | 7.5 | -                      |      |
| Charge<br>Pump V <sub>CC</sub> | Charge Pump Output Voltage                                                                                                                 | 8.5V mode                                                                                                                                                                              | 8                     | 8.5 | -                      | V    |
| Pullip VCC                     |                                                                                                                                            | 9V mode                                                                                                                                                                                | 8.5                   | 9   | -                      |      |
| V <sub>OH</sub>                | High Logic Output Level                                                                                                                    | $I_{OUT} = 100uA, 3.3MHz$                                                                                                                                                              | 0.9 x V <sub>DD</sub> | -   | _                      | V    |
| Vol                            | Low Logic Output Level                                                                                                                     | I <sub>OUT</sub> = 100uA, 3.3MHz                                                                                                                                                       | -                     | -   | $0.1 \times V_{DD}$    | V    |
| $V_{\mathrm{IH}}$              | High Logic Input Level                                                                                                                     | -                                                                                                                                                                                      | $0.8 \times V_{DD}$   | -   |                        | V    |
| $V_{\rm IL}$                   | Low Logic Input Level                                                                                                                      | -                                                                                                                                                                                      | -                     |     | $0.2 \text{ x V}_{DD}$ | V    |
| ICC, SLEEP                     | Icc, Sleep mode Current                                                                                                                    | V <sub>DD</sub> = 1.65V~3.5V, V <sub>CC</sub> = 7.5V~16.5V<br>Display OFF, No panel attached                                                                                           | -                     |     | 10                     | uA   |
| I <sub>DD, SLEEP</sub>         | I <sub>DD</sub> , Sleep mode Current                                                                                                       | $V_{DD} = 1.65 \text{V} \sim 3.5 \text{V}, V_{CC} = 7.5 \text{V} \sim 16.5 \text{V}$<br>Display OFF, No panel attached                                                                 | 0                     | -   | 10                     | uA   |
| I <sub>BAT, SLEEP</sub>        | I <sub>BAT</sub> , Sleep mode Current                                                                                                      | $V_{DD} = 1.65V \sim 3.5V$ , $V_{BAT} = 2.4V \sim 4.5V$<br>Display OFF, No panel attached                                                                                              | -                     | -   | 10                     | uA   |
| $I_{CC}$                       | V <sub>CC</sub> Supply Current<br>V <sub>DD</sub> = 2.8V, V <sub>CC</sub> = 12V, I <sub>REF</sub> = 30uA<br>No loading, Display ON, All ON |                                                                                                                                                                                        | -                     | 625 | 1000                   | uA   |
| $I_{ m DD}$                    | V <sub>DD</sub> Supply Current<br>V <sub>DD</sub> = 2.8V, V <sub>CC</sub> = 12V, I <sub>REF</sub> = 30uA<br>No loading, Display ON, All ON | Contrast = FFh                                                                                                                                                                         | -                     | 160 | 220                    | uA   |
|                                | Segment Output Current                                                                                                                     | Contrast=FFh                                                                                                                                                                           | -                     | 240 | -                      |      |
| $I_{SEG}$                      | V <sub>DD</sub> =2.8V, V <sub>CC</sub> =12V, I <sub>REF</sub> =30uA,                                                                       | Contrast=AFh                                                                                                                                                                           | _                     | 165 | -                      | uA   |
|                                | Display ON.                                                                                                                                | Contrast=3Fh                                                                                                                                                                           | -                     | 60  | -                      |      |
|                                |                                                                                                                                            | Contrast=FFh                                                                                                                                                                           | _                     | 150 | -                      |      |
| $I_{SEG}$                      | Segment Output Current VDD=2.8V, VCC=12V, IREF=19uA,                                                                                       | Contrast=AFh                                                                                                                                                                           | -                     | 104 | -                      | uA   |
|                                | Display ON.                                                                                                                                | Contrast=3Fh                                                                                                                                                                           | -                     | 38  | -                      |      |
| Dev                            | Segment output current uniformity                                                                                                          | $\begin{aligned} \text{Dev} &= (I_{SEG} - I_{MID})/I_{MID} \\ I_{MID} &= (I_{MAX} + I_{MIN})/2 \\ I_{SEG}[0:131] &= \text{Segment current at} \\ \text{contrast} &= FFh \end{aligned}$ | -3                    | -   | +3                     | %    |
| Adj. Dev                       | Adjacent pin output current uniformity (contrast = FF)                                                                                     | Adj Dev = $(I[n]-I[n+1]) / (I[n]+I[n+1])$                                                                                                                                              | -2                    | -   | +2                     | %    |

**SSD1315** Rev 1.0 P 27/36 Dec 2016

# 9 AC CHARACTERISTICS

#### **Conditions:**

Voltage referenced to  $V_{SS}$   $V_{DD}$ =1.65 to 3.5V  $T_A$  = 25°C

**Table 9-1: AC Characteristics** 

| Symbol | Parameter                | <b>Test Condition</b>                | Min | Тур                              | Max | Unit |
|--------|--------------------------|--------------------------------------|-----|----------------------------------|-----|------|
|        | Oscillation Frequency of | $V_{DD} = 2.8V$                      | 620 | 688                              | 756 | kHz  |
|        | Display Timing Generator |                                      |     |                                  |     |      |
| FFRM   | Frame Frequency          | 128x64 Graphic Display Mode, Display | -   | Fosc x 1/(DxKx64) <sup>(2)</sup> | -   | Hz   |
|        |                          | ON, Internal Oscillator Enabled      |     |                                  |     |      |
| RES#   | Reset low pulse width    |                                      | 3   | -                                | -   | us   |

#### Note

K: number of display clocks per row period (default value = 103)

Dec 2016 | P 28/36 | Rev 1.0 | **SSD1315** 

 $<sup>^{(1)}</sup>$ F<sub>OSC</sub> stands for the frequency value of the internal oscillator and the value is measured when command D5h A[7:4] is in default value.

<sup>(2)</sup> D: divide ratio (default value = 1)

**Table 9-2: 6800-Series MCU Parallel Interface Timing Characteristics** 

 $(V_{DD} - V_{SS} = 1.65 \text{V to } 3.5 \text{V}, \ T_A = 25 ^{\circ}\text{C})$ 

| Symbol             | Parameter                                                                | Min       | Тур | Max | Unit |
|--------------------|--------------------------------------------------------------------------|-----------|-----|-----|------|
| $t_{cycle}$        | Clock Cycle Time                                                         | 300       | -   | -   | ns   |
| t <sub>AS</sub>    | Address Setup Time                                                       | 5         | -   | -   | ns   |
| $t_{AH}$           | Address Hold Time                                                        | 0         | -   | -   | ns   |
| $t_{DSW}$          | Write Data Setup Time                                                    | 40        | -   | -   | ns   |
| $t_{\mathrm{DHW}}$ | Write Data Hold Time                                                     | 20        | -   | -   | ns   |
| t <sub>DHR</sub>   | Read Data Hold Time                                                      | 20        | -   | -   | ns   |
| $t_{OH}$           | Output Disable Time                                                      | -         | -   | 70  | ns   |
| t <sub>ACC</sub>   | Access Time                                                              | -         | -   | 180 | ns   |
| PW <sub>CSL</sub>  | Chip Select Low Pulse Width (read) Chip Select Low Pulse Width (write)   | 180<br>60 | -   | -   | ns   |
| PW <sub>CSH</sub>  | Chip Select High Pulse Width (read) Chip Select High Pulse Width (write) | 60<br>60  | 5   | -   | ns   |
| $t_R$              | Rise Time                                                                | _         | -   | 40  | ns   |
| $t_{\mathrm{F}}$   | Fall Time                                                                | -         | 10  | 40  | ns   |

Figure 9-1: 6800-series MCU parallel interface characteristics



**SSD1315** Rev 1.0 P 29/36 Dec 2016

**Table 9-3: 8080-Series MCU Parallel Interface Timing Characteristics** 

 $(V_{DD} - V_{SS} = 1.65V \sim 3.5V, T_A = 25^{\circ}C)$ 

| Symbol             | Parameter                            | Min | Тур | Max | Unit |
|--------------------|--------------------------------------|-----|-----|-----|------|
| t <sub>cycle</sub> | Clock Cycle Time                     | 300 | -   | -   | ns   |
| t <sub>AS</sub>    | Address Setup Time                   | 10  | -   | -   | ns   |
| $t_{AH}$           | Address Hold Time                    | 0   | -   | -   | ns   |
| $t_{DSW}$          | Write Data Setup Time                | 40  | -   | -   | ns   |
| $t_{ m DHW}$       | Write Data Hold Time                 | 20  | -   | -   | ns   |
| $t_{\mathrm{DHR}}$ | Read Data Hold Time                  | 20  | -   | -   | ns   |
| t <sub>OH</sub>    | Output Disable Time                  | -   | -   | 70  | ns   |
| $t_{ACC}$          | Access Time                          | -   | -   | 180 | ns   |
| $t_{PWLR}$         | Read Low Time                        | 180 | -   | -   | ns   |
| $t_{PWLW}$         | Write Low Time                       | 60  | -   | -   | ns   |
| $t_{PWHR}$         | Read High Time                       | 60  | -   | -   | ns   |
| $t_{PWHW}$         | Write High Time                      | 60  | -   | -   | ns   |
| $t_R$              | Rise Time                            | -   | -   | 40  | ns   |
| $t_{\mathrm{F}}$   | Fall Time                            | -   | -   | 40  | ns   |
| t <sub>CS</sub>    | Chip select setup time               | 0   | -   |     | ns   |
| $t_{CSH}$          | Chip select hold time to read signal | 0   | -   |     | ns   |
| t <sub>CSF</sub>   | Chip select hold time                | 20  | -   | -   | ns   |

Figure 9-2: 8080-series parallel interface characteristics



Write Cycle



Dec 2016 P 30/36 Rev 1.0 **SSD1315** 

**Table 9-4: Serial Interface Timing Characteristics (4-wire SPI)** 

 $(V_{DD} - V_{SS} = 1.65V \sim 3.5V, T_A = 25^{\circ}C)$ 

| Symbol             | Parameter              | Min | Тур | Max | Unit |
|--------------------|------------------------|-----|-----|-----|------|
| t <sub>cycle</sub> | Clock Cycle Time       | 100 | -   | -   | ns   |
| t <sub>AS</sub>    | Address Setup Time     | 15  | -   | -   | ns   |
| $t_{AH}$           | Address Hold Time      | 15  | -   | -   | ns   |
| tcss               | Chip Select Setup Time | 20  | -   | -   | ns   |
| $t_{CSH}$          | Chip Select Hold Time  | 20  | -   | -   | ns   |
| $t_{DSW}$          | Write Data Setup Time  | 15  | -   | -   | ns   |
| $t_{\mathrm{DHW}}$ | Write Data Hold Time   | 25  | -   | -   | ns   |
| $t_{CLKL}$         | Clock Low Time         | 30  | -   | -   | ns   |
| $t_{CLKH}$         | Clock High Time        | 30  | -   | -   | ns   |
| $t_R$              | Rise Time              | -   | -   | 40  | ns   |
| $t_{\mathrm{F}}$   | Fall Time              | -   | -   | 40  | ns   |

Figure 9-3: Serial interface characteristics (4-wire SPI)





**SSD1315** Rev 1.0 P 31/36 Dec 2016

**Table 9-5: Serial Interface Timing Characteristics (3-wire SPI)** 

 $(V_{DD} - V_{SS} = 1.65V \sim 3.5V, T_A = 25^{\circ}C)$ 

| Symbol             | Parameter              | Min | Тур | Max | Unit |
|--------------------|------------------------|-----|-----|-----|------|
| t <sub>cycle</sub> | Clock Cycle Time       | 100 | -   | -   | ns   |
| tcss               | Chip Select Setup Time | 20  | -   | -   | ns   |
| t <sub>CSH</sub>   | Chip Select Hold Time  | 20  | -   | -   | ns   |
| $t_{DSW}$          | Write Data Setup Time  | 15  | -   | -   | ns   |
| $t_{\mathrm{DHW}}$ | Write Data Hold Time   | 25  | -   | -   | ns   |
| t <sub>CLKL</sub>  | Clock Low Time         | 30  | -   | -   | ns   |
| t <sub>CLKH</sub>  | Clock High Time        | 30  | -   | -   | ns   |
| $t_R$              | Rise Time              | -   | -   | 40  | ns   |
| $t_{\rm F}$        | Fall Time              | -   | -   | 40  | ns   |

Figure 9-4: Serial interface characteristics (3-wire SPI)



Dec 2016 | P 32/36 | Rev 1.0 | **SSD1315** 

**Table 9-6: I2C Interface Timing Characteristics** 

| Symbol              | Parameter                                                                 | Min | Тур | Max | Unit |
|---------------------|---------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>cycle</sub>  | Clock Cycle Time                                                          | 2.5 | -   | -   | us   |
| t <sub>HSTART</sub> | Start condition Hold Time                                                 | 0.6 | -   | -   | us   |
| t <sub>HD</sub>     | Data Hold Time (for "SDA <sub>OUT</sub> " pin)                            | 0   | -   | -   | ns   |
|                     | Data Hold Time (for "SDA <sub>IN</sub> " pin)                             | 300 | -   | -   | ns   |
| $t_{\mathrm{SD}}$   | Data Setup Time                                                           | 100 | -   | -   | ns   |
| tsstart             | Start condition Setup Time (Only relevant for a repeated Start condition) | 0.6 | -   | -   | us   |
| $t_{SSTOP}$         | Stop condition Setup Time                                                 | 0.6 | -   | -   | us   |
| $t_R$               | Rise Time for data and clock pin                                          | -   | -   | 300 | ns   |
| $t_{\rm F}$         | Fall Time for data and clock pin                                          | -   | -   | 300 | ns   |
| t <sub>IDLE</sub>   | Idle Time before a new transmission can start                             | 1.3 | -   | -   | us   |

Figure 9-5 I2C interface Timing characteristics



**SSD1315** Rev 1.0 P 33/36 Dec 2016

#### 10 APPLICATION EXAMPLE

Figure 10-1: Application Example of SSD1315 with External V<sub>CC</sub> and I<sup>2</sup>C interface



Dec 2016 P 34/36 Rev 1.0 **SSD1315** 

Figure 10-2: Application Example of SSD1315 with Internal Charge Pump and I<sup>2</sup>C interface



**SSD1315** Rev 1.0 P 35/36 Dec 2016

天猫店铺网址:https://telesky.tmall.com

# **Appendix IV: Command Table and Command Descriptions**

# **COMMAND TABLE**

Table 1-1: SSD1315 Command Table

|     | (D/C#=0, R/W#(WR#)=0, E(RD#=1)  unless specific setting is stated) |     |                               |                               |                               |                               |                                  |                                  |                                  |                                                                   |                                                                                                                                                                                                                                          |
|-----|--------------------------------------------------------------------|-----|-------------------------------|-------------------------------|-------------------------------|-------------------------------|----------------------------------|----------------------------------|----------------------------------|-------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | amental                                                            |     |                               |                               |                               |                               |                                  | 1                                |                                  | 1                                                                 |                                                                                                                                                                                                                                          |
|     |                                                                    | D7  | <b>D6</b>                     |                               |                               |                               |                                  |                                  | <b>D</b> 0                       | Command                                                           | Description                                                                                                                                                                                                                              |
| 0   | 00~0F                                                              | 0   | 0                             | 0                             | 0                             | $X_3$                         | $X_2$                            | $X_1$                            | $X_0$                            | Set Lower Column<br>Start Address for<br>Page Addressing<br>Mode  | Set the lower nibble of the column start address register for Page Addressing Mode using X[3:0] as data bits. The initial display line register is reset to 0000b after RESET.  Note  (1) This command is only for page addressing mode  |
| 0   | 10~17                                                              | 0   | 0                             | 0                             | 1                             | 0                             | X <sub>2</sub>                   | X <sub>1</sub>                   |                                  | Set Higher<br>Column Start<br>Address for Page<br>Addressing Mode | Set the higher nibble of the column start address register for Page Addressing Mode using X[2:0] as data bits. The initial display line register is reset to 0000b after RESET.  Note  (1) This command is only for page addressing mode |
| 0   | 20                                                                 | 0   | 0                             | 1                             | 0                             | 0                             | 0                                | 0                                | 0                                | Set Memory                                                        | A[1:0] = 00b, Horizontal Addressing Mode                                                                                                                                                                                                 |
| 0   | A[1:0]                                                             | 0   | 0                             | 0                             | 0                             | 0                             | 0                                | A <sub>1</sub>                   | A <sub>0</sub>                   | Addressing Mode                                                   | A[1:0] = 01b, Vertical Addressing Mode<br>A[1:0] = 10b, Page Addressing Mode (RESET)<br>A[1:0] = 11b, Invalid                                                                                                                            |
| 0   | 21                                                                 | 0   | 0                             | 1                             | 0                             | 0                             | 0                                | 0                                | 1                                | Set Column                                                        | Setup column start and end address                                                                                                                                                                                                       |
| 0 0 | A[6:0]<br>B[6:0]                                                   | *   | A <sub>6</sub> B <sub>6</sub> | A <sub>5</sub> B <sub>5</sub> | A <sub>4</sub> B <sub>4</sub> | A <sub>3</sub> B <sub>3</sub> | A <sub>2</sub><br>B <sub>2</sub> | A <sub>1</sub><br>B <sub>1</sub> | $A_0$ $B_0$                      | Address                                                           | A[6:0]: Column start address, range: 0-127d, (RESET=0d)  B[6:0]: Column end address, range: 0-127d, (RESET =127d)  Note  (1) This command is only for horizontal or vertical addressing mode.                                            |
| 0   | 22                                                                 | 0   | 0                             | 1                             | 0                             | 0                             | 0                                | 1                                | 0                                | Set Page Address                                                  | Setup page start and end address                                                                                                                                                                                                         |
| 0 0 | A[2:0]<br>B[2:0]                                                   | 0 0 | 0 0                           | 0 0                           | 0 0                           | 0 0                           | A <sub>2</sub><br>B <sub>2</sub> | A <sub>1</sub> B <sub>1</sub>    | A <sub>0</sub><br>B <sub>0</sub> |                                                                   | A[2:0]: Page start Address, range: 0-7d,                                                                                                                                                                                                 |
| 0   | 40~7F                                                              | 0   | 1                             | X <sub>5</sub>                | $X_4$                         | X <sub>3</sub>                | $X_2$                            | $X_1$                            | $X_0$                            | Set Display Start<br>Line                                         | Set display RAM display start line register from 0-63 using X <sub>5</sub> X <sub>4</sub> X <sub>3</sub> X <sub>2</sub> X <sub>1</sub> X <sub>0</sub> .  Display start line register is reset to 000000b during RESET.                   |

Rev 1.0 P 5/31 Dec 2016 SSD1315

| Fund         | amental      | Com                 | mano                | l Tal               | ole                 |                     |                     |                     |                     |                                                       |                                                                                                                                                                                                                                                                                                                                                                               |
|--------------|--------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>D/C</b> # |              | <b>D7</b>           |                     |                     |                     | D3                  | D2                  | D1                  | <b>D</b> 0          | Command                                               | Description                                                                                                                                                                                                                                                                                                                                                                   |
| -            | 81<br>A[7:0] | 1<br>A <sub>7</sub> | 0<br>A <sub>6</sub> | 0<br>A <sub>5</sub> | 0<br>A <sub>4</sub> | 0<br>A <sub>3</sub> | 0<br>A <sub>2</sub> | 0<br>A <sub>1</sub> | 1<br>A <sub>0</sub> | Set Contrast<br>Control                               | Double byte command to select one of the contrast steps. Contrast increases as the value increases. (RESET = 7Fh) A[7:0] valid range: 01h to FFh                                                                                                                                                                                                                              |
| 0            | A0/A1        | 1                   | 0                   | 1                   | 0                   | 0                   | 0                   | 0                   | X <sub>0</sub>      | Set Segment Remap                                     | A0h, X[0]=0b: column address 0 is mapped to SEG0 (RESET)  A1h, X[0]=1b: column address 127 is mapped to SEG0                                                                                                                                                                                                                                                                  |
| 0            | A4/A5        | 1                   | 0                   | 1                   | 0                   | 0                   | 1                   | 0                   | X <sub>0</sub>      | Entire Display ON                                     | A4h, X <sub>0</sub> =0b: Resume to RAM content display (RESET) Output follows RAM content  A5h, X <sub>0</sub> =1b: Entire display ON Output ignores RAM content                                                                                                                                                                                                              |
| 0            | A6/A7        | 1                   | 0                   | 1                   | 0                   | 0                   | 1                   | 1                   | X <sub>0</sub>      | Set<br>Normal/Inverse<br>Display                      | A6h, X[0]=0b: Normal display (RESET) 0 in RAM: OFF in display panel 1 in RAM: ON in display panel A7h, X[0]=1b: Inverse display 0 in RAM: ON in display panel 1 in RAM: OFF in display panel                                                                                                                                                                                  |
|              | A8<br>A[7:0] | 1 *                 | 0 *                 | 1<br>A <sub>5</sub> | 0<br>A <sub>4</sub> | 1<br>A <sub>3</sub> | 0<br>A <sub>2</sub> | 0<br>A <sub>1</sub> | 0<br>A <sub>0</sub> | Set Multiplex<br>Ratio                                | Set MUX ratio to N+1 MUX  N=A[5:0]: from 16MUX to 64MUX.  RESET = 111111b (i.e. 63d, 64MUX)  A[5:0] from 0 to 14 are invalid entry                                                                                                                                                                                                                                            |
|              | AD<br>A[5:4] | 1 0                 | 0 0                 | 1<br>A <sub>5</sub> | 0<br>A <sub>4</sub> | 1 0                 | 1 0                 | 0 0                 | 1 0                 | Internal I <sub>REF</sub><br>Setting                  | Select external or internal $I_{REF}$ :<br>$A[4] = '0'$ : Select external $I_{REF}$ (RESET)<br>$A[4] = '1'$ : Enable internal $I_{REF}$ during display ON<br>Internal $I_{REF}$ value setting:<br>$A[5] = '0'$ : Internal IREF setting: 19uA, output a maximum $I_{SEG}$ =150uA (RESET)<br>$A[5] = '1'$ : Internal $I_{REF}$ setting: 30uA, output a maximum $I_{SEG}$ =240uA |
| 0            | AE/AF        | 1                   | 0                   | 1                   | 0                   | 1                   | 1                   | 1                   | X <sub>0</sub>      | Set Display<br>ON/OFF                                 | AEh, X[0]=0b: Display OFF (sleep mode) (RESET)  AFh X[0]=1b: Display ON in normal mode                                                                                                                                                                                                                                                                                        |
| 0            | B0~B7        | 1                   | 0                   | 1                   | 1                   | 0                   | X <sub>2</sub>      | X <sub>1</sub>      | X <sub>0</sub>      | Set Page Start<br>Address for Page<br>Addressing Mode | Set GDDRAM Page Start Address PAGE0~PAGE7 for Page Addressing Mode using X[2:0].  Note  (1) This command is only for page addressing mode                                                                                                                                                                                                                                     |

Dec 2016 P 6/31 Rev 1.0 **SSD1315** 

|             | lamental<br>Hex |                     |                     |                     |                     | D3                  | D2                  | <b>D1</b>           | <b>D</b> 0          | Command                                                      | Description                                                                                                                                                                                                                                                                                                             |  |  |
|-------------|-----------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| <u>D/С#</u> | C0/C8           | 1                   | 1                   | 0                   | 0                   | X <sub>3</sub>      | 0                   | 0                   | 0                   | Set COM Output<br>Scan Direction                             | C0h, X[3]=0b: normal mode (RESET) Scan from COM0 to COM[N-1] C8h, X[3]=1b: remapped mode. Scan from COM[N-1] to COM0 Where N is the Multiplex ratio.                                                                                                                                                                    |  |  |
| 0 0         | D3<br>A[5:0]    | 1 *                 | 1 *                 | 0<br>A <sub>5</sub> | 1<br>A <sub>4</sub> | 0<br>A <sub>3</sub> | 0<br>A <sub>2</sub> | 1<br>A <sub>1</sub> | 1<br>A <sub>0</sub> | Set Display Offset                                           | Set vertical shift by COM from 0d~63d. The value is reset to 00h after RESET.                                                                                                                                                                                                                                           |  |  |
| 0 0         | D5<br>A[7:0]    | 1<br>A <sub>7</sub> | 1<br>A <sub>6</sub> | 0<br>A <sub>5</sub> | 1<br>A <sub>4</sub> | 0<br>A <sub>3</sub> | 1<br>A <sub>2</sub> | 0<br>A <sub>1</sub> | 1<br>A <sub>0</sub> | Set Display Clock<br>Divide<br>Ratio/Oscillator<br>Frequency | A[3:0]: Define the divide ratio (D) of the display clocks (DCLK): Divide ratio= A[3:0] + 1, RESET is 0000b (divide ratio = 1)  A[7:4]: Set the Oscillator Frequency, F <sub>OSC</sub> . Oscillator Frequency increases with the value of A[7:4] and vice versa. RESET is 1000b. Range: 0000b~1111b. Frequency increases |  |  |
| 0 0         | D9<br>A[7:0]    | 1<br>A <sub>7</sub> | 1<br>A <sub>6</sub> | 0<br>A <sub>5</sub> | 1<br>A <sub>4</sub> | 1<br>A <sub>3</sub> | 0<br>A <sub>2</sub> | 0<br>A <sub>1</sub> | 1<br>A <sub>0</sub> | Set Pre-charge<br>Period                                     | as setting value increases.  A[3:0]: Phase 1 period of up to 30 DCLK (i.e. 2, 4, 6,30) Clocks 0 is invalid entry (RESET=2h)  A[7:4]: Phase 2 period of up to 30 DCLK (i.e. 2, 4, 6,30)                                                                                                                                  |  |  |
|             | DA<br>A[5:4]    | 1 0                 | 1 0                 | 0<br>A <sub>5</sub> | 1<br>A <sub>4</sub> | 1 0                 | 0 0                 | 1 1                 | 0 0                 | Set COM Pins<br>Hardware<br>Configuration                    | Clocks 0 is invalid entry (RESET=2h)  A[4]=0b, Sequential COM pin configuration A[4]=1b (RESET), Alternative COM pin Configuration  A[5]=0b (RESET), Disable COM Left/Right rema A[5]=1b, Enable COM Left/Right remap                                                                                                   |  |  |
|             | DB<br>A[5:4]    | 1 0                 | 1 0                 | 0<br>A <sub>5</sub> | 1<br>A <sub>4</sub> | 1 0                 | 0 0                 | 1 0                 | 1 0                 | Set V <sub>COMH</sub> select<br>Level                        | Set COM select voltage level.                                                                                                                                                                                                                                                                                           |  |  |
| 0           | E3              | 1                   | 1                   | 1                   | 0                   | 0                   | 0                   | 1                   | 1                   | NOP                                                          | Command for no operation                                                                                                                                                                                                                                                                                                |  |  |

**SSD1315** Rev 1.0 P 7/31 Dec 2016

| Inter | Internal Charge Pump Command Table |           |           |           |           |    |           |    |           |         |                                                                                                                                                              |  |  |  |  |  |  |
|-------|------------------------------------|-----------|-----------|-----------|-----------|----|-----------|----|-----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| D/C#  | Hex#                               | <b>D7</b> | <b>D6</b> | <b>D5</b> | <b>D4</b> | D3 | <b>D2</b> | D1 | <b>D0</b> | Command | Description                                                                                                                                                  |  |  |  |  |  |  |
| 0     | 8D                                 | 1         | 0         | 0         | 0         | 1  | 1         | 0  | 1         | Charge  | Enable / Disable internal charge pump:                                                                                                                       |  |  |  |  |  |  |
| 0     | A[7:0]                             | $A_7$     | 0         | 0         | 1         | 0  | $A_2$     | 0  | $A_0$     | Pump    | A[2] = 0b, Disable charge pump (RESET)                                                                                                                       |  |  |  |  |  |  |
|       |                                    |           |           |           |           |    |           |    |           | Setting | A[2] = 1b, Enable charge pump during display on                                                                                                              |  |  |  |  |  |  |
|       |                                    |           |           |           |           |    |           |    |           |         |                                                                                                                                                              |  |  |  |  |  |  |
|       |                                    |           |           |           |           |    |           |    |           |         | A[7] A[0] Hex code Charge Pump Mode                                                                                                                          |  |  |  |  |  |  |
|       |                                    |           |           |           |           |    |           |    |           |         | 0b 0b 14h 7.5V (RESET)                                                                                                                                       |  |  |  |  |  |  |
|       |                                    |           |           |           |           |    |           |    |           |         | 1b 0b 94h 8.5V                                                                                                                                               |  |  |  |  |  |  |
|       |                                    |           |           |           |           |    |           |    |           |         | 1b 1b 95h 9.0V                                                                                                                                               |  |  |  |  |  |  |
|       |                                    |           |           |           |           |    |           |    |           |         | Note  (1) The Charge Pump must be enabled by the following command sequence:  8Dh; Charge Pump Setting  14h / 94h / 95h; Enable Charge Pump  AFh; Display ON |  |  |  |  |  |  |

| C 11                      | · C-          | <br>1 7 | 1-1-1- |                                                           |                                                           |                       |                                                                                                   |                                                                                                                     |                                            |                                                                                                                            |
|---------------------------|---------------|---------|--------|-----------------------------------------------------------|-----------------------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|
|                           | ing Co<br>Hev |         |        | D4                                                        | D3                                                        | D2.                   | D1                                                                                                | D0                                                                                                                  | Command                                    | Description                                                                                                                |
| <b>D/C#</b> 0 0 0 0 0 0 0 |               |         |        | 0<br>0<br>0<br>0<br>0<br>E <sub>4</sub><br>F <sub>4</sub> | 0<br>0<br>0<br>0<br>0<br>E <sub>3</sub><br>F <sub>3</sub> | D2 1 0 B2 C2 D2 E2 F2 | D1<br>0<br>B <sub>1</sub><br>C <sub>1</sub><br>D <sub>1</sub><br>E <sub>1</sub><br>F <sub>1</sub> | D0<br>X <sub>0</sub><br>0<br>B <sub>0</sub><br>C <sub>0</sub><br>D <sub>0</sub><br>E <sub>0</sub><br>F <sub>0</sub> | Command Continuous Horizontal Scroll Setup | Description   26h, X[0]=0, Right Horizontal Scroll   27h, X[0]=1, Left Horizontal Scroll   (Horizontal scroll by 1 column) |

**SSD1315** Rev 1.0 P 9/31 Dec 2016

| Scrolling Command Table          |                                 |    |                                         |                                                                                   |                                                           |                                                                                                  |                                                                                                                       |                                                                                                                             |                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------------------------------|---------------------------------|----|-----------------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                  |                                 |    |                                         | <b>D4</b>                                                                         | D3                                                        | D2                                                                                               | <b>D1</b>                                                                                                             | <b>D</b> 0                                                                                                                  | Command                                                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Serolling Co<br>  D/C#   Hex   1 | 0<br>0<br>0<br>0<br>0<br>0<br>0 | D6 | 1 0 0 0 0 E <sub>5</sub> F <sub>5</sub> | D4<br>0<br>0<br>0<br>0<br>0<br>E <sub>4</sub><br>F <sub>4</sub><br>G <sub>4</sub> | D3 1 0 0 0 0 E <sub>3</sub> F <sub>3</sub> G <sub>3</sub> | D2 0 0 B <sub>2</sub> C <sub>2</sub> D <sub>2</sub> E <sub>2</sub> F <sub>2</sub> G <sub>2</sub> | D1     X <sub>1</sub> 0     B <sub>1</sub> C <sub>1</sub> D <sub>1</sub> E <sub>1</sub> F <sub>1</sub> G <sub>1</sub> | D0  X <sub>0</sub> A <sub>0</sub> B <sub>0</sub> C <sub>0</sub> D <sub>0</sub> E <sub>0</sub> F <sub>0</sub> G <sub>0</sub> | Command Continuous Vertical and Horizontal Scroll Setup | Description   29h, X <sub>1</sub> X <sub>0</sub> =01b : Vertical and Right Horizontal Scroll   2Ah, X <sub>1</sub> X <sub>0</sub> =10b : Vertical and Left Horizontal Scroll   A[0] : Set number of column scroll offset   0b No horizontal scroll   1b Horizontal scroll   1b Horizontal scroll by 1 column   B[2:0] : Define start page address   000b - PAGE0   011b - PAGE3   110b - PAGE6   001b - PAGE1   100b - PAGE4   111b - PAGE7   010b - PAGE2   101b - PAGE5 |
|                                  |                                 |    |                                         |                                                                                   |                                                           |                                                                                                  |                                                                                                                       |                                                                                                                             |                                                         | O10b - PAGE2   101b - PAGE5                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                  |                                 |    |                                         |                                                                                   |                                                           |                                                                                                  |                                                                                                                       |                                                                                                                             |                                                         | Note  (1) The value of D[2:0] must be larger than or equal to B[2:0]  (2) The value of E[5:0] must be less than B[6:0] in                                                                                                                                                                                                                                                                                                                                                 |

Dec 2016 P 10/31 Rev 1.0 **SSD1315** 

| D/C# | ing Co<br>Hex          |             |                                               |                                       | <b>D</b> 4                            | D3                                    | D2                                           | <b>D1</b>                                          | D0 | Command                    | Description                                                                                                                                                                                                                                                                                                         |
|------|------------------------|-------------|-----------------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|----------------------------------------------|----------------------------------------------------|----|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      | 2E                     | 0           | 0                                             | 1                                     | 0                                     | 1                                     | 1                                            | 1                                                  | 0  | Deactivate scroll          | Stop scrolling that is configured by command 26h/27h/29h/2Ah.                                                                                                                                                                                                                                                       |
|      |                        |             |                                               |                                       |                                       |                                       |                                              |                                                    |    |                            | Note  (1) After sending 2Eh command to deactivate the scrolling action, the ram data needs to be rewritten.                                                                                                                                                                                                         |
| )    | 2F                     | 0           | 0                                             | 1                                     | 0                                     | 1                                     | 1                                            | 1                                                  | 1  | Activate scroll            | Start scrolling that is configured by the scrolling setul commands :26h/27h/29h/2Ah with the following value sequences:                                                                                                                                                                                             |
|      |                        |             |                                               |                                       |                                       |                                       |                                              |                                                    |    |                            | Valid command sequence 1: 26h; 2Fh.<br>Valid command sequence 2: 27h; 2Fh.<br>Valid command sequence 3: 29h; 2Fh.<br>Valid command sequence 4: 2Ah; 2Fh.                                                                                                                                                            |
|      |                        |             |                                               |                                       |                                       |                                       |                                              |                                                    |    | 10                         | For example, if "26h; 2Ah; 2Fh." commands are issued, the setting in the last scrolling setup command i.e. 2Ah in this case, will be executed. In other words setting in the last scrolling setup command overwrites the setting in the previous scrolling setup commands.                                          |
| 0    | 1.2                    | 1           |                                               | 1                                     |                                       |                                       |                                              | of                                                 | 51 |                            |                                                                                                                                                                                                                                                                                                                     |
| 0    | A3<br>A[5:0]<br>B[6:0] | 1<br>0<br>0 | $\begin{bmatrix} 0 \\ 0 \\ B_6 \end{bmatrix}$ | 1<br>A <sub>5</sub><br>B <sub>5</sub> | 0<br>A <sub>4</sub><br>B <sub>4</sub> | 0<br>A <sub>3</sub><br>B <sub>3</sub> | $egin{array}{c} 0 \\ A_2 \\ B_2 \end{array}$ | $ \begin{array}{c c} 1 \\ A_1 \\ B_1 \end{array} $ |    | Set Vertical Scrol<br>Area | lA[5:0]: Set No. of rows in top fixed area. The No. of rows in top fixed area is referenced to the top of the GDDRAM (i.e. row 0). [RESET = 0]                                                                                                                                                                      |
|      |                        |             |                                               |                                       |                                       |                                       |                                              |                                                    |    |                            | B[6:0]: Set No. of rows in scroll area. This is the number of rows to be used for vertical scrolling. The scroll area starts in the first row below the top fixed area. [RESET = 64]                                                                                                                                |
|      |                        |             |                                               |                                       |                                       |                                       |                                              |                                                    |    |                            | Note  (1) A[5:0]+B[6:0] <= MUX ratio (2) B[6:0] <= MUX ratio (3a) Vertical scrolling offset (E[5:0] in 29h/2Ah) < B[6:0]  (3b) Set Display Start Line (X <sub>5</sub> X <sub>4</sub> X <sub>3</sub> X <sub>2</sub> X <sub>1</sub> X <sub>0</sub> of 40h~7Fh) < B[6:0]                                               |
|      |                        |             |                                               |                                       |                                       |                                       |                                              |                                                    |    |                            | <ul> <li>(4) The last row of the scroll area shifts to the first row of the scroll area.</li> <li>(5) For 64d MUX display A[5:0] = 0, B[6:0]=64: whole area scrolls A[5:0] = 0, B[6:0] &lt; 64: top area scrolls A[5:0] + B[6:0] &lt; 64: central area scrolls A[5:0] + B[6:0] = 64: bottom area scrolls</li> </ul> |
|      |                        |             |                                               |                                       |                                       |                                       |                                              |                                                    |    |                            |                                                                                                                                                                                                                                                                                                                     |

**SSD1315** Rev 1.0 P 11/31 Dec 2016

| Scrol | rolling Command Table |   |                |                |                |                |                          |                |                |         |                                                                                                                                                                                                                                                                                |
|-------|-----------------------|---|----------------|----------------|----------------|----------------|--------------------------|----------------|----------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D/C#  |                       |   |                |                | <b>D4</b>      | <b>D3</b>      | <b>D2</b>                | <b>D1</b>      | <b>D</b> 0     | Command | Description                                                                                                                                                                                                                                                                    |
| 0     | 2C/2D                 | 0 | 0              | 1              | 0              | 1              | 1                        | 0              | $X_0$          |         | 2Ch, X[0]=0, Right Horizontal Scroll by one column                                                                                                                                                                                                                             |
|       | A[7:0]                | 0 | 0              | 0              | 0              | 0              | 0                        | 0              | 0              |         | 2Dh, X[0]=1, Left Horizontal Scroll by one column                                                                                                                                                                                                                              |
|       | B[2:0]                | 0 | 0              | 0              | 0              | 0              | $B_2$                    | B <sub>1</sub> | $B_0$          | Setup   | 2Dii, A[o]-1, Left Horizontal Belon by one column                                                                                                                                                                                                                              |
|       | C[7:0]                | 0 | 0              | 0              | 0              | 0              | $\frac{\mathbf{b}_2}{0}$ | 0              | 1              |         |                                                                                                                                                                                                                                                                                |
|       | D[2:0]                | 0 | 0              | 0              | 0              | 0              | $D_2$                    | $D_1$          | $D_0$          |         | A[7:0]: Dummy byte (Set as 00h)                                                                                                                                                                                                                                                |
|       | E[7:0]                | 0 | $E_6$          | $E_5$          | $E_4$          | E <sub>3</sub> | $E_2$                    | $E_1$          | $E_0$          |         |                                                                                                                                                                                                                                                                                |
|       | F[7:0]                | 0 | F <sub>6</sub> | F <sub>5</sub> | F <sub>4</sub> | F <sub>3</sub> | F <sub>2</sub>           | F <sub>1</sub> | F <sub>0</sub> |         | B[2:0] : Define start page address    000b - PAGE0   011b - PAGE3   110b - PAGE6     001b - PAGE1   100b - PAGE4   111b - PAGE7     010b - PAGE2   101b - PAGE5                                                                                                                |
|       |                       |   |                |                |                |                |                          |                |                |         | C[7:0]: Dummy byte (Set as 01h)                                                                                                                                                                                                                                                |
|       |                       |   |                |                |                |                |                          |                |                | C C     | D[2:0]: Define end page address    000b - PAGE0   011b - PAGE3   110b - PAGE6     001b - PAGE1   100b - PAGE4   111b - PAGE7     010b - PAGE2   101b - PAGE5      E[6:0]: Define start column address (RESET = 00h)    F[6:0]: Define end column address (RESET = 7Fh)    Note |

Dec 2016 P 12/31 Rev 1.0 **SSD1315** 

| Adva         | nce Gr              | aphi       | c Cor         | nmar             | ıd Ta               | ble                 |                     |                     |                     |                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|--------------|---------------------|------------|---------------|------------------|---------------------|---------------------|---------------------|---------------------|---------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| <b>D/C</b> # | Hex                 | <b>D</b> 7 | <b>D6</b>     | <b>D5</b>        | <b>D4</b>           | <b>D3</b>           | <b>D2</b>           | D1                  | D0                  | Command                           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| 0            | Hex<br>23<br>A[5:0] | 0          | <b>D6</b> 0 * | 1 A <sub>5</sub> | 0<br>A <sub>4</sub> | 0<br>A <sub>3</sub> | 0<br>A <sub>2</sub> | 1<br>A <sub>1</sub> | 1<br>A <sub>0</sub> | Command Set Fade Out and Blinking | A[5:4] = 00b Disable Fade Out / Blinking Mode[RESET A[5:4] = 10b Enable Fade Out mode. Once Fade Out mode is enabled, contrast decrease gradually to all pixels OFF. Output follows RAM content when Fade mode is disabled.  A[5:4] = 11b Enable Blinking mode. Once Blinking mode is enabled, contrast decrease gradually to all pixels OFF and then contrast increase gradually to normal display. This process loop continuously until the Blinking mode is disabled.  A[3:0] : Set time interval for each fade step    A[3:0]   Time interval for each fade step   O000b   8 Frames   O010b   24 Frames   : 1111b   128 Frames   Note    A[0] = 0b Disable Zoom in Mode [RESET] |  |  |
|              | D6<br>A[0]          | 1 *        | 1 **          | 0 *              | 1 *                 | 0 *                 | 1 *                 | 1 *                 | 0<br>A <sub>0</sub> | Set Zoom In                       | A[0] = 0b Disable Zoom in Mode [RESET]  A[0] = 1b Enable Zoom in Mode  Note  (1) The panel must be in alternative COM pin configuration (command DAh A[4] = 1)  (2) Refer to section 1.4.2 for details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |

Note
(1) "\*" stands for "Don't care".

Rev 1.0 P 13/31 Dec 2016 SSD1315

Table 1-2: Read Command Table

| Bit Pattern                | Command              | Descrip | tion                                     |
|----------------------------|----------------------|---------|------------------------------------------|
| $D_7D_6D_5D_4D_3D_2D_1D_0$ | Status Register Read | D[7]:   | Reserved                                 |
|                            |                      | D[6]:   | "1" for display OFF / "0" for display ON |
|                            |                      | D[5]:   | Reserved                                 |
|                            |                      | D[4]:   | Reserved                                 |
|                            |                      | D[3]:   | Reserved                                 |
|                            |                      | D[2]:   | Reserved                                 |
|                            |                      | D[1]:   | Reserved                                 |
|                            |                      | D[0]:   | Reserved                                 |

#### Note

# 1.1 Data Read / Write

To read data from the GDDRAM, select HIGH for both the R/W# (WR#) pin and the D/C# pin for 6800-series parallel mode and select LOW for the E (RD#) pin and HIGH for the D/C# pin for 8080-series parallel mode. No data read is provided in serial mode operation.

In normal data read mode the GDDRAM column address pointer will be increased automatically by one after each data read.

Also, a dummy read is required before the first data read.

To write data to the GDDRAM, select LOW for the R/W# (WR#) pin and HIGH for the D/C# pin for both 6800-series parallel mode and 8080-series parallel mode. The serial interface mode is always in write mode. The GDDRAM column address pointer will be increased automatically by one after each data write.

**Table 1-3: Address increment table (Automatic)** 

| D/C# | R/W# (WR#) | Comment       | Address Increment |
|------|------------|---------------|-------------------|
| 0    | 0          | Write Command | No                |
| 0    | 1          | Read Status   | No                |
| 1    | 0          | Write Data    | Yes               |
| 1    | 1          | Read Data     | Yes               |

Dec 2016 P 14/31 Rev 1.0 SSD1315

<sup>(1)</sup> Patterns other than those given in the Command Table are prohibited to enter the chip as a command; as unexpected results can occur.

#### 1.2 Fundamental Command

# 1.2.1 Set Lower Column Start Address for Page Addressing Mode (00h~0Fh)

This command specifies the lower nibble of the 8-bit column start address for the display data RAM under Page Addressing Mode. The column address will be incremented by each data access. Please refer to Section Table 1-1 and Section 1.2.3 for details.

# 1.2.2 Set Higher Column Start Address for Page Addressing Mode (10h~17h)

This command specifies the higher nibble of the 8-bit column start address for the display data RAM under Page Addressing Mode. The column address will be incremented by each data access. Please refer to Section Table 1-1 and Section 1.2.3 for details.

#### 1.2.3 Set Memory Addressing Mode (20h)

There are 3 different memory addressing mode in SSD1315: page addressing mode, horizontal addressing mode and vertical addressing mode. This command sets the way of memory addressing into one of the above three modes. In there, "COL" means the graphic display data RAM column.

#### Page addressing mode (A[1:0]=10xb)

In page addressing mode, after the display RAM is read/written, the column address pointer is increased automatically by 1. Users have to set the new page and column addresses in order to access the next page RAM content. The sequence of movement of the PAGE and column address point for page addressing mode is shown in Figure 1-1.

Figure 1-1: Address Pointer Movement of Page addressing mode

|       | COL0 | COL 1 |   | COL 126 | COL 127  |
|-------|------|-------|---|---------|----------|
| PAGE0 |      |       |   |         | <b> </b> |
| PAGE1 |      |       |   |         | <b> </b> |
| :     |      |       | : | :       | :        |
| PAGE6 |      |       |   |         | 1        |
| PAGE7 |      |       |   |         | <b> </b> |

In normal display data RAM read or write and page addressing mode, the following steps are required to define the starting RAM access pointer location:

- Set the page start address of the target display location by command B0h to B7h.
- Set the lower start column address of pointer by command 00h~0Fh.
- Set the upper start column address of pointer by command 10h~17h.

For example, if the page address is set to B2h, lower column address is 03h and upper column address is 10h, then that means the starting column is SEG3 of PAGE2. The RAM access pointer is located as shown in Figure 1-2. The input data byte will be written into RAM position of column 3.

Figure 1-2: Example of GDDRAM access pointer setting in Page Addressing Mode (No row and column-remapping)



SSD1315 Rev 1.0 P 15/31 Dec 2016

#### Horizontal addressing mode (A[1:0]=00b)

In horizontal addressing mode, after the display RAM is read/written, the column address pointer is increased automatically by 1. If the column address pointer reaches column end address, the column address pointer is reset to column start address and page address pointer is increased by 1. The sequence of movement of the page and column address point for horizontal addressing mode is shown in Figure 1-3. When both column and page address pointers reach the end address, the pointers are reset to column start address and page start address (Dotted line in Figure 1-3.)

Figure 1-3: Address Pointer Movement of Horizontal addressing mode

#### Vertical addressing mode: (A[1:0]=01b)

In vertical addressing mode, after the display RAM is read/written, the page address pointer is increased automatically by 1. If the page address pointer reaches the page end address, the page address pointer is reset to page start address and column address pointer is increased by 1. The sequence of movement of the page and column address point for vertical addressing mode is shown in Figure 1-4. When both column and page address pointers reach the end address, the pointers are reset to column start address and page start address (Dotted line in Figure 1-4.)

Figure 1-4: Address Pointer Movement of Vertical addressing mode

In normal display data RAM read or write and horizontal / vertical addressing mode, the following steps are required to define the RAM access pointer location:

- Set the column start and end address of the target display location by command 21h.
- Set the page start and end address of the target display location by command 22h.

Example is shown in Figure 1-5.

#### 1.2.4 Set Column Address (21h)

This triple byte command specifies column start address and end address of the display data RAM. This command also sets the column address pointer to column start address. This pointer is used to define the current read/write column address in graphic display data RAM. If horizontal address increment mode is enabled by command 20h, after finishing read/write one column data, it is incremented automatically to the next column address. Whenever the column address pointer finishes accessing the end column address, it is reset back to start column address and the row address is incremented to the next row.

Dec 2016 P 16/31 Rev 1.0 SSD1315

#### 1.2.5 Set Page Address (22h)

This triple byte command specifies page start address and end address of the display data RAM. This command also sets the page address pointer to page start address. This pointer is used to define the current read/write page address in graphic display data RAM. If vertical address increment mode is enabled by command 20h, after finishing read/write one page data, it is incremented automatically to the next page address. Whenever the page address pointer finishes accessing the end page address, it is reset back to start page address.

The figure below shows the way of column and page address pointer movement through the example: column start address is set to 2 and column end address is set to 125, page start address is set to 1 and page end address is set to 6; Horizontal address increment mode is enabled by command 20h. In this case, the graphic display data RAM column accessible range is from column 2 to column 125 and from page 1 to page 6 only. In addition, the column address pointer is set to 2 and page address pointer is set to 1. After finishing read/write one pixel of data, the column address is increased automatically by 1 to access the next RAM location for next read/write operation (*solid line in Figure 1-5*). Whenever the column address pointer finishes accessing the end column 125, it is reset back to column 2 and page address is automatically increased by 1 (*solid line in Figure 1-5*). While the end page 6 and end column 125 RAM location is accessed, the page address is reset back to 1 and the column address is reset back to 2 (*dotted line in Figure 1-5*).

Figure 1-5: Example of Column and Row Address Pointer Movement

#### 1.2.6 Set Display Start Line (40h~7Fh)

This command sets the Display Start Line register to determine starting address of display RAM, by selecting a value from 0 to 63. With value equal to 0, RAM row 0 is mapped to COM0. With value equal to 1, RAM row 1 is mapped to COM0 and so on.

Refer to Table 1-4 for more illustrations.

#### 1.2.7 Set Contrast Control (81h)

This command sets the Contrast Setting of the display with a valid range from 01h to FFh. The segment output current increases as the contrast step value increases.

# 1.2.8 Set Segment Re-map (A0h/A1h)

This command changes the mapping between the display data column address and the segment driver. It allows flexibility in OLED module design. Please refer to Table 1-1.

This command only affects subsequent data input. Data already stored in GDDRAM will have no changes.

#### 1.2.9 Entire Display ON (A4h/A5h)

A4h command enable display outputs according to the GDDRAM contents.

If A5h command is issued, then by using A4h command, the display will resume to the GDDRAM contents. In other words, A4h command resumes the display from entire display "ON" stage.

A5h command forces the entire display to be "ON", regardless of the contents of the display data RAM.

| SSD1315 | Rev 1.0 | P 17/31 | Dec 2016 |
|---------|---------|---------|----------|

#### 1.2.10 Set Normal/Inverse Display (A6h/A7h)

This command sets the display to be either normal or inverse. In normal display a RAM data of 1 indicates an "ON" pixel while in inverse display a RAM data of 0 indicates an "ON" pixel.

#### 1.2.11 Set Multiplex Ratio (A8h)

This command switches the default 63 multiplex mode to any multiplex ratio, ranging from 16 to 63. The output pads COM0~COM63 will be switched to the corresponding COM signal.

#### 1.2.12 External or internal I<sub>REF</sub> Selection (ADh)

This command selects the external  $I_{REF}$  or internal  $I_{REF}$  and to define the value of internal  $I_{REF}$  setting. Refer to SEG/COM Driving block for details.

# 1.2.13 Set Display ON/OFF (AEh/AFh)

These single byte commands are used to turn the OLED panel display ON or OFF.

When the display is ON, the selected circuits by Set Master Configuration command will be turned ON. When the display is OFF, those circuits will be turned OFF and the segment and common output are in  $V_{SS}$  state and high impedance state, respectively. These commands set the display to one of the two states:

AEh : Display OFFAFh : Display ON

Figure 1-6: Transition between different modes



# 1.2.14 Set Page Start Address for Page Addressing Mode (B0h~B7h)

This command positions the page start address from 0 to 7 in GDDRAM under Page Addressing Mode. Please refer to Table 1-1 and Section 1.2.3 for details.

## 1.2.15 Set COM Output Scan Direction (C0h/C8h)

This command sets the scan direction of the COM output, allowing layout flexibility in the OLED module design. Additionally, the display will show once this command is issued. For example, if this command is sent during normal display then the graphic display will be vertically flipped immediately. Please refer to Table 1-6 for details.

#### 1.2.16 Set Display Offset (D3h)

This is a double byte command. The second command specifies the mapping of the display start line to one of COM0~COM63 (assuming that COM0 is the display start line then the display start line register is equal to 0).

For example, to move the COM16 towards the COM0 direction by 16 lines the 6-bit data in the second byte should be given as 010000b. To move in the opposite direction by 16 lines the 6-bit data should be given by 64 - 16, so the second byte would be 110000b. The following two tables (Table 1-4, Table 1-5) show the example of setting the command C0h/C8h and D3h.

Dec 2016 P 18/31 Rev 1.0 SSD1315

Table 1-4: Example of Set Display Offset and Display Start Line with no Remap

|                |                |                |                |                |                | Out            | put            |                |                |                |                |                | 1                                                      |
|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|--------------------------------------------------------|
|                |                | 64             |                | i4             |                | 4              | 5              | 56             |                | 56             |                | 56             | Set MUX ratio(A8h)                                     |
| Hardware       |                | rmal<br>0      | Nor            | mal<br>3       | al Normal 0    |                |                | rmal<br>0      |                | rmal<br>8      |                | mal<br>0       | COM Normal / Remapped (C0h / C8h) Display offset (D3h) |
| pin name       |                | 0              |                | )              |                | 3              |                | 0              |                | 0              |                | 8              | Display start line (40h - 7Fh)                         |
| COM0<br>COM1   | Row0<br>Row1   | RAM0<br>RAM1   | Row8<br>Row9   | RAM8<br>RAM9   | Row0<br>Row1   | RAM8<br>RAM9   | Row0<br>Row1   | RAM0<br>RAM1   | Row8<br>Row9   | RAM8<br>RAM9   | Row0<br>Row1   | RAM8<br>RAM9   |                                                        |
| COM2           | Row2           | RAM2           | Row10          | RAM10          | Row2           | RAM10          | Row2           | RAM2           | Row10          | RAM10          | Row2           | RAM10          |                                                        |
| COM3           | Row3           | RAM3           | Row11          | RAM11          | Row3           | RAM11          | Row3           | RAM3           | Row11          | RAM11          | Row3           | RAM11          |                                                        |
| COM4<br>COM5   | Row4<br>Row5   | RAM4<br>RAM5   | Row12<br>Row13 | RAM12<br>RAM13 | Row4<br>Row5   | RAM12<br>RAM13 | Row4<br>Row5   | RAM4<br>RAM5   | Row12<br>Row13 | RAM12<br>RAM13 | Row4<br>Row5   | RAM12<br>RAM13 |                                                        |
| COM6           | Row6           | RAM6           | Row13          | RAM14          | Row6           | RAM14          | Row6           | RAM6           | Row14          | RAM14          | Row6           | RAM14          |                                                        |
| COM7           | Row7           | RAM7           | Row15          | RAM15          | Row7           | RAM15          | Row7           | RAM7           | Row15          | RAM15          | Row7           | RAM15          |                                                        |
| COM8<br>COM9   | Row8<br>Row9   | RAM8<br>RAM9   | Row16<br>Row17 | RAM16<br>RAM17 | Row8<br>Row9   | RAM16<br>RAM17 | Row8<br>Row9   | RAM8<br>RAM9   | Row16<br>Row17 | RAM16<br>RAM17 | Row8<br>Row9   | RAM16<br>RAM17 |                                                        |
| COM10          | Row10          | RAM10          | Row18          | RAM18          | Row10          | RAM18          | Row10          | RAM10          | Row18          | RAM18          | Row10          | RAM18          |                                                        |
| COM11          | Row11          | RAM11          | Row19          | RAM19          | Row11          | RAM19          | Row11          | RAM11          | Row19          | RAM19          | Row11          | RAM19          |                                                        |
| COM12<br>COM13 | Row12<br>Row13 | RAM12<br>RAM13 | Row20<br>Row21 | RAM20<br>RAM21 | Row12<br>Row13 | RAM20<br>RAM21 | Row12<br>Row13 | RAM12<br>RAM13 | Row20<br>Row21 | RAM20<br>RAM21 | Row12<br>Row13 | RAM20<br>RAM21 |                                                        |
| COM13          | Row14          | RAM14          | Row22          | RAM22          | Row14          | RAM22          | Row14          | RAM14          | Row22          | RAM22          | Row14          | RAM22          |                                                        |
| COM15          | Row15          | RAM15          | Row23          | RAM23          | Row15          | RAM23          | Row15          | RAM15          | Row23          | RAM23          | Row15          | RAM23          |                                                        |
| COM16<br>COM17 | Row16<br>Row17 | RAM16<br>RAM17 | Row24<br>Row25 | RAM24<br>RAM25 | Row16<br>Row17 | RAM24<br>RAM25 | Row16<br>Row17 | RAM16<br>RAM17 | Row24<br>Row25 | RAM24<br>RAM25 | Row16<br>Row17 | RAM24<br>RAM25 |                                                        |
| COM17          | Row17          | RAM18          | Row25          | RAM26          | Row17          | RAM26          | Row17          | RAM18          | Row25          | RAM26          | Row17          | RAM26          |                                                        |
| COM19          | Row19          | RAM19          | Row27          | RAM27          | Row19          | RAM27          | Row19          | RAM19          | Row27          | RAM27          | Row19          | RAM27          |                                                        |
| COM20<br>COM21 | Row20<br>Row21 | RAM20<br>RAM21 | Row28<br>Row29 | RAM28<br>RAM29 | Row20<br>Row21 | RAM28<br>RAM29 | Row20<br>Row21 | RAM20<br>RAM21 | Row28<br>Row29 | RAM28<br>RAM29 | Row20<br>Row21 | RAM28<br>RAM29 |                                                        |
| COM21          | Row21<br>Row22 | RAM21<br>RAM22 | Row29<br>Row30 | RAM30          | Row21<br>Row22 | RAM29<br>RAM30 | Row21<br>Row22 | RAM22          | Row30          | RAM30          | Row21<br>Row22 | RAM30          |                                                        |
| COM23          | Row23          | RAM23          | Row31          | RAM31          | Row23          | RAM31          | Row23          | RAM23          | Row31          | RAM31          | Row23          | RAM31          |                                                        |
| COM24<br>COM25 | Row24<br>Row25 | RAM24<br>RAM25 | Row32<br>Row33 | RAM32<br>RAM33 | Row24<br>Row25 | RAM32<br>RAM33 | Row24<br>Row25 | RAM24<br>RAM25 | Row32<br>Row33 | RAM32<br>RAM33 | Row24<br>Row25 | RAM32<br>RAM33 |                                                        |
| COM25<br>COM26 | Row25<br>Row26 | RAM25<br>RAM26 | Row33          | RAM34          | Row25<br>Row26 | RAM34          | Row25<br>Row26 | RAM26          | Row33          | RAM34          | Row25<br>Row26 | RAM34          |                                                        |
| COM27          | Row27          | RAM27          | Row35          | RAM35          | Row27          | RAM35          | Row27          | RAM27          | Row35          | RAM35          | Row27          | RAM35          |                                                        |
| COM28          | Row28          | RAM28<br>RAM29 | Row36          | RAM36<br>RAM37 | Row28          | RAM36<br>RAM37 | Row28          | RAM28<br>RAM29 | Row36          | RAM36<br>RAM37 | Row28          | RAM36<br>RAM37 |                                                        |
| COM29<br>COM30 | Row29<br>Row30 | RAM30          | Row37<br>Row38 | RAM38          | Row29<br>Row30 | RAM38          | Row29<br>Row30 | RAM30          | Row37<br>Row38 | RAM38          | Row29<br>Row30 | RAM38          |                                                        |
| COM31          | Row31          | RAM31          | Row39          | RAM39          | Row31          | RAM39          | Row31          | RAM31          | Row39          | RAM39          | Row31          | RAM39          |                                                        |
| COM32<br>COM33 | Row32<br>Row33 | RAM32<br>RAM33 | Row40<br>Row41 | RAM40<br>RAM41 | Row32<br>Row33 | RAM40<br>RAM41 | Row32<br>Row33 | RAM32<br>RAM33 | Row40<br>Row41 | RAM40<br>RAM41 | Row32          | RAM40<br>RAM41 |                                                        |
| COM34          | Row34          | RAM34          | Row42          | RAM42          | Row34          | RAM42          | Row34          | RAM34          | Row42          | RAM42          | Row33<br>Row34 | RAM42          |                                                        |
| COM35          | Row35          | RAM35          | Row43          | RAM43          | Row35          | RAM43          | Row35          | RAM35          | Row43          | RAM43          | Row35          | RAM43          |                                                        |
| COM36<br>COM37 | Row36<br>Row37 | RAM36<br>RAM37 | Row44<br>Row45 | RAM44<br>RAM45 | Row36<br>Row37 | RAM44<br>RAM45 | Row36<br>Row37 | RAM36<br>RAM37 | Row44<br>Row45 | RAM44<br>RAM45 | Row36<br>Row37 | RAM44<br>RAM45 |                                                        |
| COM38          | Row38          | RAM38          | Row46          | RAM46          | Row38          | RAM46          | Row38          | RAM38          | Row46          | RAM46          | Row38          | RAM46          |                                                        |
| COM39          | Row39          | RAM39          | Row47          | RAM47          | Row39          | RAM47          | Row39          | RAM39          | Row47          | RAM47          | Row39          | RAM47          |                                                        |
| COM40<br>COM41 | Row40<br>Row41 | RAM40<br>RAM41 | Row48<br>Row49 | RAM48<br>RAM49 | Row40<br>Row41 | RAM48<br>RAM49 | Row40<br>Row41 | RAM40<br>RAM41 | Row48<br>Row49 | RAM48<br>RAM49 | Row40<br>Row41 | RAM48<br>RAM49 |                                                        |
| COM41          | Row42          | RAM42          | Row50          | RAM50          | Row42          | RAM50          | Row42          | RAM42          | Row50          | RAM50          | Row42          | RAM50          |                                                        |
| COM43          | Row43          | RAM43          | Row51          | RAM51          | Row43          | RAM51          | Row43          | RAM43          | Row51          | RAM51          | Row43          | RAM51          |                                                        |
| COM44<br>COM45 | Row44<br>Row45 | RAM44<br>RAM45 | Row52<br>Row53 | RAM52<br>RAM53 | Row44<br>Row45 | RAM52<br>RAM53 | Row44<br>Row45 | RAM44<br>RAM45 | Row52<br>Row53 | RAM52<br>RAM53 | Row44<br>Row45 | RAM52<br>RAM53 |                                                        |
| COM45          | Row46          | RAM46          | Row54          | RAM54          | Row46          | RAM54          | Row46          | RAM46          | Row54          | RAM54          | Row46          | RAM54          |                                                        |
| COM47          | Row47          | RAM47          | Row55          | RAM55          | Row47          | RAM55          | Row47          | RAM47          | Row55          | RAM55          | Row47          | RAM55          |                                                        |
| COM48<br>COM49 | Row48          | RAM48<br>RAM49 | Row56<br>Row57 | RAM56<br>RAM57 | Row48          | RAM56          | Row48          | RAM48<br>RAM49 | -              | -              | Row48          | RAM56          |                                                        |
| COM50          | Row49<br>Row50 | RAM50          | Row58          | RAM58          | Row49<br>Row50 | RAM57<br>RAM58 | Row49<br>Row50 | RAM50          | -              | -              | Row49<br>Row50 | RAM57<br>RAM58 |                                                        |
| COM51          | Row51          | RAM51          | Row59          | RAM59          | Row51          | RAM59          | Row51          | RAM51          | -              | -              | Row51          | RAM59          |                                                        |
| COM52          | Row52          | RAM52          | Row60          | RĀM60          | Row52          | RAM60          | Row52          | RAM52          | -              | -              | Row52          | RAM60          |                                                        |
| COM53<br>COM54 | Row53<br>Row54 | RAM53<br>RAM54 | Row61<br>Row62 | RAM61<br>RAM62 | Row53<br>Row54 | RAM61<br>RAM62 | Row53<br>Row54 | RAM53<br>RAM54 | -              | -              | Row53<br>Row54 | RAM61<br>RAM62 |                                                        |
| COM55          | Row55          | RAM55          | Row63          | RAM63          | Row55          | RAM63          | Row55          | RAM55          | -              | -              | Row55          | RAM63          |                                                        |
| COM56          | Row56          | RAM56          | Row0           | RAM0           | Row56          | RAM0           | -              | -              | Row0           | RAM0           | -              | -              |                                                        |
| COM57<br>COM58 | Row57<br>Row58 | RAM57<br>RAM58 | Row1<br>Row2   | RAM1<br>RAM2   | Row57<br>Row58 | RAM1<br>RAM2   | -              | -              | Row1<br>Row2   | RAM1<br>RAM2   | -              | -              |                                                        |
| COM59          | Row59          | RAM59          | Row3           | RAM3           | Row59          | RAM3           | -              | -              | Row3           | RAM3           | -              | -              |                                                        |
| COM60<br>COM61 | Row60          | RAM60          | Row4           | RAM4<br>RAM5   | Row60          | RAM4<br>RAM5   | -              | -              | Row4           | RAM4           | -              | -              |                                                        |
| COM61<br>COM62 | Row61<br>Row62 | RAM61<br>RAM62 | Row5<br>Row6   | RAM6           | Row61<br>Row62 | RAM6           | -              | -              | Row5<br>Row6   | RAM5<br>RAM6   | -              | -              |                                                        |
| COM63          | Row63          | RAM63          | Row7           | RAM7           | Row63          | RAM7           | -              | -              | Row7           | RAM7           | -              | -              |                                                        |
| Display        | (              | a)             | (I             | 0)             | (0             | :)             | (6             | d)             | (              | e)             | (              | f)             |                                                        |
| examples       | <u> </u>       |                | <u> </u>       |                | <u> </u>       |                | <u> </u>       |                | · · · · ·      | -              | <u> </u>       | -              |                                                        |
|                |                |                |                |                |                |                |                |                |                |                |                |                |                                                        |
|                |                |                |                |                |                |                |                |                | ΠГ             |                |                |                |                                                        |
|                | SOLOMON        |                |                |                | _              |                |                |                |                |                |                |                |                                                        |
|                |                |                |                |                | SOLO           |                |                |                | SOLOI          |                |                |                |                                                        |
|                |                |                |                |                | SYST           | ECH            |                |                | SYST           | ECH            |                | ;              | SOLOMON                                                |
|                | SYSTECH        |                |                |                | 1              |                |                |                | 1              |                |                |                | V V V V V V V V V V V V V V V V V V V                  |
| ,              |                | (a)            |                | -              | (              | b)             |                |                | (c             | (*)            |                |                | (d)                                                    |
| Г              |                |                |                |                |                | 7              |                |                |                |                | 2              | 7              |                                                        |
|                |                | N OMON         |                |                | 001.0          | MON            |                |                |                | - 1            | 7              |                |                                                        |
|                | 20             | LOMON          |                |                | SOLO<br>SYS1   |                |                |                |                |                |                | OMON           |                                                        |
|                |                |                |                |                | 313            | LUII           |                |                |                |                | SYS            | TECH           |                                                        |
|                |                | _              |                |                |                |                |                |                |                |                |                |                |                                                        |

SSD1315 Rev 1.0 P 19/31 Dec 2016

(f)

(e)

电话:18923720150 邮箱:2355526548@qq.com

(RAM)

Table 1-5: Example of Set Display Offset and Display Start Line with Remap

|                | I              |                |                | ne 1-5 :       |                | •                | 0              | utput          |                |                |                |                |                    |                | 1                                                       |  |
|----------------|----------------|----------------|----------------|----------------|----------------|------------------|----------------|----------------|----------------|----------------|----------------|----------------|--------------------|----------------|---------------------------------------------------------|--|
|                |                | 64<br>mon      |                | 64<br>man      |                | 64<br>mon        |                | 48             |                | 18<br>man      |                | 18             |                    | 48<br>man      | Set MUX ratio(A8h)                                      |  |
| Hardware       |                | map<br>0       |                | map<br>8       |                | map<br>0         | Re             | emap<br>0      |                | map<br>8       |                | map<br>0       |                    | map<br>8       | COM Normal / Remapped (C0h / C8h)  Display offset (D3h) |  |
| pin name       |                | 0              |                | 0              |                | 8                | Danis 2        | 0              |                | 0              |                | 8              |                    | 16             | Display start line (40h - 7Fh)                          |  |
| COM0<br>COM1   | Row63<br>Row62 | RAM63<br>RAM62 | Row7<br>Row6   | RAM7<br>RAM6   | Row63<br>Row62 | RAM7<br>RAM6     | Row47<br>Row46 | RAM47<br>RAM46 | -              | -              | Row47<br>Row46 | RAM55<br>RAM54 | -                  | -              |                                                         |  |
| COM2           | Row61          | RAM61          | Row5           | RAM5           | Row61          | RAM5             | Row45          | RAM45          | -              | -              | Row45          | RAM53          | -                  | -              |                                                         |  |
| COM3<br>COM4   | Row60<br>Row59 | RAM60<br>RAM59 | Row4<br>Row3   | RAM4<br>RAM3   | Row60<br>Row59 | RAM4<br>RAM3     | Row44<br>Row43 | RAM44<br>RAM43 | -              | -              | Row44<br>Row43 | RAM52<br>RAM51 | -                  | -              |                                                         |  |
| COM5           | Row58          | RAM58          | Row2           | RAM2           | Row58          | RAM2             | Row42          | RAM42          | -              | -              | Row42          | RAM50          | -                  | -              |                                                         |  |
| COM6<br>COM7   | Row57<br>Row56 | RAM57<br>RAM56 | Row1<br>Row0   | RAM1<br>RAM0   | Row57<br>Row56 | RAM1<br>RAM0     | Row41<br>Row40 | RAM41<br>RAM40 | -              | -              | Row41<br>Row40 | RAM49<br>RAM48 | -                  | -              |                                                         |  |
| COM8           | Row55          | RAM55          | Row63          | RAM63          | Row55          | RAM63            | Row39          | RAM39          | Row47          | RAM47          | Row39          | RAM47          | Row47              | RAM63          |                                                         |  |
| COM9           | Row54          | RAM54          | Row62          | RAM62          | Row54          | RAM62            | Row38          | RAM38          | Row46          | RAM46          | Row38          | RAM46          | Row46              | RAM62          |                                                         |  |
| COM10<br>COM11 | Row53<br>Row52 | RAM53<br>RAM52 | Row61<br>Row60 | RAM61<br>RAM60 | Row53<br>Row52 | RAM61<br>RAM60   | Row37<br>Row36 | RAM37<br>RAM36 | Row45<br>Row44 | RAM45<br>RAM44 | Row37<br>Row36 | RAM45<br>RAM44 | Row45<br>Row44     | RAM61<br>RAM60 |                                                         |  |
| COM12          | Row51          | RAM51          | Row59          | RAM59          | Row51          | RAM59            | Row35          | RAM35          | Row43          | RAM43          | Row35          | RAM43          | Row43              | RAM59          |                                                         |  |
| COM13<br>COM14 | Row50<br>Row49 | RAM50<br>RAM49 | Row58<br>Row57 | RAM58<br>RAM57 | Row50<br>Row49 | RAM58<br>RAM57   | Row34<br>Row33 | RAM34<br>RAM33 | Row42<br>Row41 | RAM42<br>RAM41 | Row34<br>Row33 | RAM42<br>RAM41 | Row42<br>Row41     | RAM58<br>RAM57 |                                                         |  |
| COM15          | Row48          | RAM48          | Row56          | RAM56          | Row48          | RAM56            | Row32          | RAM32          | Row40          | RAM40          | Row32          | RAM40          | Row40              | RAM56          |                                                         |  |
| COM16<br>COM17 | Row47<br>Row46 | RAM47<br>RAM46 | Row55<br>Row54 | RAM55<br>RAM54 | Row47<br>Row46 | RAM55<br>RAM54   | Row31<br>Row30 | RAM31<br>RAM30 | Row39<br>Row38 | RAM39<br>RAM38 | Row31<br>Row30 | RAM39<br>RAM38 | Row39<br>Row38     | RAM55<br>RAM54 |                                                         |  |
| COM18          | Row45          | RAM45          | Row53          | RAM53          | Row45          | RAM53            | Row29          | RAM29          | Row37          | RAM37          | Row29          | RAM37          | Row37              | RAM53          |                                                         |  |
| COM19<br>COM20 | Row44          | RAM44          | Row52          | RAM52          | Row44          | RAM52            | Row28          | RAM28          | Row36          | RAM36          | Row28          | RAM36          | Row36              | RAM52          |                                                         |  |
| COM21          | Row43<br>Row42 | RAM43<br>KAM42 | Row51<br>Row50 | RAM51<br>RAM50 | Row43<br>Row42 | RAM51<br>RAM50   | Row27<br>Row26 | RAM27<br>RAM26 | Row35<br>Row34 | RAM35<br>RAM34 | Row27<br>Row26 | RAM35<br>KAM34 | Row35<br>Row34     | RAM51<br>RAM50 |                                                         |  |
| COM22          | Row41          | RAM41          | Row49          | RAM49          | Row41          | RAM49            | Row25          | RAM25          | Row33          | RAM33          | Row25          | RAM33          | Row33              | RAM49          |                                                         |  |
| COM23<br>COM24 | Row40<br>Row39 | RAM40<br>KAM39 | Row48<br>Row47 | RAM48<br>RAM47 | Row40<br>Row39 | RAM48<br>KAM47   | Row24<br>Row23 | RAM24<br>RAM23 | Row32<br>Row31 | RAM32<br>KAM31 | Row24<br>Row23 | RAM32<br>KAM31 | Row32<br>Row31     | RAM48<br>RAM47 |                                                         |  |
| COM25          | Row38          | RAM38          | Row46          | RAM46          | Row38          | RAM46            | Row22          | RAM22          | Row30          | RAM30          | Row22          | RAM30          | Row30              | RAM46          |                                                         |  |
| COM26<br>COM27 | Row37<br>Row36 | RAM37<br>KAM36 | Row45<br>Row44 | RAM45<br>KAM44 | Row37<br>Row36 | RAM45<br>RAM44   | Row21<br>Row20 | RAM21<br>RAM20 | Row29<br>Row28 | RAM29<br>RAM28 | Row21<br>Row20 | RAM29<br>KAM28 | Row29<br>Row28     | RAM45<br>RAM44 |                                                         |  |
| COM28          | Row35          | RAM35          | Row43          | RAM43          | Row35          | RAM43            | Row19          | RAM19          | Row27          | RAM27          | Row19          | RAM27          | Row27              | RAM43          |                                                         |  |
| COM29<br>COM30 | Row34<br>Row33 | KAM34<br>KAM33 | Row42<br>Row41 | KAM42<br>KAM41 | Row34<br>Row33 | RAM42<br>RAM41   | Row18<br>Row17 | RAM18<br>RAM17 | Row26<br>Row25 | RAM26<br>RAM25 | Row18<br>Row17 | KAM26<br>KAM25 | Row26<br>Row25     | RAM42<br>RAM41 |                                                         |  |
| COM31          | Row32          | RAM32          | Row40          | RAM40          | Row32          | RAM40            | Row16          | RAM16          | Row24          | RAM24          | Row16          | RAM24          | Row24              | RAM40          |                                                         |  |
| COM32<br>COM33 | Row31<br>Row30 | RAM31<br>KAM30 | Row39<br>Row38 | RAM39<br>RAM38 | Row31<br>Row30 | RAM39<br>KAM38   | Row15<br>Row14 | RAM15<br>RAM14 | Row23<br>Row22 | RAM23<br>RAM22 | Row15<br>Row14 | RAM23<br>RAM22 | Row23<br>Row22     | RAM39<br>RAM38 |                                                         |  |
| COM34          | Row29          | RAM29          | Row37          | RAM37          | Row29          | RAM37            | Row14          | RAM13          | Row21          | RAM21          | Row13          | RAM21          | Row21              | RAM37          |                                                         |  |
| COM35          | Row28          | RAM28          | Row36          | RAM36          | Row28          | RAM36            | Row12          | RAM12          | Row20          | RAM20          | Row12          | RAM20          | Row20              | RAM36          |                                                         |  |
| COM36<br>COM37 | Row27<br>Row26 | RAM27<br>RAM26 | Row35<br>Row34 | RAM35<br>RAM34 | Row27<br>Row26 | RAM35<br>RAM34   | Row11<br>Row10 | RAM11<br>RAM10 | Row19<br>Row18 | RAM19<br>RAM18 | Row11<br>Row10 | RAM19<br>RAM18 | Row19<br>Row18     | RAM35<br>RAM34 |                                                         |  |
| COM38          | Row25          | RAM25          | Row33          | RAM33          | Row25          | RAM33            | Row9           | RAM9           | Row17          | RAM17          | Row9           | RAM17          | Row17              | RAM33          |                                                         |  |
| COM39<br>COM40 | Row24<br>Row23 | RAM24<br>RAM23 | Row32<br>Row31 | RAM32<br>RAM31 | Row24<br>Row23 | RAM32<br>RAM31   | Row8<br>Row7   | RAM8<br>RAM7   | Row16<br>Row15 | RAM16<br>RAM15 | Row8<br>Row7   | RAM16<br>RAM15 | Row16<br>Row15     | RAM32<br>RAM31 |                                                         |  |
| COM41          | Row22          | RAM22          | Row30          | RAM30          | Row22          | RAM30            | Row6           | RAM6           | Row14          | KAM14          | Row6           | KAM14          | Row14              | RAM30          |                                                         |  |
| COM42<br>COM43 | Row21<br>Row20 | RAM21<br>RAM20 | Row29<br>Row28 | RAM29<br>RAM28 | Row21<br>Row20 | RAM29<br>RAM28   | Row5<br>Row4   | RAM5<br>RAM4   | Row13<br>Row12 | RAM13<br>RAM12 | Row5<br>Row4   | RAM13<br>RAM12 | Row13<br>Row12     | RAM29<br>RAM28 |                                                         |  |
| COM44          | Row19          | RAM19          | Row27          | RAM27          | Row19          | RAM27            | Row3           | RAM3           | Row11          | RAM11          | Row3           | RAM11          | Row11              | RAM27          |                                                         |  |
| COM45<br>COM46 | Row18          | RAM18          | Row26          | RAM26          | Row18          | RAM26            | Row2<br>Row1   | RAM2<br>RAM1   | Row10<br>Row9  | RAM10<br>RAM9  | Row2<br>Row1   | RAM10          | Row10              | RAM26          |                                                         |  |
| COM47          | Row17<br>Row16 | RAM17<br>KAM16 | Row25<br>Row24 | RAM25<br>KAM24 | Row17<br>Row16 | RAM25<br>RAM24   | RowU           | RAMU           | Row8           | KAM8           | RowU           | RAM9<br>KAM8   | Row9<br>Row8       | RAM25<br>RAM24 |                                                         |  |
| COM48          | Row15          | RAM15          | Row23          | RAM23          | Row15          | RAM23            | -              | -              | Row7           | RAM7           | -              | -              | Row7               | RAM23          |                                                         |  |
| COM49<br>COM50 | Row14<br>Row13 | RAM14<br>KAM13 | Row22<br>Row21 | RAM22<br>RAM21 | Row14<br>Row13 | RAM22<br>RAM21   | -              | -              | Row6<br>Row5   | RAM6<br>RAM5   | -              | -              | Row6<br>Row5       | RAM22<br>RAM21 |                                                         |  |
| COM51          | Row12          | RAM12          | Row20          | RAM20          | Row12          | RAM20            | -              | -              | Row4           | RAM4           | -              | -              | Row4               | RAM20          |                                                         |  |
| COM52<br>COM53 | Row11<br>Row10 | RAM11<br>KAM10 | Row19<br>Row18 | RAM19<br>KAM18 | Row11<br>Row10 | RAM19<br>RAM18   | -              | -              | Row3<br>Row2   | RAM3<br>RAM2   | -              | -              | Row3<br>Row2       | RAM19<br>RAM18 |                                                         |  |
| COM54          | Row9           | RAM9           | Row17          | RAM17          | Row9           | RAM17            |                | -              | Row1           | RAM1           | -              | -              | Row1               | RAM17          |                                                         |  |
| COM55<br>COM56 | Row8<br>Row7   | RAM8<br>KAM7   | Row16<br>Row15 | RAM16<br>RAM15 | Row8<br>Row7   | RAM16<br>KAM15   | :              | -              | Row0           | RAM0           | -              | -              | Row0               | RAM16          |                                                         |  |
| COM57          | Row6           | RAM6           | Row13          | RAM14          | Row6           | RAM14            |                | -              |                | -              | -              | -              | -                  | -              |                                                         |  |
| COM58          | Row5           | RAM5           | Row13          | RAM13          | Row5           | RAM13            | -              | -              | -              | -              | -              | -              | -                  | -              |                                                         |  |
| COM59<br>COM60 | Row4<br>Row3   | RAM4<br>RAM3   | Row12<br>Row11 | RAM12<br>RAM11 | Row4<br>Row3   | RAM12<br>RAM11   | :              | -              |                | -              |                | -              |                    | -              |                                                         |  |
| COM61          | Row2           | RAM2           | Row10          | RAM10          | Row2           | RAM10            |                | -              |                | -              | -              | -              | -                  | -              |                                                         |  |
| COM62<br>COM63 | Row1<br>Row0   | RAM1<br>RAM0   | Row9<br>Row8   | RAM9<br>RAM8   | Row1<br>Row0   | RAM9<br>RAM8     |                | -              |                | -              | -              | -              |                    | -              |                                                         |  |
| Display        |                | a)             |                | (b)            |                | c)               |                | (d)            | ,              | e)             | /              | f)             | ,                  | (g)            | 1                                                       |  |
| examples       | (              | u <i>)</i>     | (              | .v)            | (              | ~)               |                | (u)            | (              | ~)             |                | ±/             |                    | (g)            | J                                                       |  |
|                | _              |                |                |                |                |                  |                |                |                |                |                |                | พบ เบ <del>ร</del> |                |                                                         |  |
|                |                |                | SYSTEC         |                |                |                  |                |                |                |                |                |                |                    |                |                                                         |  |
|                |                | MC             | JINIO 103      |                |                | OLOMON           |                |                | ECH<br>MON     | 2010<br>2010   |                | 4              |                    |                |                                                         |  |
|                |                | 4              |                |                |                | _                |                |                | NUM            | 0 103          |                |                | _                  |                |                                                         |  |
|                | L              |                |                |                |                |                  | ;              | ┙┕             |                |                |                |                |                    |                |                                                         |  |
|                |                |                | (a)            |                |                | (b)              |                |                | (c             | (:)            |                | (              | (d)                |                |                                                         |  |
|                |                |                |                | MOMO IOS       | ,              | 7 💻              | (6)            |                |                | T              |                |                |                    |                |                                                         |  |
|                | NOWOTOS        |                | 1              |                |                |                  | LECH           |                |                |                |                |                |                    |                |                                                         |  |
|                |                |                |                | 1              |                |                  |                | NOM            | 0 105          |                |                |                | OLOMON             |                |                                                         |  |
|                |                |                |                |                |                |                  |                |                |                |                |                |                | OLOMON<br>Systech  |                |                                                         |  |
|                |                |                | (a)            |                |                | ( <del>f</del> ) |                |                | 1.             | `              |                | L              |                    |                |                                                         |  |
|                | (e)            |                |                |                | (f)            |                  |                |                | (g)            |                |                | (RAM)          |                    |                |                                                         |  |

电话:18923720150 邮箱:2355526548@qq.com

Dec 2016 | P 20/31 | Rev 1.0 | **SSD1315** 

## 1.2.17 Set Display Clock Divide Ratio/ Oscillator Frequency (D5h)

This command consists of two functions:

- Display Clock Divide Ratio (D) (A[3:0])
   Set the divide ratio to generate DCLK (Display Clock) from CLK. The divide ratio is from 1 to 16, with reset value = 1. Please refer to Oscillator Circuit and Display Time Generator for the details relationship of DCLK and CLK.
- Oscillator Frequency (A[7:4])
  Program the oscillator frequency Fosc that is the source of CLK if CLS pin is pulled high. The 4-bit value results in 16 different frequency settings. The default setting is 1000b.

## 1.2.18 Set Pre-charge Period (D9h)

This command is used to set the duration of the pre-charge period. The interval is counted in number of DCLK, where RESET equals 4 DCLKs.

# **1.2.19** Set COM Pins Hardware Configuration (DAh)

This command sets the COM signals pin configuration to match the OLED panel hardware layout. The table below shows the COM pin configuration under different conditions (for MUX ratio =64):

Conditions **COM pins Configurations** Sequential COM pin configuration (DAh A[4] =0) ROW63 COM output Scan direction: from COM0 to COM63 (C0h) Disable COM Left/Right remap (DAh A[5] =0) ROW32 ROW31 128x 64 ROW0 COM32 COM0 SSD1315 COM63 COM31 Pad 1,2,3,...->95 Gold Bumps face up

**Table 1-6: COM Pins Hardware Configuration** 

SSD1315 Rev 1.0 P 21/31 Dec 2016



Dec 2016 | P 22/31 | Rev 1.0 | SSD1315



**SSD1315** Rev 1.0 P 23/31 Dec 2016



# 1.2.20 Set V<sub>COMH</sub> Deselect Level (DBh)

This command adjusts the V<sub>COMH</sub> regulator output. Refer to Table 1-1 for detail setting.

#### 1.2.21 NOP (E3h)

No Operation Command.

## 1.2.22 Status register Read

This command is issued by setting D/C# ON LOW during a data read (See AC timing section for parallel interface waveform). It allows the MCU to monitor the internal status of the chip. No status read is provided for serial mode.

# 1.2.23 Charge Pump Setting (8Dh)

This command controls the ON/OFF of the Charge Pump. The Charge Pump must be enabled by the following command sequence:

8Dh; Charge Pump Setting

14h / 94h / 95h; Enable Charge Pump at different output mode

AFh; Display ON

Dec 2016 P 24/31 Rev 1.0 SSD1315

#### 1.3 Graphic Acceleration Command

# 1.3.1 Horizontal Scroll Setup (26h/27h)

This command consists of 7 consecutive bytes to set up the horizontal scroll parameters and determines the scrolling start page, end page and scrolling speed.

Before issuing this command the horizontal scroll must be deactivated (2Eh). Otherwise, RAM content may be corrupted.

The SSD1315 horizontal scroll is designed for 128 columns scrolling. The following two figures (Figure 1-7, Figure 1-8, Figure 1-9) show the examples of using the horizontal scroll:

Figure 1-7: Horizontal scroll example: Scroll RIGHT by 1 column

| Original Setting      | SEG0   | SEG1 | SEG2 | SEG3 | SEG4 | SEG5 | : | : | : | SEG122 | SEG123 | SEG124 | SEG125 | SEG126 | SEG127 |
|-----------------------|--------|------|------|------|------|------|---|---|---|--------|--------|--------|--------|--------|--------|
| After one scroll step | SEG127 | SEG0 | SEG1 | SEG2 | SEG3 | SEG4 |   |   |   | SEG121 | SEG122 | SEG123 | SEG124 | SEG125 | SEG126 |

Figure 1-8: Horizontal scroll example: Scroll LEFT by 1 column

| Original<br>Setting   | SEGO | SEG1 | SEG2 | SEG3 | SEG4 | SEG5 |      |     | SEG122 | SEG123 | SEG124 | SEG125 | SEG126 | SEG127 |
|-----------------------|------|------|------|------|------|------|------|-----|--------|--------|--------|--------|--------|--------|
| After one scroll step | SEG1 | SEG2 | SEG3 | SEG4 | SEGS | 9DES | <br> | ••• | SEG123 | SEG124 | SEG125 | SEG126 | SEG127 | SEG0   |

Figure 1-9: Horizontal scrolling setup example



SSD1315 | Rev 1.0 | P 25/31 | Dec 2016

# 1.3.2 Continuous Vertical and Horizontal Scroll Setup (29h/2Ah)

This command consists of 8 consecutive bytes to set up the continuous vertical scroll parameters and determine the scrolling start page, end page, start column, end column, scrolling speed, horizontal and vertical scrolling offset.

If the vertical scrolling offset byte E[3:0] of command 29h / 2Ah is set to zero, then only horizontal scrolling is performed (like command 26/27h). On the other hand, if the number of column scroll offset byte A[0] is set to zero, then only vertical scrolling is performed. Continuous diagonal (horizontal + vertical) scrolling would be enabled if both A[0] and E[3:0] are set to be non-zero, whereas full column diagonal scrolling mode is suggested by setting F[6:0]=00h and G[6:0]=7Fh.

Before issuing this command the scroll must be deactivated (2Eh), or otherwise, RAM content may be corrupted. The following figure (Figure 1-10) show the examples of using the continuous vertical and horizontal scroll.

Example 1 : Full screen diagonal scrolling (horizontal right side Display before scrolling start Display snap shot after scrolling start scrolling with 1 column shift plus vertical scrolling with 1 row up) in Start page address every 6 frames. amea =0 (POR) Sample code 29h // Vertical and right horizontal scroll 01h // Horizontal scroll by 1 column No. of rows in scroll area =64 (POR) 00h // Define PAGE0 as start page address 00h // Set time interval between each oon // Set umen unerval between each scooll step as 6 flames 07h // Define PAGE7 as end page address 01h // Set vertical scrolling offset as 1 row 00h // Define col 0 as start column 7Fh // Define col 127 as end column SYSTECH End page address 2Fh // Activate scrolling

Figure 1-10: Continuous Vertical and Horizontal scrolling setup example

# 1.3.3 Deactivate Scroll (2Eh)

This command stops the motion of scrolling. After sending 2Eh command to deactivate the scrolling action, the ram data needs to be rewritten.

# 1.3.4 Activate Scroll (2Fh)

This command starts the motion of scrolling and should only be issued after the scroll setup parameters have been defined by the scrolling setup commands: 26h/27h/29h/2Ah. The setting in the last scrolling setup command overwrites the setting in the previous scrolling setup commands.

The following actions are prohibited after the scrolling is activated

- 1. RAM access (Data write or read)
- 2. Changing the horizontal scroll setup parameters

#### 1.3.5 Set Vertical Scroll Area (A3h)

This command consists of 3 consecutive bytes to set up the vertical scroll area. For the continuous vertical scroll function (command 29/2Ah), the number of rows that in vertical scrolling can be set smaller or equal to the MUX ratio.

#### 1.3.6 Content Scroll Setup (2Ch/2Dh)

This command consists of 7 consecutive bytes to set up the horizontal scroll parameters and determine the scrolling start page, end page, start column and end column. One column will be scrolled horizontally by sending the setting of command 2Ch/2Dh once.

Dec 2016 P 26/31 Rev 1.0 **SSD1315** 

When command 2Ch / 2Dh are sent consecutively, a delay time of 2 / Frame Frequency must be set. Figure 1-11 shown an example of using 2Dh "Content Scroll Setup" command for horizontal scrolling to left with infinite content update. In there, "Col" means the graphic display data RAM column.

Figure 1-11: Content Scrolling example (2Dh, Left Horizontal Scroll by one column)



By using command 2Ch/2Dh, RAM contents are scrolled and updated by one column. Table 1-7 is an example of content scrolling setting of SSD1315 (scrolling window of 4 pages). The values of registers depend on different conditions and applications.

Table 1-7: Content Scrolling software flow example (Page addressing mode – command 20h, 02h)

| Step | Action                                                    | <b>D</b> /C# | Code | Remarks                                                  |
|------|-----------------------------------------------------------|--------------|------|----------------------------------------------------------|
| 1    | For i= 1 to n                                             | -            | -    | Create "For loop" for infinite content scrolling         |
|      |                                                           |              |      |                                                          |
| 2    | Set Content scrolling command                             | 0            | 2Dh  | Left Horizontal Scroll by one column                     |
|      | (scrolling window : Page 2 to 5, Col                      | 0            | 00h  | A[7:0]: Dummy byte (Set as 00h)                          |
|      | 8 to Col 120)                                             | 0            | 02h  | B[2:0]: Define start page address                        |
|      |                                                           | 0            | 01h  | C[7:0]: Dummy byte (Set as 01h)                          |
|      |                                                           | 0            | 05h  | D[2:0]: Define end page address                          |
|      |                                                           | 0            | 08h  | E[6:0] : Define start column address                     |
|      |                                                           | 0            | 78h  | F[6:0]: Define end column address                        |
|      |                                                           |              |      |                                                          |
| 3    | Add Delay time of 2/FrameFreq                             | -            | -    | E.g. Delay 20ms if frame freq $\approx 100$ Hz           |
|      |                                                           |              |      |                                                          |
| 4    | Write RAM on the beginning column of the scrolling window |              |      |                                                          |
|      | Write RAM on (Page2, Col 120)                             | 0            | B2h  | Set Page Start Address for Page Addressing Mode          |
|      | (Content update in beginning                              | 0            | 17h  | Set Higher Column Start Address for Page Addressing Mode |
|      | column)                                                   | 0            | 08h  | Set Lower Column Start Address for Page Addressing Mode  |
|      | ,                                                         | 1            | -    | Write data to fill the RAM                               |
|      | Write RAM on (Page3, Col 120)                             | 0            | B3h  | Set Page Start Address for Page Addressing Mode          |
|      | (Content update in beginning                              | 0            | 17h  | Set Higher Column Start Address for Page Addressing Mode |
|      | column)                                                   | 0            | 08h  | Set Lower Column Start Address for Page Addressing Mode  |
|      |                                                           | 1            | -    | Write data to fill the RAM                               |
|      | Write RAM on (Page4, Col 120)                             | 0            | B4h  | Set Page Start Address for Page Addressing Mode          |
|      | (Content update in beginning                              | 0            | 17h  | Set Higher Column Start Address for Page Addressing Mode |
|      | column)                                                   | 0            | 08h  | Set Lower Column Start Address for Page Addressing Mode  |
|      |                                                           | 1            | -    | Write data to fill the RAM                               |
|      | Write RAM on (Page5, Col 120)                             | 0            | B5h  | Set Page Start Address for Page Addressing Mode          |
|      | (Content update in beginning                              | 0            | 17h  | Set Higher Column Start Address for Page Addressing Mode |
|      | column)                                                   | 0            | 08h  | Set Lower Column Start Address for Page Addressing Mode  |
|      |                                                           | 1            | -    | Write data to fill the RAM                               |
|      |                                                           |              |      |                                                          |
| 5    | i=i+1                                                     | -            | -    | Go to next "For loop"                                    |
|      | Delay timing                                              | -            | -    | Set time interval between each scroll step if necessary  |
|      | End                                                       |              |      |                                                          |

**SSD1315** Rev 1.0 P 27/31 Dec 2016

There are 3 different memory addressing mode in SSD1315: page addressing mode, horizontal addressing mode and vertical addressing mode and it is selected by command 20h. Table 1-7 is an example of content scrolling software flow under page addressing mode, while vertical addressing mode example is shown in below Table 1-8.

Table 1-8: Content Scrolling setting example (Vertical addressing mode – command 20h, 01h)

| Step | Action                                | D/C# | Code | Remarks                                                 |
|------|---------------------------------------|------|------|---------------------------------------------------------|
| 1    | For i= 1 to n                         | -    | -    | Create "For loop" for infinite content scrolling        |
|      |                                       |      |      |                                                         |
| 2    | Set Content scrolling command         | 0    | 2Dh  | Left Horizontal Scroll by one column                    |
|      | (scrolling window : Page 2 to 5, Col  | 0    | 00h  | A[6:0]: Dummy byte (Set as 00h)                         |
|      | 8 to Col 120)                         | 0    | 02h  | B[2:0] : Define start page address                      |
|      |                                       | 0    | 01h  | C[2:0]: Dummy byte (Set as 01h)                         |
|      |                                       | 0    | 05h  | D[2:0] : Define end page address                        |
|      |                                       | 0    | 08h  | E[6:0] : Define start column address                    |
|      |                                       | 0    | 78h  | F[6:0]: Define end column address                       |
|      |                                       |      |      |                                                         |
| 3    | Add Delay time of 2/FrameFreq         | =    | -    | E.g. Delay 20ms if frame freq ≈ 100Hz                   |
|      |                                       | 0    | 241  |                                                         |
| 4    | Write RAM on the beginning column     |      | 21h  | Set Column address                                      |
|      | of the scrolling window (Page 2 to 5, | 0    | 78h  | Set column start address for Vertical Addressing Mode   |
|      | Col 120)                              | 0    | 78h  | Set column end address for Vertical Addressing Mode     |
|      | (Content update in beginning          | 0    | 22h  | Set Page address                                        |
|      | column)                               | 0    | 02h  | Set start page address for Vertical Addressing Mode     |
|      |                                       | 0    | 05h  | Set end page address for Vertical Addressing Mode       |
|      |                                       | 1    |      | Write data to fill the RAM                              |
|      |                                       | R    |      |                                                         |
| 5    | i=i+1                                 |      | -    | Go to next "For loop"                                   |
|      | Delay timing                          |      | -    | Set time interval between each scroll step if necessary |
|      | End                                   |      | 1    |                                                         |

Dec 2016 | P 28/31 | Rev 1.0 | **SSD1315** 

# 1.4 Advance Graphic Command

# 1.4.1 Set Fade Out and Blinking (23h)

This command allows to set the fade mode and to adjust the time interval for each fade step. Below figures show the example of Fade Out mode and Blinking mode.

Figure 1-12: Example of Fade Out mode



Figure 1-13: Example of Blinking mode



#### **1.4.2** Set Zoom In (D6h)

Under Zoom in mode, one row of display contents is expanded into two rows on the display. That is, contents of row0~31 fill the whole display panel of 64 rows. It should be notice that the panel must be in alternative COM pin configuration (command DAh A[4] =1) for zoom in function.

Figure 1-14: Example of Zoom In



SSD1315 | Rev 1.0 | P 29/31 | Dec 2016